rtsx_pci_sdmmc.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348
  1. /* Realtek PCI-Express SD/MMC Card Interface driver
  2. *
  3. * Copyright(c) 2009 Realtek Semiconductor Corp. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2, or (at your option) any
  8. * later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * Author:
  19. * Wei WANG <wei_wang@realsil.com.cn>
  20. * No. 450, Shenhu Road, Suzhou Industry Park, Suzhou, China
  21. */
  22. #include <linux/module.h>
  23. #include <linux/slab.h>
  24. #include <linux/highmem.h>
  25. #include <linux/delay.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mmc/mmc.h>
  29. #include <linux/mmc/sd.h>
  30. #include <linux/mmc/card.h>
  31. #include <linux/mfd/rtsx_pci.h>
  32. #include <asm/unaligned.h>
  33. /* SD Tuning Data Structure
  34. * Record continuous timing phase path
  35. */
  36. struct timing_phase_path {
  37. int start;
  38. int end;
  39. int mid;
  40. int len;
  41. };
  42. struct realtek_pci_sdmmc {
  43. struct platform_device *pdev;
  44. struct rtsx_pcr *pcr;
  45. struct mmc_host *mmc;
  46. struct mmc_request *mrq;
  47. struct mutex host_mutex;
  48. u8 ssc_depth;
  49. unsigned int clock;
  50. bool vpclk;
  51. bool double_clk;
  52. bool eject;
  53. bool initial_mode;
  54. bool ddr_mode;
  55. };
  56. static inline struct device *sdmmc_dev(struct realtek_pci_sdmmc *host)
  57. {
  58. return &(host->pdev->dev);
  59. }
  60. static inline void sd_clear_error(struct realtek_pci_sdmmc *host)
  61. {
  62. rtsx_pci_write_register(host->pcr, CARD_STOP,
  63. SD_STOP | SD_CLR_ERR, SD_STOP | SD_CLR_ERR);
  64. }
  65. #ifdef DEBUG
  66. static void sd_print_debug_regs(struct realtek_pci_sdmmc *host)
  67. {
  68. struct rtsx_pcr *pcr = host->pcr;
  69. u16 i;
  70. u8 *ptr;
  71. /* Print SD host internal registers */
  72. rtsx_pci_init_cmd(pcr);
  73. for (i = 0xFDA0; i <= 0xFDAE; i++)
  74. rtsx_pci_add_cmd(pcr, READ_REG_CMD, i, 0, 0);
  75. for (i = 0xFD52; i <= 0xFD69; i++)
  76. rtsx_pci_add_cmd(pcr, READ_REG_CMD, i, 0, 0);
  77. rtsx_pci_send_cmd(pcr, 100);
  78. ptr = rtsx_pci_get_cmd_data(pcr);
  79. for (i = 0xFDA0; i <= 0xFDAE; i++)
  80. dev_dbg(sdmmc_dev(host), "0x%04X: 0x%02x\n", i, *(ptr++));
  81. for (i = 0xFD52; i <= 0xFD69; i++)
  82. dev_dbg(sdmmc_dev(host), "0x%04X: 0x%02x\n", i, *(ptr++));
  83. }
  84. #else
  85. #define sd_print_debug_regs(host)
  86. #endif /* DEBUG */
  87. static int sd_read_data(struct realtek_pci_sdmmc *host, u8 *cmd, u16 byte_cnt,
  88. u8 *buf, int buf_len, int timeout)
  89. {
  90. struct rtsx_pcr *pcr = host->pcr;
  91. int err, i;
  92. u8 trans_mode;
  93. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD%d\n", __func__, cmd[0] - 0x40);
  94. if (!buf)
  95. buf_len = 0;
  96. if ((cmd[0] & 0x3F) == MMC_SEND_TUNING_BLOCK)
  97. trans_mode = SD_TM_AUTO_TUNING;
  98. else
  99. trans_mode = SD_TM_NORMAL_READ;
  100. rtsx_pci_init_cmd(pcr);
  101. for (i = 0; i < 5; i++)
  102. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0 + i, 0xFF, cmd[i]);
  103. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, (u8)byte_cnt);
  104. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H,
  105. 0xFF, (u8)(byte_cnt >> 8));
  106. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, 1);
  107. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, 0);
  108. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  109. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  110. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
  111. if (trans_mode != SD_TM_AUTO_TUNING)
  112. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  113. CARD_DATA_SOURCE, 0x01, PINGPONG_BUFFER);
  114. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  115. 0xFF, trans_mode | SD_TRANSFER_START);
  116. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  117. SD_TRANSFER_END, SD_TRANSFER_END);
  118. err = rtsx_pci_send_cmd(pcr, timeout);
  119. if (err < 0) {
  120. sd_print_debug_regs(host);
  121. dev_dbg(sdmmc_dev(host),
  122. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  123. return err;
  124. }
  125. if (buf && buf_len) {
  126. err = rtsx_pci_read_ppbuf(pcr, buf, buf_len);
  127. if (err < 0) {
  128. dev_dbg(sdmmc_dev(host),
  129. "rtsx_pci_read_ppbuf fail (err = %d)\n", err);
  130. return err;
  131. }
  132. }
  133. return 0;
  134. }
  135. static int sd_write_data(struct realtek_pci_sdmmc *host, u8 *cmd, u16 byte_cnt,
  136. u8 *buf, int buf_len, int timeout)
  137. {
  138. struct rtsx_pcr *pcr = host->pcr;
  139. int err, i;
  140. u8 trans_mode;
  141. if (!buf)
  142. buf_len = 0;
  143. if (buf && buf_len) {
  144. err = rtsx_pci_write_ppbuf(pcr, buf, buf_len);
  145. if (err < 0) {
  146. dev_dbg(sdmmc_dev(host),
  147. "rtsx_pci_write_ppbuf fail (err = %d)\n", err);
  148. return err;
  149. }
  150. }
  151. trans_mode = cmd ? SD_TM_AUTO_WRITE_2 : SD_TM_AUTO_WRITE_3;
  152. rtsx_pci_init_cmd(pcr);
  153. if (cmd) {
  154. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d\n", __func__,
  155. cmd[0] - 0x40);
  156. for (i = 0; i < 5; i++)
  157. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  158. SD_CMD0 + i, 0xFF, cmd[i]);
  159. }
  160. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, (u8)byte_cnt);
  161. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H,
  162. 0xFF, (u8)(byte_cnt >> 8));
  163. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, 1);
  164. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, 0);
  165. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  166. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  167. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
  168. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  169. trans_mode | SD_TRANSFER_START);
  170. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  171. SD_TRANSFER_END, SD_TRANSFER_END);
  172. err = rtsx_pci_send_cmd(pcr, timeout);
  173. if (err < 0) {
  174. sd_print_debug_regs(host);
  175. dev_dbg(sdmmc_dev(host),
  176. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  177. return err;
  178. }
  179. return 0;
  180. }
  181. static void sd_send_cmd_get_rsp(struct realtek_pci_sdmmc *host,
  182. struct mmc_command *cmd)
  183. {
  184. struct rtsx_pcr *pcr = host->pcr;
  185. u8 cmd_idx = (u8)cmd->opcode;
  186. u32 arg = cmd->arg;
  187. int err = 0;
  188. int timeout = 100;
  189. int i;
  190. u8 *ptr;
  191. int stat_idx = 0;
  192. u8 rsp_type;
  193. int rsp_len = 5;
  194. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  195. __func__, cmd_idx, arg);
  196. /* Response type:
  197. * R0
  198. * R1, R5, R6, R7
  199. * R1b
  200. * R2
  201. * R3, R4
  202. */
  203. switch (mmc_resp_type(cmd)) {
  204. case MMC_RSP_NONE:
  205. rsp_type = SD_RSP_TYPE_R0;
  206. rsp_len = 0;
  207. break;
  208. case MMC_RSP_R1:
  209. rsp_type = SD_RSP_TYPE_R1;
  210. break;
  211. case MMC_RSP_R1B:
  212. rsp_type = SD_RSP_TYPE_R1b;
  213. break;
  214. case MMC_RSP_R2:
  215. rsp_type = SD_RSP_TYPE_R2;
  216. rsp_len = 16;
  217. break;
  218. case MMC_RSP_R3:
  219. rsp_type = SD_RSP_TYPE_R3;
  220. break;
  221. default:
  222. dev_dbg(sdmmc_dev(host), "cmd->flag is not valid\n");
  223. err = -EINVAL;
  224. goto out;
  225. }
  226. if (rsp_type == SD_RSP_TYPE_R1b)
  227. timeout = 3000;
  228. if (cmd->opcode == SD_SWITCH_VOLTAGE) {
  229. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  230. 0xFF, SD_CLK_TOGGLE_EN);
  231. if (err < 0)
  232. goto out;
  233. }
  234. rtsx_pci_init_cmd(pcr);
  235. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0, 0xFF, 0x40 | cmd_idx);
  236. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD1, 0xFF, (u8)(arg >> 24));
  237. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD2, 0xFF, (u8)(arg >> 16));
  238. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD3, 0xFF, (u8)(arg >> 8));
  239. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD4, 0xFF, (u8)arg);
  240. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, rsp_type);
  241. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  242. 0x01, PINGPONG_BUFFER);
  243. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  244. 0xFF, SD_TM_CMD_RSP | SD_TRANSFER_START);
  245. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  246. SD_TRANSFER_END | SD_STAT_IDLE,
  247. SD_TRANSFER_END | SD_STAT_IDLE);
  248. if (rsp_type == SD_RSP_TYPE_R2) {
  249. /* Read data from ping-pong buffer */
  250. for (i = PPBUF_BASE2; i < PPBUF_BASE2 + 16; i++)
  251. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  252. stat_idx = 16;
  253. } else if (rsp_type != SD_RSP_TYPE_R0) {
  254. /* Read data from SD_CMDx registers */
  255. for (i = SD_CMD0; i <= SD_CMD4; i++)
  256. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  257. stat_idx = 5;
  258. }
  259. rtsx_pci_add_cmd(pcr, READ_REG_CMD, SD_STAT1, 0, 0);
  260. err = rtsx_pci_send_cmd(pcr, timeout);
  261. if (err < 0) {
  262. sd_print_debug_regs(host);
  263. sd_clear_error(host);
  264. dev_dbg(sdmmc_dev(host),
  265. "rtsx_pci_send_cmd error (err = %d)\n", err);
  266. goto out;
  267. }
  268. if (rsp_type == SD_RSP_TYPE_R0) {
  269. err = 0;
  270. goto out;
  271. }
  272. /* Eliminate returned value of CHECK_REG_CMD */
  273. ptr = rtsx_pci_get_cmd_data(pcr) + 1;
  274. /* Check (Start,Transmission) bit of Response */
  275. if ((ptr[0] & 0xC0) != 0) {
  276. err = -EILSEQ;
  277. dev_dbg(sdmmc_dev(host), "Invalid response bit\n");
  278. goto out;
  279. }
  280. /* Check CRC7 */
  281. if (!(rsp_type & SD_NO_CHECK_CRC7)) {
  282. if (ptr[stat_idx] & SD_CRC7_ERR) {
  283. err = -EILSEQ;
  284. dev_dbg(sdmmc_dev(host), "CRC7 error\n");
  285. goto out;
  286. }
  287. }
  288. if (rsp_type == SD_RSP_TYPE_R2) {
  289. for (i = 0; i < 4; i++) {
  290. cmd->resp[i] = get_unaligned_be32(ptr + 1 + i * 4);
  291. dev_dbg(sdmmc_dev(host), "cmd->resp[%d] = 0x%08x\n",
  292. i, cmd->resp[i]);
  293. }
  294. } else {
  295. cmd->resp[0] = get_unaligned_be32(ptr + 1);
  296. dev_dbg(sdmmc_dev(host), "cmd->resp[0] = 0x%08x\n",
  297. cmd->resp[0]);
  298. }
  299. out:
  300. cmd->error = err;
  301. }
  302. static int sd_rw_multi(struct realtek_pci_sdmmc *host, struct mmc_request *mrq)
  303. {
  304. struct rtsx_pcr *pcr = host->pcr;
  305. struct mmc_host *mmc = host->mmc;
  306. struct mmc_card *card = mmc->card;
  307. struct mmc_data *data = mrq->data;
  308. int uhs = mmc_sd_card_uhs(card);
  309. int read = (data->flags & MMC_DATA_READ) ? 1 : 0;
  310. u8 cfg2, trans_mode;
  311. int err;
  312. size_t data_len = data->blksz * data->blocks;
  313. if (read) {
  314. cfg2 = SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  315. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_0;
  316. trans_mode = SD_TM_AUTO_READ_3;
  317. } else {
  318. cfg2 = SD_NO_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  319. SD_NO_WAIT_BUSY_END | SD_NO_CHECK_CRC7 | SD_RSP_LEN_0;
  320. trans_mode = SD_TM_AUTO_WRITE_3;
  321. }
  322. if (!uhs)
  323. cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
  324. rtsx_pci_init_cmd(pcr);
  325. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, 0x00);
  326. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H, 0xFF, 0x02);
  327. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L,
  328. 0xFF, (u8)data->blocks);
  329. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H,
  330. 0xFF, (u8)(data->blocks >> 8));
  331. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
  332. DMA_DONE_INT, DMA_DONE_INT);
  333. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
  334. 0xFF, (u8)(data_len >> 24));
  335. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
  336. 0xFF, (u8)(data_len >> 16));
  337. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
  338. 0xFF, (u8)(data_len >> 8));
  339. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
  340. if (read) {
  341. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  342. 0x03 | DMA_PACK_SIZE_MASK,
  343. DMA_DIR_FROM_CARD | DMA_EN | DMA_512);
  344. } else {
  345. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  346. 0x03 | DMA_PACK_SIZE_MASK,
  347. DMA_DIR_TO_CARD | DMA_EN | DMA_512);
  348. }
  349. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  350. 0x01, RING_BUFFER);
  351. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2);
  352. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  353. trans_mode | SD_TRANSFER_START);
  354. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  355. SD_TRANSFER_END, SD_TRANSFER_END);
  356. rtsx_pci_send_cmd_no_wait(pcr);
  357. err = rtsx_pci_transfer_data(pcr, data->sg, data->sg_len, read, 10000);
  358. if (err < 0) {
  359. sd_clear_error(host);
  360. return err;
  361. }
  362. return 0;
  363. }
  364. static inline void sd_enable_initial_mode(struct realtek_pci_sdmmc *host)
  365. {
  366. rtsx_pci_write_register(host->pcr, SD_CFG1,
  367. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_128);
  368. }
  369. static inline void sd_disable_initial_mode(struct realtek_pci_sdmmc *host)
  370. {
  371. rtsx_pci_write_register(host->pcr, SD_CFG1,
  372. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_0);
  373. }
  374. static void sd_normal_rw(struct realtek_pci_sdmmc *host,
  375. struct mmc_request *mrq)
  376. {
  377. struct mmc_command *cmd = mrq->cmd;
  378. struct mmc_data *data = mrq->data;
  379. u8 _cmd[5], *buf;
  380. _cmd[0] = 0x40 | (u8)cmd->opcode;
  381. put_unaligned_be32(cmd->arg, (u32 *)(&_cmd[1]));
  382. buf = kzalloc(data->blksz, GFP_NOIO);
  383. if (!buf) {
  384. cmd->error = -ENOMEM;
  385. return;
  386. }
  387. if (data->flags & MMC_DATA_READ) {
  388. if (host->initial_mode)
  389. sd_disable_initial_mode(host);
  390. cmd->error = sd_read_data(host, _cmd, (u16)data->blksz, buf,
  391. data->blksz, 200);
  392. if (host->initial_mode)
  393. sd_enable_initial_mode(host);
  394. sg_copy_from_buffer(data->sg, data->sg_len, buf, data->blksz);
  395. } else {
  396. sg_copy_to_buffer(data->sg, data->sg_len, buf, data->blksz);
  397. cmd->error = sd_write_data(host, _cmd, (u16)data->blksz, buf,
  398. data->blksz, 200);
  399. }
  400. kfree(buf);
  401. }
  402. static int sd_change_phase(struct realtek_pci_sdmmc *host, u8 sample_point)
  403. {
  404. struct rtsx_pcr *pcr = host->pcr;
  405. int err;
  406. dev_dbg(sdmmc_dev(host), "%s: sample_point = %d\n",
  407. __func__, sample_point);
  408. rtsx_pci_init_cmd(pcr);
  409. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, CHANGE_CLK);
  410. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPRX_CTL, 0x1F, sample_point);
  411. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL, PHASE_NOT_RESET, 0);
  412. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL,
  413. PHASE_NOT_RESET, PHASE_NOT_RESET);
  414. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, 0);
  415. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1, SD_ASYNC_FIFO_NOT_RST, 0);
  416. err = rtsx_pci_send_cmd(pcr, 100);
  417. if (err < 0)
  418. return err;
  419. return 0;
  420. }
  421. static u8 sd_search_final_phase(struct realtek_pci_sdmmc *host, u32 phase_map)
  422. {
  423. struct timing_phase_path path[MAX_PHASE + 1];
  424. int i, j, cont_path_cnt;
  425. int new_block, max_len, final_path_idx;
  426. u8 final_phase = 0xFF;
  427. /* Parse phase_map, take it as a bit-ring */
  428. cont_path_cnt = 0;
  429. new_block = 1;
  430. j = 0;
  431. for (i = 0; i < MAX_PHASE + 1; i++) {
  432. if (phase_map & (1 << i)) {
  433. if (new_block) {
  434. new_block = 0;
  435. j = cont_path_cnt++;
  436. path[j].start = i;
  437. path[j].end = i;
  438. } else {
  439. path[j].end = i;
  440. }
  441. } else {
  442. new_block = 1;
  443. if (cont_path_cnt) {
  444. /* Calculate path length and middle point */
  445. int idx = cont_path_cnt - 1;
  446. path[idx].len =
  447. path[idx].end - path[idx].start + 1;
  448. path[idx].mid =
  449. path[idx].start + path[idx].len / 2;
  450. }
  451. }
  452. }
  453. if (cont_path_cnt == 0) {
  454. dev_dbg(sdmmc_dev(host), "No continuous phase path\n");
  455. goto finish;
  456. } else {
  457. /* Calculate last continuous path length and middle point */
  458. int idx = cont_path_cnt - 1;
  459. path[idx].len = path[idx].end - path[idx].start + 1;
  460. path[idx].mid = path[idx].start + path[idx].len / 2;
  461. }
  462. /* Connect the first and last continuous paths if they are adjacent */
  463. if (!path[0].start && (path[cont_path_cnt - 1].end == MAX_PHASE)) {
  464. /* Using negative index */
  465. path[0].start = path[cont_path_cnt - 1].start - MAX_PHASE - 1;
  466. path[0].len += path[cont_path_cnt - 1].len;
  467. path[0].mid = path[0].start + path[0].len / 2;
  468. /* Convert negative middle point index to positive one */
  469. if (path[0].mid < 0)
  470. path[0].mid += MAX_PHASE + 1;
  471. cont_path_cnt--;
  472. }
  473. /* Choose the longest continuous phase path */
  474. max_len = 0;
  475. final_phase = 0;
  476. final_path_idx = 0;
  477. for (i = 0; i < cont_path_cnt; i++) {
  478. if (path[i].len > max_len) {
  479. max_len = path[i].len;
  480. final_phase = (u8)path[i].mid;
  481. final_path_idx = i;
  482. }
  483. dev_dbg(sdmmc_dev(host), "path[%d].start = %d\n",
  484. i, path[i].start);
  485. dev_dbg(sdmmc_dev(host), "path[%d].end = %d\n",
  486. i, path[i].end);
  487. dev_dbg(sdmmc_dev(host), "path[%d].len = %d\n",
  488. i, path[i].len);
  489. dev_dbg(sdmmc_dev(host), "path[%d].mid = %d\n",
  490. i, path[i].mid);
  491. }
  492. finish:
  493. dev_dbg(sdmmc_dev(host), "Final chosen phase: %d\n", final_phase);
  494. return final_phase;
  495. }
  496. static void sd_wait_data_idle(struct realtek_pci_sdmmc *host)
  497. {
  498. int err, i;
  499. u8 val = 0;
  500. for (i = 0; i < 100; i++) {
  501. err = rtsx_pci_read_register(host->pcr, SD_DATA_STATE, &val);
  502. if (val & SD_DATA_IDLE)
  503. return;
  504. udelay(100);
  505. }
  506. }
  507. static int sd_tuning_rx_cmd(struct realtek_pci_sdmmc *host,
  508. u8 opcode, u8 sample_point)
  509. {
  510. int err;
  511. u8 cmd[5] = {0};
  512. err = sd_change_phase(host, sample_point);
  513. if (err < 0)
  514. return err;
  515. cmd[0] = 0x40 | opcode;
  516. err = sd_read_data(host, cmd, 0x40, NULL, 0, 100);
  517. if (err < 0) {
  518. /* Wait till SD DATA IDLE */
  519. sd_wait_data_idle(host);
  520. sd_clear_error(host);
  521. return err;
  522. }
  523. return 0;
  524. }
  525. static int sd_tuning_phase(struct realtek_pci_sdmmc *host,
  526. u8 opcode, u32 *phase_map)
  527. {
  528. int err, i;
  529. u32 raw_phase_map = 0;
  530. for (i = MAX_PHASE; i >= 0; i--) {
  531. err = sd_tuning_rx_cmd(host, opcode, (u8)i);
  532. if (err == 0)
  533. raw_phase_map |= 1 << i;
  534. }
  535. if (phase_map)
  536. *phase_map = raw_phase_map;
  537. return 0;
  538. }
  539. static int sd_tuning_rx(struct realtek_pci_sdmmc *host, u8 opcode)
  540. {
  541. int err, i;
  542. u32 raw_phase_map[RX_TUNING_CNT] = {0}, phase_map;
  543. u8 final_phase;
  544. for (i = 0; i < RX_TUNING_CNT; i++) {
  545. err = sd_tuning_phase(host, opcode, &(raw_phase_map[i]));
  546. if (err < 0)
  547. return err;
  548. if (raw_phase_map[i] == 0)
  549. break;
  550. }
  551. phase_map = 0xFFFFFFFF;
  552. for (i = 0; i < RX_TUNING_CNT; i++) {
  553. dev_dbg(sdmmc_dev(host), "RX raw_phase_map[%d] = 0x%08x\n",
  554. i, raw_phase_map[i]);
  555. phase_map &= raw_phase_map[i];
  556. }
  557. dev_dbg(sdmmc_dev(host), "RX phase_map = 0x%08x\n", phase_map);
  558. if (phase_map) {
  559. final_phase = sd_search_final_phase(host, phase_map);
  560. if (final_phase == 0xFF)
  561. return -EINVAL;
  562. err = sd_change_phase(host, final_phase);
  563. if (err < 0)
  564. return err;
  565. } else {
  566. return -EINVAL;
  567. }
  568. return 0;
  569. }
  570. static void sdmmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  571. {
  572. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  573. struct rtsx_pcr *pcr = host->pcr;
  574. struct mmc_command *cmd = mrq->cmd;
  575. struct mmc_data *data = mrq->data;
  576. unsigned int data_size = 0;
  577. if (host->eject) {
  578. cmd->error = -ENOMEDIUM;
  579. goto finish;
  580. }
  581. mutex_lock(&pcr->pcr_mutex);
  582. rtsx_pci_start_run(pcr);
  583. rtsx_pci_switch_clock(pcr, host->clock, host->ssc_depth,
  584. host->initial_mode, host->double_clk, host->vpclk);
  585. rtsx_pci_write_register(pcr, CARD_SELECT, 0x07, SD_MOD_SEL);
  586. rtsx_pci_write_register(pcr, CARD_SHARE_MODE,
  587. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  588. mutex_lock(&host->host_mutex);
  589. host->mrq = mrq;
  590. mutex_unlock(&host->host_mutex);
  591. if (mrq->data)
  592. data_size = data->blocks * data->blksz;
  593. if (!data_size || mmc_op_multi(cmd->opcode) ||
  594. (cmd->opcode == MMC_READ_SINGLE_BLOCK) ||
  595. (cmd->opcode == MMC_WRITE_BLOCK)) {
  596. sd_send_cmd_get_rsp(host, cmd);
  597. if (!cmd->error && data_size) {
  598. sd_rw_multi(host, mrq);
  599. if (mmc_op_multi(cmd->opcode) && mrq->stop)
  600. sd_send_cmd_get_rsp(host, mrq->stop);
  601. }
  602. } else {
  603. sd_normal_rw(host, mrq);
  604. }
  605. if (mrq->data) {
  606. if (cmd->error || data->error)
  607. data->bytes_xfered = 0;
  608. else
  609. data->bytes_xfered = data->blocks * data->blksz;
  610. }
  611. mutex_unlock(&pcr->pcr_mutex);
  612. finish:
  613. if (cmd->error)
  614. dev_dbg(sdmmc_dev(host), "cmd->error = %d\n", cmd->error);
  615. mutex_lock(&host->host_mutex);
  616. host->mrq = NULL;
  617. mutex_unlock(&host->host_mutex);
  618. mmc_request_done(mmc, mrq);
  619. }
  620. static int sd_set_bus_width(struct realtek_pci_sdmmc *host,
  621. unsigned char bus_width)
  622. {
  623. int err = 0;
  624. u8 width[] = {
  625. [MMC_BUS_WIDTH_1] = SD_BUS_WIDTH_1BIT,
  626. [MMC_BUS_WIDTH_4] = SD_BUS_WIDTH_4BIT,
  627. [MMC_BUS_WIDTH_8] = SD_BUS_WIDTH_8BIT,
  628. };
  629. if (bus_width <= MMC_BUS_WIDTH_8)
  630. err = rtsx_pci_write_register(host->pcr, SD_CFG1,
  631. 0x03, width[bus_width]);
  632. return err;
  633. }
  634. static int sd_power_on(struct realtek_pci_sdmmc *host)
  635. {
  636. struct rtsx_pcr *pcr = host->pcr;
  637. int err;
  638. rtsx_pci_init_cmd(pcr);
  639. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SELECT, 0x07, SD_MOD_SEL);
  640. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SHARE_MODE,
  641. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  642. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN,
  643. SD_CLK_EN, SD_CLK_EN);
  644. err = rtsx_pci_send_cmd(pcr, 100);
  645. if (err < 0)
  646. return err;
  647. err = rtsx_pci_card_pull_ctl_enable(pcr, RTSX_SD_CARD);
  648. if (err < 0)
  649. return err;
  650. err = rtsx_pci_card_power_on(pcr, RTSX_SD_CARD);
  651. if (err < 0)
  652. return err;
  653. err = rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, SD_OUTPUT_EN);
  654. if (err < 0)
  655. return err;
  656. return 0;
  657. }
  658. static int sd_power_off(struct realtek_pci_sdmmc *host)
  659. {
  660. struct rtsx_pcr *pcr = host->pcr;
  661. int err;
  662. rtsx_pci_init_cmd(pcr);
  663. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN, SD_CLK_EN, 0);
  664. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_OE, SD_OUTPUT_EN, 0);
  665. err = rtsx_pci_send_cmd(pcr, 100);
  666. if (err < 0)
  667. return err;
  668. err = rtsx_pci_card_power_off(pcr, RTSX_SD_CARD);
  669. if (err < 0)
  670. return err;
  671. return rtsx_pci_card_pull_ctl_disable(pcr, RTSX_SD_CARD);
  672. }
  673. static int sd_set_power_mode(struct realtek_pci_sdmmc *host,
  674. unsigned char power_mode)
  675. {
  676. int err;
  677. if (power_mode == MMC_POWER_OFF)
  678. err = sd_power_off(host);
  679. else
  680. err = sd_power_on(host);
  681. return err;
  682. }
  683. static int sd_set_timing(struct realtek_pci_sdmmc *host,
  684. unsigned char timing, bool *ddr_mode)
  685. {
  686. struct rtsx_pcr *pcr = host->pcr;
  687. int err = 0;
  688. *ddr_mode = false;
  689. rtsx_pci_init_cmd(pcr);
  690. switch (timing) {
  691. case MMC_TIMING_UHS_SDR104:
  692. case MMC_TIMING_UHS_SDR50:
  693. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  694. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  695. SD_30_MODE | SD_ASYNC_FIFO_NOT_RST);
  696. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  697. CLK_LOW_FREQ, CLK_LOW_FREQ);
  698. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  699. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  700. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  701. break;
  702. case MMC_TIMING_UHS_DDR50:
  703. *ddr_mode = true;
  704. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  705. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  706. SD_DDR_MODE | SD_ASYNC_FIFO_NOT_RST);
  707. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  708. CLK_LOW_FREQ, CLK_LOW_FREQ);
  709. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  710. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  711. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  712. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  713. DDR_VAR_TX_CMD_DAT, DDR_VAR_TX_CMD_DAT);
  714. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  715. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD,
  716. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD);
  717. break;
  718. case MMC_TIMING_MMC_HS:
  719. case MMC_TIMING_SD_HS:
  720. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  721. 0x0C, SD_20_MODE);
  722. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  723. CLK_LOW_FREQ, CLK_LOW_FREQ);
  724. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  725. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  726. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  727. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  728. SD20_TX_SEL_MASK, SD20_TX_14_AHEAD);
  729. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  730. SD20_RX_SEL_MASK, SD20_RX_14_DELAY);
  731. break;
  732. default:
  733. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  734. SD_CFG1, 0x0C, SD_20_MODE);
  735. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  736. CLK_LOW_FREQ, CLK_LOW_FREQ);
  737. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  738. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  739. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  740. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  741. SD_PUSH_POINT_CTL, 0xFF, 0);
  742. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  743. SD20_RX_SEL_MASK, SD20_RX_POS_EDGE);
  744. break;
  745. }
  746. err = rtsx_pci_send_cmd(pcr, 100);
  747. return err;
  748. }
  749. static void sdmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  750. {
  751. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  752. struct rtsx_pcr *pcr = host->pcr;
  753. if (host->eject)
  754. return;
  755. mutex_lock(&pcr->pcr_mutex);
  756. rtsx_pci_start_run(pcr);
  757. sd_set_bus_width(host, ios->bus_width);
  758. sd_set_power_mode(host, ios->power_mode);
  759. sd_set_timing(host, ios->timing, &host->ddr_mode);
  760. host->vpclk = false;
  761. host->double_clk = true;
  762. switch (ios->timing) {
  763. case MMC_TIMING_UHS_SDR104:
  764. case MMC_TIMING_UHS_SDR50:
  765. host->ssc_depth = RTSX_SSC_DEPTH_2M;
  766. host->vpclk = true;
  767. host->double_clk = false;
  768. break;
  769. case MMC_TIMING_UHS_DDR50:
  770. case MMC_TIMING_UHS_SDR25:
  771. host->ssc_depth = RTSX_SSC_DEPTH_1M;
  772. break;
  773. default:
  774. host->ssc_depth = RTSX_SSC_DEPTH_500K;
  775. break;
  776. }
  777. host->initial_mode = (ios->clock <= 1000000) ? true : false;
  778. host->clock = ios->clock;
  779. rtsx_pci_switch_clock(pcr, ios->clock, host->ssc_depth,
  780. host->initial_mode, host->double_clk, host->vpclk);
  781. mutex_unlock(&pcr->pcr_mutex);
  782. }
  783. static int sdmmc_get_ro(struct mmc_host *mmc)
  784. {
  785. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  786. struct rtsx_pcr *pcr = host->pcr;
  787. int ro = 0;
  788. u32 val;
  789. if (host->eject)
  790. return -ENOMEDIUM;
  791. mutex_lock(&pcr->pcr_mutex);
  792. rtsx_pci_start_run(pcr);
  793. /* Check SD mechanical write-protect switch */
  794. val = rtsx_pci_readl(pcr, RTSX_BIPR);
  795. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  796. if (val & SD_WRITE_PROTECT)
  797. ro = 1;
  798. mutex_unlock(&pcr->pcr_mutex);
  799. return ro;
  800. }
  801. static int sdmmc_get_cd(struct mmc_host *mmc)
  802. {
  803. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  804. struct rtsx_pcr *pcr = host->pcr;
  805. int cd = 0;
  806. u32 val;
  807. if (host->eject)
  808. return -ENOMEDIUM;
  809. mutex_lock(&pcr->pcr_mutex);
  810. rtsx_pci_start_run(pcr);
  811. /* Check SD card detect */
  812. val = rtsx_pci_card_exist(pcr);
  813. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  814. if (val & SD_EXIST)
  815. cd = 1;
  816. mutex_unlock(&pcr->pcr_mutex);
  817. return cd;
  818. }
  819. static int sd_wait_voltage_stable_1(struct realtek_pci_sdmmc *host)
  820. {
  821. struct rtsx_pcr *pcr = host->pcr;
  822. int err;
  823. u8 stat;
  824. /* Reference to Signal Voltage Switch Sequence in SD spec.
  825. * Wait for a period of time so that the card can drive SD_CMD and
  826. * SD_DAT[3:0] to low after sending back CMD11 response.
  827. */
  828. mdelay(1);
  829. /* SD_CMD, SD_DAT[3:0] should be driven to low by card;
  830. * If either one of SD_CMD,SD_DAT[3:0] is not low,
  831. * abort the voltage switch sequence;
  832. */
  833. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  834. if (err < 0)
  835. return err;
  836. if (stat & (SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  837. SD_DAT1_STATUS | SD_DAT0_STATUS))
  838. return -EINVAL;
  839. /* Stop toggle SD clock */
  840. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  841. 0xFF, SD_CLK_FORCE_STOP);
  842. if (err < 0)
  843. return err;
  844. return 0;
  845. }
  846. static int sd_wait_voltage_stable_2(struct realtek_pci_sdmmc *host)
  847. {
  848. struct rtsx_pcr *pcr = host->pcr;
  849. int err;
  850. u8 stat, mask, val;
  851. /* Wait 1.8V output of voltage regulator in card stable */
  852. msleep(50);
  853. /* Toggle SD clock again */
  854. err = rtsx_pci_write_register(pcr, SD_BUS_STAT, 0xFF, SD_CLK_TOGGLE_EN);
  855. if (err < 0)
  856. return err;
  857. /* Wait for a period of time so that the card can drive
  858. * SD_DAT[3:0] to high at 1.8V
  859. */
  860. msleep(20);
  861. /* SD_CMD, SD_DAT[3:0] should be pulled high by host */
  862. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  863. if (err < 0)
  864. return err;
  865. mask = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  866. SD_DAT1_STATUS | SD_DAT0_STATUS;
  867. val = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  868. SD_DAT1_STATUS | SD_DAT0_STATUS;
  869. if ((stat & mask) != val) {
  870. dev_dbg(sdmmc_dev(host),
  871. "%s: SD_BUS_STAT = 0x%x\n", __func__, stat);
  872. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  873. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  874. rtsx_pci_write_register(pcr, CARD_CLK_EN, 0xFF, 0);
  875. return -EINVAL;
  876. }
  877. return 0;
  878. }
  879. static int sd_change_bank_voltage(struct realtek_pci_sdmmc *host, u8 voltage)
  880. {
  881. struct rtsx_pcr *pcr = host->pcr;
  882. int err;
  883. if (voltage == SD_IO_3V3) {
  884. err = rtsx_pci_write_phy_register(pcr, 0x08, 0x4FC0 | 0x24);
  885. if (err < 0)
  886. return err;
  887. } else if (voltage == SD_IO_1V8) {
  888. err = rtsx_pci_write_phy_register(pcr, 0x08, 0x4C40 | 0x24);
  889. if (err < 0)
  890. return err;
  891. } else {
  892. return -EINVAL;
  893. }
  894. return 0;
  895. }
  896. static int sdmmc_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
  897. {
  898. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  899. struct rtsx_pcr *pcr = host->pcr;
  900. int err = 0;
  901. u8 voltage;
  902. dev_dbg(sdmmc_dev(host), "%s: signal_voltage = %d\n",
  903. __func__, ios->signal_voltage);
  904. if (host->eject)
  905. return -ENOMEDIUM;
  906. mutex_lock(&pcr->pcr_mutex);
  907. rtsx_pci_start_run(pcr);
  908. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
  909. voltage = SD_IO_3V3;
  910. else
  911. voltage = SD_IO_1V8;
  912. if (voltage == SD_IO_1V8) {
  913. err = rtsx_pci_write_register(pcr,
  914. SD30_DRIVE_SEL, 0x07, DRIVER_TYPE_B);
  915. if (err < 0)
  916. goto out;
  917. err = sd_wait_voltage_stable_1(host);
  918. if (err < 0)
  919. goto out;
  920. }
  921. err = sd_change_bank_voltage(host, voltage);
  922. if (err < 0)
  923. goto out;
  924. if (voltage == SD_IO_1V8) {
  925. err = sd_wait_voltage_stable_2(host);
  926. if (err < 0)
  927. goto out;
  928. }
  929. /* Stop toggle SD clock in idle */
  930. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  931. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  932. out:
  933. mutex_unlock(&pcr->pcr_mutex);
  934. return err;
  935. }
  936. static int sdmmc_execute_tuning(struct mmc_host *mmc, u32 opcode)
  937. {
  938. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  939. struct rtsx_pcr *pcr = host->pcr;
  940. int err = 0;
  941. if (host->eject)
  942. return -ENOMEDIUM;
  943. mutex_lock(&pcr->pcr_mutex);
  944. rtsx_pci_start_run(pcr);
  945. if (!host->ddr_mode)
  946. err = sd_tuning_rx(host, MMC_SEND_TUNING_BLOCK);
  947. mutex_unlock(&pcr->pcr_mutex);
  948. return err;
  949. }
  950. static const struct mmc_host_ops realtek_pci_sdmmc_ops = {
  951. .request = sdmmc_request,
  952. .set_ios = sdmmc_set_ios,
  953. .get_ro = sdmmc_get_ro,
  954. .get_cd = sdmmc_get_cd,
  955. .start_signal_voltage_switch = sdmmc_switch_voltage,
  956. .execute_tuning = sdmmc_execute_tuning,
  957. };
  958. #ifdef CONFIG_PM
  959. static int rtsx_pci_sdmmc_suspend(struct platform_device *pdev,
  960. pm_message_t state)
  961. {
  962. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  963. struct mmc_host *mmc = host->mmc;
  964. int err;
  965. dev_dbg(sdmmc_dev(host), "--> %s\n", __func__);
  966. err = mmc_suspend_host(mmc);
  967. if (err)
  968. return err;
  969. return 0;
  970. }
  971. static int rtsx_pci_sdmmc_resume(struct platform_device *pdev)
  972. {
  973. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  974. struct mmc_host *mmc = host->mmc;
  975. dev_dbg(sdmmc_dev(host), "--> %s\n", __func__);
  976. return mmc_resume_host(mmc);
  977. }
  978. #else /* CONFIG_PM */
  979. #define rtsx_pci_sdmmc_suspend NULL
  980. #define rtsx_pci_sdmmc_resume NULL
  981. #endif /* CONFIG_PM */
  982. static void init_extra_caps(struct realtek_pci_sdmmc *host)
  983. {
  984. struct mmc_host *mmc = host->mmc;
  985. struct rtsx_pcr *pcr = host->pcr;
  986. dev_dbg(sdmmc_dev(host), "pcr->extra_caps = 0x%x\n", pcr->extra_caps);
  987. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR50)
  988. mmc->caps |= MMC_CAP_UHS_SDR50;
  989. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR104)
  990. mmc->caps |= MMC_CAP_UHS_SDR104;
  991. if (pcr->extra_caps & EXTRA_CAPS_SD_DDR50)
  992. mmc->caps |= MMC_CAP_UHS_DDR50;
  993. if (pcr->extra_caps & EXTRA_CAPS_MMC_HSDDR)
  994. mmc->caps |= MMC_CAP_1_8V_DDR;
  995. if (pcr->extra_caps & EXTRA_CAPS_MMC_8BIT)
  996. mmc->caps |= MMC_CAP_8_BIT_DATA;
  997. }
  998. static void realtek_init_host(struct realtek_pci_sdmmc *host)
  999. {
  1000. struct mmc_host *mmc = host->mmc;
  1001. mmc->f_min = 250000;
  1002. mmc->f_max = 208000000;
  1003. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  1004. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SD_HIGHSPEED |
  1005. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_BUS_WIDTH_TEST |
  1006. MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
  1007. mmc->max_current_330 = 400;
  1008. mmc->max_current_180 = 800;
  1009. mmc->ops = &realtek_pci_sdmmc_ops;
  1010. init_extra_caps(host);
  1011. mmc->max_segs = 256;
  1012. mmc->max_seg_size = 65536;
  1013. mmc->max_blk_size = 512;
  1014. mmc->max_blk_count = 65535;
  1015. mmc->max_req_size = 524288;
  1016. }
  1017. static void rtsx_pci_sdmmc_card_event(struct platform_device *pdev)
  1018. {
  1019. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1020. mmc_detect_change(host->mmc, 0);
  1021. }
  1022. static int rtsx_pci_sdmmc_drv_probe(struct platform_device *pdev)
  1023. {
  1024. struct mmc_host *mmc;
  1025. struct realtek_pci_sdmmc *host;
  1026. struct rtsx_pcr *pcr;
  1027. struct pcr_handle *handle = pdev->dev.platform_data;
  1028. if (!handle)
  1029. return -ENXIO;
  1030. pcr = handle->pcr;
  1031. if (!pcr)
  1032. return -ENXIO;
  1033. dev_dbg(&(pdev->dev), ": Realtek PCI-E SDMMC controller found\n");
  1034. mmc = mmc_alloc_host(sizeof(*host), &pdev->dev);
  1035. if (!mmc)
  1036. return -ENOMEM;
  1037. host = mmc_priv(mmc);
  1038. host->pcr = pcr;
  1039. host->mmc = mmc;
  1040. host->pdev = pdev;
  1041. platform_set_drvdata(pdev, host);
  1042. pcr->slots[RTSX_SD_CARD].p_dev = pdev;
  1043. pcr->slots[RTSX_SD_CARD].card_event = rtsx_pci_sdmmc_card_event;
  1044. mutex_init(&host->host_mutex);
  1045. realtek_init_host(host);
  1046. mmc_add_host(mmc);
  1047. return 0;
  1048. }
  1049. static int rtsx_pci_sdmmc_drv_remove(struct platform_device *pdev)
  1050. {
  1051. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1052. struct rtsx_pcr *pcr;
  1053. struct mmc_host *mmc;
  1054. if (!host)
  1055. return 0;
  1056. pcr = host->pcr;
  1057. pcr->slots[RTSX_SD_CARD].p_dev = NULL;
  1058. pcr->slots[RTSX_SD_CARD].card_event = NULL;
  1059. mmc = host->mmc;
  1060. host->eject = true;
  1061. mutex_lock(&host->host_mutex);
  1062. if (host->mrq) {
  1063. dev_dbg(&(pdev->dev),
  1064. "%s: Controller removed during transfer\n",
  1065. mmc_hostname(mmc));
  1066. rtsx_pci_complete_unfinished_transfer(pcr);
  1067. host->mrq->cmd->error = -ENOMEDIUM;
  1068. if (host->mrq->stop)
  1069. host->mrq->stop->error = -ENOMEDIUM;
  1070. mmc_request_done(mmc, host->mrq);
  1071. }
  1072. mutex_unlock(&host->host_mutex);
  1073. mmc_remove_host(mmc);
  1074. mmc_free_host(mmc);
  1075. platform_set_drvdata(pdev, NULL);
  1076. dev_dbg(&(pdev->dev),
  1077. ": Realtek PCI-E SDMMC controller has been removed\n");
  1078. return 0;
  1079. }
  1080. static struct platform_device_id rtsx_pci_sdmmc_ids[] = {
  1081. {
  1082. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1083. }, {
  1084. /* sentinel */
  1085. }
  1086. };
  1087. MODULE_DEVICE_TABLE(platform, rtsx_pci_sdmmc_ids);
  1088. static struct platform_driver rtsx_pci_sdmmc_driver = {
  1089. .probe = rtsx_pci_sdmmc_drv_probe,
  1090. .remove = rtsx_pci_sdmmc_drv_remove,
  1091. .id_table = rtsx_pci_sdmmc_ids,
  1092. .suspend = rtsx_pci_sdmmc_suspend,
  1093. .resume = rtsx_pci_sdmmc_resume,
  1094. .driver = {
  1095. .owner = THIS_MODULE,
  1096. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1097. },
  1098. };
  1099. module_platform_driver(rtsx_pci_sdmmc_driver);
  1100. MODULE_LICENSE("GPL");
  1101. MODULE_AUTHOR("Wei WANG <wei_wang@realsil.com.cn>");
  1102. MODULE_DESCRIPTION("Realtek PCI-E SD/MMC Card Host Driver");