sta2x11-mfd.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691
  1. /*
  2. * Copyright (c) 2009-2011 Wind River Systems, Inc.
  3. * Copyright (c) 2011 ST Microelectronics (Alessandro Rubini, Davide Ciminaghi)
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  12. * See the GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/errno.h>
  23. #include <linux/device.h>
  24. #include <linux/slab.h>
  25. #include <linux/list.h>
  26. #include <linux/io.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/mfd/core.h>
  32. #include <linux/mfd/sta2x11-mfd.h>
  33. #include <linux/regmap.h>
  34. #include <asm/sta2x11.h>
  35. static inline int __reg_within_range(unsigned int r,
  36. unsigned int start,
  37. unsigned int end)
  38. {
  39. return ((r >= start) && (r <= end));
  40. }
  41. /* This describes STA2X11 MFD chip for us, we may have several */
  42. struct sta2x11_mfd {
  43. struct sta2x11_instance *instance;
  44. struct regmap *regmap[sta2x11_n_mfd_plat_devs];
  45. spinlock_t lock[sta2x11_n_mfd_plat_devs];
  46. struct list_head list;
  47. void __iomem *regs[sta2x11_n_mfd_plat_devs];
  48. };
  49. static LIST_HEAD(sta2x11_mfd_list);
  50. /* Three functions to act on the list */
  51. static struct sta2x11_mfd *sta2x11_mfd_find(struct pci_dev *pdev)
  52. {
  53. struct sta2x11_instance *instance;
  54. struct sta2x11_mfd *mfd;
  55. if (!pdev && !list_empty(&sta2x11_mfd_list)) {
  56. pr_warning("%s: Unspecified device, "
  57. "using first instance\n", __func__);
  58. return list_entry(sta2x11_mfd_list.next,
  59. struct sta2x11_mfd, list);
  60. }
  61. instance = sta2x11_get_instance(pdev);
  62. if (!instance)
  63. return NULL;
  64. list_for_each_entry(mfd, &sta2x11_mfd_list, list) {
  65. if (mfd->instance == instance)
  66. return mfd;
  67. }
  68. return NULL;
  69. }
  70. static int sta2x11_mfd_add(struct pci_dev *pdev, gfp_t flags)
  71. {
  72. int i;
  73. struct sta2x11_mfd *mfd = sta2x11_mfd_find(pdev);
  74. struct sta2x11_instance *instance;
  75. if (mfd)
  76. return -EBUSY;
  77. instance = sta2x11_get_instance(pdev);
  78. if (!instance)
  79. return -EINVAL;
  80. mfd = kzalloc(sizeof(*mfd), flags);
  81. if (!mfd)
  82. return -ENOMEM;
  83. INIT_LIST_HEAD(&mfd->list);
  84. for (i = 0; i < ARRAY_SIZE(mfd->lock); i++)
  85. spin_lock_init(&mfd->lock[i]);
  86. mfd->instance = instance;
  87. list_add(&mfd->list, &sta2x11_mfd_list);
  88. return 0;
  89. }
  90. static int mfd_remove(struct pci_dev *pdev)
  91. {
  92. struct sta2x11_mfd *mfd = sta2x11_mfd_find(pdev);
  93. if (!mfd)
  94. return -ENODEV;
  95. list_del(&mfd->list);
  96. kfree(mfd);
  97. return 0;
  98. }
  99. /* This function is exported and is not expected to fail */
  100. u32 __sta2x11_mfd_mask(struct pci_dev *pdev, u32 reg, u32 mask, u32 val,
  101. enum sta2x11_mfd_plat_dev index)
  102. {
  103. struct sta2x11_mfd *mfd = sta2x11_mfd_find(pdev);
  104. u32 r;
  105. unsigned long flags;
  106. void __iomem *regs;
  107. if (!mfd) {
  108. dev_warn(&pdev->dev, ": can't access sctl regs\n");
  109. return 0;
  110. }
  111. regs = mfd->regs[index];
  112. if (!regs) {
  113. dev_warn(&pdev->dev, ": system ctl not initialized\n");
  114. return 0;
  115. }
  116. spin_lock_irqsave(&mfd->lock[index], flags);
  117. r = readl(regs + reg);
  118. r &= ~mask;
  119. r |= val;
  120. if (mask)
  121. writel(r, regs + reg);
  122. spin_unlock_irqrestore(&mfd->lock[index], flags);
  123. return r;
  124. }
  125. EXPORT_SYMBOL(__sta2x11_mfd_mask);
  126. int sta2x11_mfd_get_regs_data(struct platform_device *dev,
  127. enum sta2x11_mfd_plat_dev index,
  128. void __iomem **regs,
  129. spinlock_t **lock)
  130. {
  131. struct pci_dev *pdev = *(struct pci_dev **)(dev->dev.platform_data);
  132. struct sta2x11_mfd *mfd;
  133. if (!pdev)
  134. return -ENODEV;
  135. mfd = sta2x11_mfd_find(pdev);
  136. if (!mfd)
  137. return -ENODEV;
  138. if (index >= sta2x11_n_mfd_plat_devs)
  139. return -ENODEV;
  140. *regs = mfd->regs[index];
  141. *lock = &mfd->lock[index];
  142. pr_debug("%s %d *regs = %p\n", __func__, __LINE__, *regs);
  143. return *regs ? 0 : -ENODEV;
  144. }
  145. EXPORT_SYMBOL(sta2x11_mfd_get_regs_data);
  146. /*
  147. * Special sta2x11-mfd regmap lock/unlock functions
  148. */
  149. static void sta2x11_regmap_lock(void *__lock)
  150. {
  151. spinlock_t *lock = __lock;
  152. spin_lock(lock);
  153. }
  154. static void sta2x11_regmap_unlock(void *__lock)
  155. {
  156. spinlock_t *lock = __lock;
  157. spin_unlock(lock);
  158. }
  159. /* OTP (one time programmable registers do not require locking */
  160. static void sta2x11_regmap_nolock(void *__lock)
  161. {
  162. }
  163. static const char *sta2x11_mfd_names[sta2x11_n_mfd_plat_devs] = {
  164. [sta2x11_sctl] = STA2X11_MFD_SCTL_NAME,
  165. [sta2x11_apbreg] = STA2X11_MFD_APBREG_NAME,
  166. [sta2x11_apb_soc_regs] = STA2X11_MFD_APB_SOC_REGS_NAME,
  167. [sta2x11_scr] = STA2X11_MFD_SCR_NAME,
  168. };
  169. static bool sta2x11_sctl_writeable_reg(struct device *dev, unsigned int reg)
  170. {
  171. return !__reg_within_range(reg, SCTL_SCPCIECSBRST, SCTL_SCRSTSTA);
  172. }
  173. static struct regmap_config sta2x11_sctl_regmap_config = {
  174. .reg_bits = 32,
  175. .reg_stride = 4,
  176. .val_bits = 32,
  177. .lock = sta2x11_regmap_lock,
  178. .unlock = sta2x11_regmap_unlock,
  179. .max_register = SCTL_SCRSTSTA,
  180. .writeable_reg = sta2x11_sctl_writeable_reg,
  181. };
  182. static bool sta2x11_scr_readable_reg(struct device *dev, unsigned int reg)
  183. {
  184. return (reg == STA2X11_SECR_CR) ||
  185. __reg_within_range(reg, STA2X11_SECR_FVR0, STA2X11_SECR_FVR1);
  186. }
  187. static bool sta2x11_scr_writeable_reg(struct device *dev, unsigned int reg)
  188. {
  189. return false;
  190. }
  191. static struct regmap_config sta2x11_scr_regmap_config = {
  192. .reg_bits = 32,
  193. .reg_stride = 4,
  194. .val_bits = 32,
  195. .lock = sta2x11_regmap_nolock,
  196. .unlock = sta2x11_regmap_nolock,
  197. .max_register = STA2X11_SECR_FVR1,
  198. .readable_reg = sta2x11_scr_readable_reg,
  199. .writeable_reg = sta2x11_scr_writeable_reg,
  200. };
  201. static bool sta2x11_apbreg_readable_reg(struct device *dev, unsigned int reg)
  202. {
  203. /* Two blocks (CAN and MLB, SARAC) 0x100 bytes apart */
  204. if (reg >= APBREG_BSR_SARAC)
  205. reg -= APBREG_BSR_SARAC;
  206. switch (reg) {
  207. case APBREG_BSR:
  208. case APBREG_PAER:
  209. case APBREG_PWAC:
  210. case APBREG_PRAC:
  211. case APBREG_PCG:
  212. case APBREG_PUR:
  213. case APBREG_EMU_PCG:
  214. return true;
  215. default:
  216. return false;
  217. }
  218. }
  219. static bool sta2x11_apbreg_writeable_reg(struct device *dev, unsigned int reg)
  220. {
  221. if (reg >= APBREG_BSR_SARAC)
  222. reg -= APBREG_BSR_SARAC;
  223. if (!sta2x11_apbreg_readable_reg(dev, reg))
  224. return false;
  225. return reg != APBREG_PAER;
  226. }
  227. static struct regmap_config sta2x11_apbreg_regmap_config = {
  228. .reg_bits = 32,
  229. .reg_stride = 4,
  230. .val_bits = 32,
  231. .lock = sta2x11_regmap_lock,
  232. .unlock = sta2x11_regmap_unlock,
  233. .max_register = APBREG_EMU_PCG_SARAC,
  234. .readable_reg = sta2x11_apbreg_readable_reg,
  235. .writeable_reg = sta2x11_apbreg_writeable_reg,
  236. };
  237. static bool sta2x11_apb_soc_regs_readable_reg(struct device *dev,
  238. unsigned int reg)
  239. {
  240. return reg <= PCIE_SoC_INT_ROUTER_STATUS3_REG ||
  241. __reg_within_range(reg, DMA_IP_CTRL_REG, SPARE3_RESERVED) ||
  242. __reg_within_range(reg, MASTER_LOCK_REG,
  243. SYSTEM_CONFIG_STATUS_REG) ||
  244. reg == MSP_CLK_CTRL_REG ||
  245. __reg_within_range(reg, COMPENSATION_REG1, TEST_CTL_REG);
  246. }
  247. static bool sta2x11_apb_soc_regs_writeable_reg(struct device *dev,
  248. unsigned int reg)
  249. {
  250. if (!sta2x11_apb_soc_regs_readable_reg(dev, reg))
  251. return false;
  252. switch (reg) {
  253. case PCIE_COMMON_CLOCK_CONFIG_0_4_0:
  254. case SYSTEM_CONFIG_STATUS_REG:
  255. case COMPENSATION_REG1:
  256. case PCIE_SoC_INT_ROUTER_STATUS0_REG...PCIE_SoC_INT_ROUTER_STATUS3_REG:
  257. case PCIE_PM_STATUS_0_PORT_0_4...PCIE_PM_STATUS_7_0_EP4:
  258. return false;
  259. default:
  260. return true;
  261. }
  262. }
  263. static struct regmap_config sta2x11_apb_soc_regs_regmap_config = {
  264. .reg_bits = 32,
  265. .reg_stride = 4,
  266. .val_bits = 32,
  267. .lock = sta2x11_regmap_lock,
  268. .unlock = sta2x11_regmap_unlock,
  269. .max_register = TEST_CTL_REG,
  270. .readable_reg = sta2x11_apb_soc_regs_readable_reg,
  271. .writeable_reg = sta2x11_apb_soc_regs_writeable_reg,
  272. };
  273. static struct regmap_config *
  274. sta2x11_mfd_regmap_configs[sta2x11_n_mfd_plat_devs] = {
  275. [sta2x11_sctl] = &sta2x11_sctl_regmap_config,
  276. [sta2x11_apbreg] = &sta2x11_apbreg_regmap_config,
  277. [sta2x11_apb_soc_regs] = &sta2x11_apb_soc_regs_regmap_config,
  278. [sta2x11_scr] = &sta2x11_scr_regmap_config,
  279. };
  280. /* Probe for the four platform devices */
  281. static int sta2x11_mfd_platform_probe(struct platform_device *dev,
  282. enum sta2x11_mfd_plat_dev index)
  283. {
  284. struct pci_dev **pdev;
  285. struct sta2x11_mfd *mfd;
  286. struct resource *res;
  287. const char *name = sta2x11_mfd_names[index];
  288. struct regmap_config *regmap_config = sta2x11_mfd_regmap_configs[index];
  289. pdev = dev->dev.platform_data;
  290. mfd = sta2x11_mfd_find(*pdev);
  291. if (!mfd)
  292. return -ENODEV;
  293. if (!regmap_config)
  294. return -ENODEV;
  295. res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  296. if (!res)
  297. return -ENOMEM;
  298. if (!request_mem_region(res->start, resource_size(res), name))
  299. return -EBUSY;
  300. mfd->regs[index] = ioremap(res->start, resource_size(res));
  301. if (!mfd->regs[index]) {
  302. release_mem_region(res->start, resource_size(res));
  303. return -ENOMEM;
  304. }
  305. regmap_config->lock_arg = &mfd->lock;
  306. /*
  307. No caching, registers could be reached both via regmap and via
  308. void __iomem *
  309. */
  310. regmap_config->cache_type = REGCACHE_NONE;
  311. mfd->regmap[index] = devm_regmap_init_mmio(&dev->dev, mfd->regs[index],
  312. regmap_config);
  313. WARN_ON(!mfd->regmap[index]);
  314. return 0;
  315. }
  316. static int sta2x11_sctl_probe(struct platform_device *dev)
  317. {
  318. return sta2x11_mfd_platform_probe(dev, sta2x11_sctl);
  319. }
  320. static int sta2x11_apbreg_probe(struct platform_device *dev)
  321. {
  322. return sta2x11_mfd_platform_probe(dev, sta2x11_apbreg);
  323. }
  324. static int sta2x11_apb_soc_regs_probe(struct platform_device *dev)
  325. {
  326. return sta2x11_mfd_platform_probe(dev, sta2x11_apb_soc_regs);
  327. }
  328. static int sta2x11_scr_probe(struct platform_device *dev)
  329. {
  330. return sta2x11_mfd_platform_probe(dev, sta2x11_scr);
  331. }
  332. /* The three platform drivers */
  333. static struct platform_driver sta2x11_sctl_platform_driver = {
  334. .driver = {
  335. .name = STA2X11_MFD_SCTL_NAME,
  336. .owner = THIS_MODULE,
  337. },
  338. .probe = sta2x11_sctl_probe,
  339. };
  340. static int __init sta2x11_sctl_init(void)
  341. {
  342. pr_info("%s\n", __func__);
  343. return platform_driver_register(&sta2x11_sctl_platform_driver);
  344. }
  345. static struct platform_driver sta2x11_platform_driver = {
  346. .driver = {
  347. .name = STA2X11_MFD_APBREG_NAME,
  348. .owner = THIS_MODULE,
  349. },
  350. .probe = sta2x11_apbreg_probe,
  351. };
  352. static int __init sta2x11_apbreg_init(void)
  353. {
  354. pr_info("%s\n", __func__);
  355. return platform_driver_register(&sta2x11_platform_driver);
  356. }
  357. static struct platform_driver sta2x11_apb_soc_regs_platform_driver = {
  358. .driver = {
  359. .name = STA2X11_MFD_APB_SOC_REGS_NAME,
  360. .owner = THIS_MODULE,
  361. },
  362. .probe = sta2x11_apb_soc_regs_probe,
  363. };
  364. static int __init sta2x11_apb_soc_regs_init(void)
  365. {
  366. pr_info("%s\n", __func__);
  367. return platform_driver_register(&sta2x11_apb_soc_regs_platform_driver);
  368. }
  369. static struct platform_driver sta2x11_scr_platform_driver = {
  370. .driver = {
  371. .name = STA2X11_MFD_SCR_NAME,
  372. .owner = THIS_MODULE,
  373. },
  374. .probe = sta2x11_scr_probe,
  375. };
  376. static int __init sta2x11_scr_init(void)
  377. {
  378. pr_info("%s\n", __func__);
  379. return platform_driver_register(&sta2x11_scr_platform_driver);
  380. }
  381. /*
  382. * What follows are the PCI devices that host the above pdevs.
  383. * Each logic block is 4kB and they are all consecutive: we use this info.
  384. */
  385. /* Mfd 0 device */
  386. /* Mfd 0, Bar 0 */
  387. enum mfd0_bar0_cells {
  388. STA2X11_GPIO_0 = 0,
  389. STA2X11_GPIO_1,
  390. STA2X11_GPIO_2,
  391. STA2X11_GPIO_3,
  392. STA2X11_SCTL,
  393. STA2X11_SCR,
  394. STA2X11_TIME,
  395. };
  396. /* Mfd 0 , Bar 1 */
  397. enum mfd0_bar1_cells {
  398. STA2X11_APBREG = 0,
  399. };
  400. #define CELL_4K(_name, _cell) { \
  401. .name = _name, \
  402. .start = _cell * 4096, .end = _cell * 4096 + 4095, \
  403. .flags = IORESOURCE_MEM, \
  404. }
  405. static const struct resource gpio_resources[] = {
  406. {
  407. /* 4 consecutive cells, 1 driver */
  408. .name = STA2X11_MFD_GPIO_NAME,
  409. .start = 0,
  410. .end = (4 * 4096) - 1,
  411. .flags = IORESOURCE_MEM,
  412. }
  413. };
  414. static const struct resource sctl_resources[] = {
  415. CELL_4K(STA2X11_MFD_SCTL_NAME, STA2X11_SCTL),
  416. };
  417. static const struct resource scr_resources[] = {
  418. CELL_4K(STA2X11_MFD_SCR_NAME, STA2X11_SCR),
  419. };
  420. static const struct resource time_resources[] = {
  421. CELL_4K(STA2X11_MFD_TIME_NAME, STA2X11_TIME),
  422. };
  423. static const struct resource apbreg_resources[] = {
  424. CELL_4K(STA2X11_MFD_APBREG_NAME, STA2X11_APBREG),
  425. };
  426. #define DEV(_name, _r) \
  427. { .name = _name, .num_resources = ARRAY_SIZE(_r), .resources = _r, }
  428. static struct mfd_cell sta2x11_mfd0_bar0[] = {
  429. /* offset 0: we add pdata later */
  430. DEV(STA2X11_MFD_GPIO_NAME, gpio_resources),
  431. DEV(STA2X11_MFD_SCTL_NAME, sctl_resources),
  432. DEV(STA2X11_MFD_SCR_NAME, scr_resources),
  433. DEV(STA2X11_MFD_TIME_NAME, time_resources),
  434. };
  435. static struct mfd_cell sta2x11_mfd0_bar1[] = {
  436. DEV(STA2X11_MFD_APBREG_NAME, apbreg_resources),
  437. };
  438. /* Mfd 1 devices */
  439. /* Mfd 1, Bar 0 */
  440. enum mfd1_bar0_cells {
  441. STA2X11_VIC = 0,
  442. };
  443. /* Mfd 1, Bar 1 */
  444. enum mfd1_bar1_cells {
  445. STA2X11_APB_SOC_REGS = 0,
  446. };
  447. static const struct resource vic_resources[] = {
  448. CELL_4K(STA2X11_MFD_VIC_NAME, STA2X11_VIC),
  449. };
  450. static const struct resource apb_soc_regs_resources[] = {
  451. CELL_4K(STA2X11_MFD_APB_SOC_REGS_NAME, STA2X11_APB_SOC_REGS),
  452. };
  453. static struct mfd_cell sta2x11_mfd1_bar0[] = {
  454. DEV(STA2X11_MFD_VIC_NAME, vic_resources),
  455. };
  456. static struct mfd_cell sta2x11_mfd1_bar1[] = {
  457. DEV(STA2X11_MFD_APB_SOC_REGS_NAME, apb_soc_regs_resources),
  458. };
  459. static int sta2x11_mfd_suspend(struct pci_dev *pdev, pm_message_t state)
  460. {
  461. pci_save_state(pdev);
  462. pci_disable_device(pdev);
  463. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  464. return 0;
  465. }
  466. static int sta2x11_mfd_resume(struct pci_dev *pdev)
  467. {
  468. int err;
  469. pci_set_power_state(pdev, 0);
  470. err = pci_enable_device(pdev);
  471. if (err)
  472. return err;
  473. pci_restore_state(pdev);
  474. return 0;
  475. }
  476. struct sta2x11_mfd_bar_setup_data {
  477. struct mfd_cell *cells;
  478. int ncells;
  479. };
  480. struct sta2x11_mfd_setup_data {
  481. struct sta2x11_mfd_bar_setup_data bars[2];
  482. };
  483. #define STA2X11_MFD0 0
  484. #define STA2X11_MFD1 1
  485. static struct sta2x11_mfd_setup_data mfd_setup_data[] = {
  486. /* Mfd 0: gpio, sctl, scr, timers / apbregs */
  487. [STA2X11_MFD0] = {
  488. .bars = {
  489. [0] = {
  490. .cells = sta2x11_mfd0_bar0,
  491. .ncells = ARRAY_SIZE(sta2x11_mfd0_bar0),
  492. },
  493. [1] = {
  494. .cells = sta2x11_mfd0_bar1,
  495. .ncells = ARRAY_SIZE(sta2x11_mfd0_bar1),
  496. },
  497. },
  498. },
  499. /* Mfd 1: vic / apb-soc-regs */
  500. [STA2X11_MFD1] = {
  501. .bars = {
  502. [0] = {
  503. .cells = sta2x11_mfd1_bar0,
  504. .ncells = ARRAY_SIZE(sta2x11_mfd1_bar0),
  505. },
  506. [1] = {
  507. .cells = sta2x11_mfd1_bar1,
  508. .ncells = ARRAY_SIZE(sta2x11_mfd1_bar1),
  509. },
  510. },
  511. },
  512. };
  513. static void sta2x11_mfd_setup(struct pci_dev *pdev,
  514. struct sta2x11_mfd_setup_data *sd)
  515. {
  516. int i, j;
  517. for (i = 0; i < ARRAY_SIZE(sd->bars); i++)
  518. for (j = 0; j < sd->bars[i].ncells; j++) {
  519. sd->bars[i].cells[j].pdata_size = sizeof(pdev);
  520. sd->bars[i].cells[j].platform_data = &pdev;
  521. }
  522. }
  523. static int sta2x11_mfd_probe(struct pci_dev *pdev,
  524. const struct pci_device_id *pci_id)
  525. {
  526. int err, i;
  527. struct sta2x11_mfd_setup_data *setup_data;
  528. dev_info(&pdev->dev, "%s\n", __func__);
  529. err = pci_enable_device(pdev);
  530. if (err) {
  531. dev_err(&pdev->dev, "Can't enable device.\n");
  532. return err;
  533. }
  534. err = pci_enable_msi(pdev);
  535. if (err)
  536. dev_info(&pdev->dev, "Enable msi failed\n");
  537. setup_data = pci_id->device == PCI_DEVICE_ID_STMICRO_GPIO ?
  538. &mfd_setup_data[STA2X11_MFD0] :
  539. &mfd_setup_data[STA2X11_MFD1];
  540. /* platform data is the pci device for all of them */
  541. sta2x11_mfd_setup(pdev, setup_data);
  542. /* Record this pdev before mfd_add_devices: their probe looks for it */
  543. if (!sta2x11_mfd_find(pdev))
  544. sta2x11_mfd_add(pdev, GFP_ATOMIC);
  545. /* Just 2 bars for all mfd's at present */
  546. for (i = 0; i < 2; i++) {
  547. err = mfd_add_devices(&pdev->dev, -1,
  548. setup_data->bars[i].cells,
  549. setup_data->bars[i].ncells,
  550. &pdev->resource[i],
  551. 0, NULL);
  552. if (err) {
  553. dev_err(&pdev->dev,
  554. "mfd_add_devices[%d] failed: %d\n", i, err);
  555. goto err_disable;
  556. }
  557. }
  558. return 0;
  559. err_disable:
  560. mfd_remove_devices(&pdev->dev);
  561. pci_disable_device(pdev);
  562. pci_disable_msi(pdev);
  563. return err;
  564. }
  565. static DEFINE_PCI_DEVICE_TABLE(sta2x11_mfd_tbl) = {
  566. {PCI_DEVICE(PCI_VENDOR_ID_STMICRO, PCI_DEVICE_ID_STMICRO_GPIO)},
  567. {PCI_DEVICE(PCI_VENDOR_ID_STMICRO, PCI_DEVICE_ID_STMICRO_VIC)},
  568. {0,},
  569. };
  570. static struct pci_driver sta2x11_mfd_driver = {
  571. .name = "sta2x11-mfd",
  572. .id_table = sta2x11_mfd_tbl,
  573. .probe = sta2x11_mfd_probe,
  574. .suspend = sta2x11_mfd_suspend,
  575. .resume = sta2x11_mfd_resume,
  576. };
  577. static int __init sta2x11_mfd_init(void)
  578. {
  579. pr_info("%s\n", __func__);
  580. return pci_register_driver(&sta2x11_mfd_driver);
  581. }
  582. /*
  583. * All of this must be ready before "normal" devices like MMCI appear.
  584. * But MFD (the pci device) can't be too early. The following choice
  585. * prepares platform drivers very early and probe the PCI device later,
  586. * but before other PCI devices.
  587. */
  588. subsys_initcall(sta2x11_apbreg_init);
  589. subsys_initcall(sta2x11_sctl_init);
  590. subsys_initcall(sta2x11_apb_soc_regs_init);
  591. subsys_initcall(sta2x11_scr_init);
  592. rootfs_initcall(sta2x11_mfd_init);
  593. MODULE_LICENSE("GPL v2");
  594. MODULE_AUTHOR("Wind River");
  595. MODULE_DESCRIPTION("STA2x11 mfd for GPIO, SCTL and APBREG");
  596. MODULE_DEVICE_TABLE(pci, sta2x11_mfd_tbl);