rtsx_pcr.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252
  1. /* Driver for Realtek PCI-Express card reader
  2. *
  3. * Copyright(c) 2009 Realtek Semiconductor Corp. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2, or (at your option) any
  8. * later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * Author:
  19. * Wei WANG <wei_wang@realsil.com.cn>
  20. * No. 450, Shenhu Road, Suzhou Industry Park, Suzhou, China
  21. */
  22. #include <linux/pci.h>
  23. #include <linux/module.h>
  24. #include <linux/slab.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/highmem.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/delay.h>
  29. #include <linux/idr.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/mfd/core.h>
  32. #include <linux/mfd/rtsx_pci.h>
  33. #include <asm/unaligned.h>
  34. #include "rtsx_pcr.h"
  35. static bool msi_en = true;
  36. module_param(msi_en, bool, S_IRUGO | S_IWUSR);
  37. MODULE_PARM_DESC(msi_en, "Enable MSI");
  38. static DEFINE_IDR(rtsx_pci_idr);
  39. static DEFINE_SPINLOCK(rtsx_pci_lock);
  40. static struct mfd_cell rtsx_pcr_cells[] = {
  41. [RTSX_SD_CARD] = {
  42. .name = DRV_NAME_RTSX_PCI_SDMMC,
  43. },
  44. [RTSX_MS_CARD] = {
  45. .name = DRV_NAME_RTSX_PCI_MS,
  46. },
  47. };
  48. static DEFINE_PCI_DEVICE_TABLE(rtsx_pci_ids) = {
  49. { PCI_DEVICE(0x10EC, 0x5209), PCI_CLASS_OTHERS << 16, 0xFF0000 },
  50. { PCI_DEVICE(0x10EC, 0x5229), PCI_CLASS_OTHERS << 16, 0xFF0000 },
  51. { PCI_DEVICE(0x10EC, 0x5289), PCI_CLASS_OTHERS << 16, 0xFF0000 },
  52. { 0, }
  53. };
  54. MODULE_DEVICE_TABLE(pci, rtsx_pci_ids);
  55. void rtsx_pci_start_run(struct rtsx_pcr *pcr)
  56. {
  57. /* If pci device removed, don't queue idle work any more */
  58. if (pcr->remove_pci)
  59. return;
  60. if (pcr->state != PDEV_STAT_RUN) {
  61. pcr->state = PDEV_STAT_RUN;
  62. if (pcr->ops->enable_auto_blink)
  63. pcr->ops->enable_auto_blink(pcr);
  64. }
  65. mod_delayed_work(system_wq, &pcr->idle_work, msecs_to_jiffies(200));
  66. }
  67. EXPORT_SYMBOL_GPL(rtsx_pci_start_run);
  68. int rtsx_pci_write_register(struct rtsx_pcr *pcr, u16 addr, u8 mask, u8 data)
  69. {
  70. int i;
  71. u32 val = HAIMR_WRITE_START;
  72. val |= (u32)(addr & 0x3FFF) << 16;
  73. val |= (u32)mask << 8;
  74. val |= (u32)data;
  75. rtsx_pci_writel(pcr, RTSX_HAIMR, val);
  76. for (i = 0; i < MAX_RW_REG_CNT; i++) {
  77. val = rtsx_pci_readl(pcr, RTSX_HAIMR);
  78. if ((val & HAIMR_TRANS_END) == 0) {
  79. if (data != (u8)val)
  80. return -EIO;
  81. return 0;
  82. }
  83. }
  84. return -ETIMEDOUT;
  85. }
  86. EXPORT_SYMBOL_GPL(rtsx_pci_write_register);
  87. int rtsx_pci_read_register(struct rtsx_pcr *pcr, u16 addr, u8 *data)
  88. {
  89. u32 val = HAIMR_READ_START;
  90. int i;
  91. val |= (u32)(addr & 0x3FFF) << 16;
  92. rtsx_pci_writel(pcr, RTSX_HAIMR, val);
  93. for (i = 0; i < MAX_RW_REG_CNT; i++) {
  94. val = rtsx_pci_readl(pcr, RTSX_HAIMR);
  95. if ((val & HAIMR_TRANS_END) == 0)
  96. break;
  97. }
  98. if (i >= MAX_RW_REG_CNT)
  99. return -ETIMEDOUT;
  100. if (data)
  101. *data = (u8)(val & 0xFF);
  102. return 0;
  103. }
  104. EXPORT_SYMBOL_GPL(rtsx_pci_read_register);
  105. int rtsx_pci_write_phy_register(struct rtsx_pcr *pcr, u8 addr, u16 val)
  106. {
  107. int err, i, finished = 0;
  108. u8 tmp;
  109. rtsx_pci_init_cmd(pcr);
  110. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PHYDATA0, 0xFF, (u8)val);
  111. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PHYDATA1, 0xFF, (u8)(val >> 8));
  112. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PHYADDR, 0xFF, addr);
  113. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PHYRWCTL, 0xFF, 0x81);
  114. err = rtsx_pci_send_cmd(pcr, 100);
  115. if (err < 0)
  116. return err;
  117. for (i = 0; i < 100000; i++) {
  118. err = rtsx_pci_read_register(pcr, PHYRWCTL, &tmp);
  119. if (err < 0)
  120. return err;
  121. if (!(tmp & 0x80)) {
  122. finished = 1;
  123. break;
  124. }
  125. }
  126. if (!finished)
  127. return -ETIMEDOUT;
  128. return 0;
  129. }
  130. EXPORT_SYMBOL_GPL(rtsx_pci_write_phy_register);
  131. int rtsx_pci_read_phy_register(struct rtsx_pcr *pcr, u8 addr, u16 *val)
  132. {
  133. int err, i, finished = 0;
  134. u16 data;
  135. u8 *ptr, tmp;
  136. rtsx_pci_init_cmd(pcr);
  137. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PHYADDR, 0xFF, addr);
  138. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PHYRWCTL, 0xFF, 0x80);
  139. err = rtsx_pci_send_cmd(pcr, 100);
  140. if (err < 0)
  141. return err;
  142. for (i = 0; i < 100000; i++) {
  143. err = rtsx_pci_read_register(pcr, PHYRWCTL, &tmp);
  144. if (err < 0)
  145. return err;
  146. if (!(tmp & 0x80)) {
  147. finished = 1;
  148. break;
  149. }
  150. }
  151. if (!finished)
  152. return -ETIMEDOUT;
  153. rtsx_pci_init_cmd(pcr);
  154. rtsx_pci_add_cmd(pcr, READ_REG_CMD, PHYDATA0, 0, 0);
  155. rtsx_pci_add_cmd(pcr, READ_REG_CMD, PHYDATA1, 0, 0);
  156. err = rtsx_pci_send_cmd(pcr, 100);
  157. if (err < 0)
  158. return err;
  159. ptr = rtsx_pci_get_cmd_data(pcr);
  160. data = ((u16)ptr[1] << 8) | ptr[0];
  161. if (val)
  162. *val = data;
  163. return 0;
  164. }
  165. EXPORT_SYMBOL_GPL(rtsx_pci_read_phy_register);
  166. void rtsx_pci_stop_cmd(struct rtsx_pcr *pcr)
  167. {
  168. rtsx_pci_writel(pcr, RTSX_HCBCTLR, STOP_CMD);
  169. rtsx_pci_writel(pcr, RTSX_HDBCTLR, STOP_DMA);
  170. rtsx_pci_write_register(pcr, DMACTL, 0x80, 0x80);
  171. rtsx_pci_write_register(pcr, RBCTL, 0x80, 0x80);
  172. }
  173. EXPORT_SYMBOL_GPL(rtsx_pci_stop_cmd);
  174. void rtsx_pci_add_cmd(struct rtsx_pcr *pcr,
  175. u8 cmd_type, u16 reg_addr, u8 mask, u8 data)
  176. {
  177. unsigned long flags;
  178. u32 val = 0;
  179. u32 *ptr = (u32 *)(pcr->host_cmds_ptr);
  180. val |= (u32)(cmd_type & 0x03) << 30;
  181. val |= (u32)(reg_addr & 0x3FFF) << 16;
  182. val |= (u32)mask << 8;
  183. val |= (u32)data;
  184. spin_lock_irqsave(&pcr->lock, flags);
  185. ptr += pcr->ci;
  186. if (pcr->ci < (HOST_CMDS_BUF_LEN / 4)) {
  187. put_unaligned_le32(val, ptr);
  188. ptr++;
  189. pcr->ci++;
  190. }
  191. spin_unlock_irqrestore(&pcr->lock, flags);
  192. }
  193. EXPORT_SYMBOL_GPL(rtsx_pci_add_cmd);
  194. void rtsx_pci_send_cmd_no_wait(struct rtsx_pcr *pcr)
  195. {
  196. u32 val = 1 << 31;
  197. rtsx_pci_writel(pcr, RTSX_HCBAR, pcr->host_cmds_addr);
  198. val |= (u32)(pcr->ci * 4) & 0x00FFFFFF;
  199. /* Hardware Auto Response */
  200. val |= 0x40000000;
  201. rtsx_pci_writel(pcr, RTSX_HCBCTLR, val);
  202. }
  203. EXPORT_SYMBOL_GPL(rtsx_pci_send_cmd_no_wait);
  204. int rtsx_pci_send_cmd(struct rtsx_pcr *pcr, int timeout)
  205. {
  206. struct completion trans_done;
  207. u32 val = 1 << 31;
  208. long timeleft;
  209. unsigned long flags;
  210. int err = 0;
  211. spin_lock_irqsave(&pcr->lock, flags);
  212. /* set up data structures for the wakeup system */
  213. pcr->done = &trans_done;
  214. pcr->trans_result = TRANS_NOT_READY;
  215. init_completion(&trans_done);
  216. rtsx_pci_writel(pcr, RTSX_HCBAR, pcr->host_cmds_addr);
  217. val |= (u32)(pcr->ci * 4) & 0x00FFFFFF;
  218. /* Hardware Auto Response */
  219. val |= 0x40000000;
  220. rtsx_pci_writel(pcr, RTSX_HCBCTLR, val);
  221. spin_unlock_irqrestore(&pcr->lock, flags);
  222. /* Wait for TRANS_OK_INT */
  223. timeleft = wait_for_completion_interruptible_timeout(
  224. &trans_done, msecs_to_jiffies(timeout));
  225. if (timeleft <= 0) {
  226. dev_dbg(&(pcr->pci->dev), "Timeout (%s %d)\n",
  227. __func__, __LINE__);
  228. err = -ETIMEDOUT;
  229. goto finish_send_cmd;
  230. }
  231. spin_lock_irqsave(&pcr->lock, flags);
  232. if (pcr->trans_result == TRANS_RESULT_FAIL)
  233. err = -EINVAL;
  234. else if (pcr->trans_result == TRANS_RESULT_OK)
  235. err = 0;
  236. else if (pcr->trans_result == TRANS_NO_DEVICE)
  237. err = -ENODEV;
  238. spin_unlock_irqrestore(&pcr->lock, flags);
  239. finish_send_cmd:
  240. spin_lock_irqsave(&pcr->lock, flags);
  241. pcr->done = NULL;
  242. spin_unlock_irqrestore(&pcr->lock, flags);
  243. if ((err < 0) && (err != -ENODEV))
  244. rtsx_pci_stop_cmd(pcr);
  245. if (pcr->finish_me)
  246. complete(pcr->finish_me);
  247. return err;
  248. }
  249. EXPORT_SYMBOL_GPL(rtsx_pci_send_cmd);
  250. static void rtsx_pci_add_sg_tbl(struct rtsx_pcr *pcr,
  251. dma_addr_t addr, unsigned int len, int end)
  252. {
  253. u64 *ptr = (u64 *)(pcr->host_sg_tbl_ptr) + pcr->sgi;
  254. u64 val;
  255. u8 option = SG_VALID | SG_TRANS_DATA;
  256. dev_dbg(&(pcr->pci->dev), "DMA addr: 0x%x, Len: 0x%x\n",
  257. (unsigned int)addr, len);
  258. if (end)
  259. option |= SG_END;
  260. val = ((u64)addr << 32) | ((u64)len << 12) | option;
  261. put_unaligned_le64(val, ptr);
  262. ptr++;
  263. pcr->sgi++;
  264. }
  265. int rtsx_pci_transfer_data(struct rtsx_pcr *pcr, struct scatterlist *sglist,
  266. int num_sg, bool read, int timeout)
  267. {
  268. struct completion trans_done;
  269. u8 dir;
  270. int err = 0, i, count;
  271. long timeleft;
  272. unsigned long flags;
  273. struct scatterlist *sg;
  274. enum dma_data_direction dma_dir;
  275. u32 val;
  276. dma_addr_t addr;
  277. unsigned int len;
  278. dev_dbg(&(pcr->pci->dev), "--> %s: num_sg = %d\n", __func__, num_sg);
  279. /* don't transfer data during abort processing */
  280. if (pcr->remove_pci)
  281. return -EINVAL;
  282. if ((sglist == NULL) || (num_sg <= 0))
  283. return -EINVAL;
  284. if (read) {
  285. dir = DEVICE_TO_HOST;
  286. dma_dir = DMA_FROM_DEVICE;
  287. } else {
  288. dir = HOST_TO_DEVICE;
  289. dma_dir = DMA_TO_DEVICE;
  290. }
  291. count = dma_map_sg(&(pcr->pci->dev), sglist, num_sg, dma_dir);
  292. if (count < 1) {
  293. dev_err(&(pcr->pci->dev), "scatterlist map failed\n");
  294. return -EINVAL;
  295. }
  296. dev_dbg(&(pcr->pci->dev), "DMA mapping count: %d\n", count);
  297. val = ((u32)(dir & 0x01) << 29) | TRIG_DMA | ADMA_MODE;
  298. pcr->sgi = 0;
  299. for_each_sg(sglist, sg, count, i) {
  300. addr = sg_dma_address(sg);
  301. len = sg_dma_len(sg);
  302. rtsx_pci_add_sg_tbl(pcr, addr, len, i == count - 1);
  303. }
  304. spin_lock_irqsave(&pcr->lock, flags);
  305. pcr->done = &trans_done;
  306. pcr->trans_result = TRANS_NOT_READY;
  307. init_completion(&trans_done);
  308. rtsx_pci_writel(pcr, RTSX_HDBAR, pcr->host_sg_tbl_addr);
  309. rtsx_pci_writel(pcr, RTSX_HDBCTLR, val);
  310. spin_unlock_irqrestore(&pcr->lock, flags);
  311. timeleft = wait_for_completion_interruptible_timeout(
  312. &trans_done, msecs_to_jiffies(timeout));
  313. if (timeleft <= 0) {
  314. dev_dbg(&(pcr->pci->dev), "Timeout (%s %d)\n",
  315. __func__, __LINE__);
  316. err = -ETIMEDOUT;
  317. goto out;
  318. }
  319. spin_lock_irqsave(&pcr->lock, flags);
  320. if (pcr->trans_result == TRANS_RESULT_FAIL)
  321. err = -EINVAL;
  322. else if (pcr->trans_result == TRANS_NO_DEVICE)
  323. err = -ENODEV;
  324. spin_unlock_irqrestore(&pcr->lock, flags);
  325. out:
  326. spin_lock_irqsave(&pcr->lock, flags);
  327. pcr->done = NULL;
  328. spin_unlock_irqrestore(&pcr->lock, flags);
  329. dma_unmap_sg(&(pcr->pci->dev), sglist, num_sg, dma_dir);
  330. if ((err < 0) && (err != -ENODEV))
  331. rtsx_pci_stop_cmd(pcr);
  332. if (pcr->finish_me)
  333. complete(pcr->finish_me);
  334. return err;
  335. }
  336. EXPORT_SYMBOL_GPL(rtsx_pci_transfer_data);
  337. int rtsx_pci_read_ppbuf(struct rtsx_pcr *pcr, u8 *buf, int buf_len)
  338. {
  339. int err;
  340. int i, j;
  341. u16 reg;
  342. u8 *ptr;
  343. if (buf_len > 512)
  344. buf_len = 512;
  345. ptr = buf;
  346. reg = PPBUF_BASE2;
  347. for (i = 0; i < buf_len / 256; i++) {
  348. rtsx_pci_init_cmd(pcr);
  349. for (j = 0; j < 256; j++)
  350. rtsx_pci_add_cmd(pcr, READ_REG_CMD, reg++, 0, 0);
  351. err = rtsx_pci_send_cmd(pcr, 250);
  352. if (err < 0)
  353. return err;
  354. memcpy(ptr, rtsx_pci_get_cmd_data(pcr), 256);
  355. ptr += 256;
  356. }
  357. if (buf_len % 256) {
  358. rtsx_pci_init_cmd(pcr);
  359. for (j = 0; j < buf_len % 256; j++)
  360. rtsx_pci_add_cmd(pcr, READ_REG_CMD, reg++, 0, 0);
  361. err = rtsx_pci_send_cmd(pcr, 250);
  362. if (err < 0)
  363. return err;
  364. }
  365. memcpy(ptr, rtsx_pci_get_cmd_data(pcr), buf_len % 256);
  366. return 0;
  367. }
  368. EXPORT_SYMBOL_GPL(rtsx_pci_read_ppbuf);
  369. int rtsx_pci_write_ppbuf(struct rtsx_pcr *pcr, u8 *buf, int buf_len)
  370. {
  371. int err;
  372. int i, j;
  373. u16 reg;
  374. u8 *ptr;
  375. if (buf_len > 512)
  376. buf_len = 512;
  377. ptr = buf;
  378. reg = PPBUF_BASE2;
  379. for (i = 0; i < buf_len / 256; i++) {
  380. rtsx_pci_init_cmd(pcr);
  381. for (j = 0; j < 256; j++) {
  382. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  383. reg++, 0xFF, *ptr);
  384. ptr++;
  385. }
  386. err = rtsx_pci_send_cmd(pcr, 250);
  387. if (err < 0)
  388. return err;
  389. }
  390. if (buf_len % 256) {
  391. rtsx_pci_init_cmd(pcr);
  392. for (j = 0; j < buf_len % 256; j++) {
  393. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  394. reg++, 0xFF, *ptr);
  395. ptr++;
  396. }
  397. err = rtsx_pci_send_cmd(pcr, 250);
  398. if (err < 0)
  399. return err;
  400. }
  401. return 0;
  402. }
  403. EXPORT_SYMBOL_GPL(rtsx_pci_write_ppbuf);
  404. static int rtsx_pci_set_pull_ctl(struct rtsx_pcr *pcr, const u32 *tbl)
  405. {
  406. int err;
  407. rtsx_pci_init_cmd(pcr);
  408. while (*tbl & 0xFFFF0000) {
  409. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  410. (u16)(*tbl >> 16), 0xFF, (u8)(*tbl));
  411. tbl++;
  412. }
  413. err = rtsx_pci_send_cmd(pcr, 100);
  414. if (err < 0)
  415. return err;
  416. return 0;
  417. }
  418. int rtsx_pci_card_pull_ctl_enable(struct rtsx_pcr *pcr, int card)
  419. {
  420. const u32 *tbl;
  421. if (card == RTSX_SD_CARD)
  422. tbl = pcr->sd_pull_ctl_enable_tbl;
  423. else if (card == RTSX_MS_CARD)
  424. tbl = pcr->ms_pull_ctl_enable_tbl;
  425. else
  426. return -EINVAL;
  427. return rtsx_pci_set_pull_ctl(pcr, tbl);
  428. }
  429. EXPORT_SYMBOL_GPL(rtsx_pci_card_pull_ctl_enable);
  430. int rtsx_pci_card_pull_ctl_disable(struct rtsx_pcr *pcr, int card)
  431. {
  432. const u32 *tbl;
  433. if (card == RTSX_SD_CARD)
  434. tbl = pcr->sd_pull_ctl_disable_tbl;
  435. else if (card == RTSX_MS_CARD)
  436. tbl = pcr->ms_pull_ctl_disable_tbl;
  437. else
  438. return -EINVAL;
  439. return rtsx_pci_set_pull_ctl(pcr, tbl);
  440. }
  441. EXPORT_SYMBOL_GPL(rtsx_pci_card_pull_ctl_disable);
  442. static void rtsx_pci_enable_bus_int(struct rtsx_pcr *pcr)
  443. {
  444. pcr->bier = TRANS_OK_INT_EN | TRANS_FAIL_INT_EN | SD_INT_EN;
  445. if (pcr->num_slots > 1)
  446. pcr->bier |= MS_INT_EN;
  447. /* Enable Bus Interrupt */
  448. rtsx_pci_writel(pcr, RTSX_BIER, pcr->bier);
  449. dev_dbg(&(pcr->pci->dev), "RTSX_BIER: 0x%08x\n", pcr->bier);
  450. }
  451. static inline u8 double_ssc_depth(u8 depth)
  452. {
  453. return ((depth > 1) ? (depth - 1) : depth);
  454. }
  455. static u8 revise_ssc_depth(u8 ssc_depth, u8 div)
  456. {
  457. if (div > CLK_DIV_1) {
  458. if (ssc_depth > (div - 1))
  459. ssc_depth -= (div - 1);
  460. else
  461. ssc_depth = SSC_DEPTH_4M;
  462. }
  463. return ssc_depth;
  464. }
  465. int rtsx_pci_switch_clock(struct rtsx_pcr *pcr, unsigned int card_clock,
  466. u8 ssc_depth, bool initial_mode, bool double_clk, bool vpclk)
  467. {
  468. int err, clk;
  469. u8 N, min_N, max_N, clk_divider;
  470. u8 mcu_cnt, div, max_div;
  471. u8 depth[] = {
  472. [RTSX_SSC_DEPTH_4M] = SSC_DEPTH_4M,
  473. [RTSX_SSC_DEPTH_2M] = SSC_DEPTH_2M,
  474. [RTSX_SSC_DEPTH_1M] = SSC_DEPTH_1M,
  475. [RTSX_SSC_DEPTH_500K] = SSC_DEPTH_500K,
  476. [RTSX_SSC_DEPTH_250K] = SSC_DEPTH_250K,
  477. };
  478. if (initial_mode) {
  479. /* We use 250k(around) here, in initial stage */
  480. clk_divider = SD_CLK_DIVIDE_128;
  481. card_clock = 30000000;
  482. } else {
  483. clk_divider = SD_CLK_DIVIDE_0;
  484. }
  485. err = rtsx_pci_write_register(pcr, SD_CFG1,
  486. SD_CLK_DIVIDE_MASK, clk_divider);
  487. if (err < 0)
  488. return err;
  489. card_clock /= 1000000;
  490. dev_dbg(&(pcr->pci->dev), "Switch card clock to %dMHz\n", card_clock);
  491. min_N = 80;
  492. max_N = 208;
  493. max_div = CLK_DIV_8;
  494. clk = card_clock;
  495. if (!initial_mode && double_clk)
  496. clk = card_clock * 2;
  497. dev_dbg(&(pcr->pci->dev),
  498. "Internal SSC clock: %dMHz (cur_clock = %d)\n",
  499. clk, pcr->cur_clock);
  500. if (clk == pcr->cur_clock)
  501. return 0;
  502. N = (u8)(clk - 2);
  503. if ((clk <= 2) || (N > max_N))
  504. return -EINVAL;
  505. mcu_cnt = (u8)(125/clk + 3);
  506. if (mcu_cnt > 15)
  507. mcu_cnt = 15;
  508. /* Make sure that the SSC clock div_n is equal or greater than min_N */
  509. div = CLK_DIV_1;
  510. while ((N < min_N) && (div < max_div)) {
  511. N = (N + 2) * 2 - 2;
  512. div++;
  513. }
  514. dev_dbg(&(pcr->pci->dev), "N = %d, div = %d\n", N, div);
  515. ssc_depth = depth[ssc_depth];
  516. if (double_clk)
  517. ssc_depth = double_ssc_depth(ssc_depth);
  518. ssc_depth = revise_ssc_depth(ssc_depth, div);
  519. dev_dbg(&(pcr->pci->dev), "ssc_depth = %d\n", ssc_depth);
  520. rtsx_pci_init_cmd(pcr);
  521. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  522. CLK_LOW_FREQ, CLK_LOW_FREQ);
  523. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_DIV,
  524. 0xFF, (div << 4) | mcu_cnt);
  525. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL1, SSC_RSTB, 0);
  526. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL2,
  527. SSC_DEPTH_MASK, ssc_depth);
  528. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_DIV_N_0, 0xFF, N);
  529. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL1, SSC_RSTB, SSC_RSTB);
  530. if (vpclk) {
  531. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL,
  532. PHASE_NOT_RESET, 0);
  533. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL,
  534. PHASE_NOT_RESET, PHASE_NOT_RESET);
  535. }
  536. err = rtsx_pci_send_cmd(pcr, 2000);
  537. if (err < 0)
  538. return err;
  539. /* Wait SSC clock stable */
  540. udelay(10);
  541. err = rtsx_pci_write_register(pcr, CLK_CTL, CLK_LOW_FREQ, 0);
  542. if (err < 0)
  543. return err;
  544. pcr->cur_clock = clk;
  545. return 0;
  546. }
  547. EXPORT_SYMBOL_GPL(rtsx_pci_switch_clock);
  548. int rtsx_pci_card_power_on(struct rtsx_pcr *pcr, int card)
  549. {
  550. if (pcr->ops->card_power_on)
  551. return pcr->ops->card_power_on(pcr, card);
  552. return 0;
  553. }
  554. EXPORT_SYMBOL_GPL(rtsx_pci_card_power_on);
  555. int rtsx_pci_card_power_off(struct rtsx_pcr *pcr, int card)
  556. {
  557. if (pcr->ops->card_power_off)
  558. return pcr->ops->card_power_off(pcr, card);
  559. return 0;
  560. }
  561. EXPORT_SYMBOL_GPL(rtsx_pci_card_power_off);
  562. unsigned int rtsx_pci_card_exist(struct rtsx_pcr *pcr)
  563. {
  564. unsigned int val;
  565. val = rtsx_pci_readl(pcr, RTSX_BIPR);
  566. if (pcr->ops->cd_deglitch)
  567. val = pcr->ops->cd_deglitch(pcr);
  568. return val;
  569. }
  570. EXPORT_SYMBOL_GPL(rtsx_pci_card_exist);
  571. void rtsx_pci_complete_unfinished_transfer(struct rtsx_pcr *pcr)
  572. {
  573. struct completion finish;
  574. pcr->finish_me = &finish;
  575. init_completion(&finish);
  576. if (pcr->done)
  577. complete(pcr->done);
  578. if (!pcr->remove_pci)
  579. rtsx_pci_stop_cmd(pcr);
  580. wait_for_completion_interruptible_timeout(&finish,
  581. msecs_to_jiffies(2));
  582. pcr->finish_me = NULL;
  583. }
  584. EXPORT_SYMBOL_GPL(rtsx_pci_complete_unfinished_transfer);
  585. static void rtsx_pci_card_detect(struct work_struct *work)
  586. {
  587. struct delayed_work *dwork;
  588. struct rtsx_pcr *pcr;
  589. unsigned long flags;
  590. unsigned int card_detect = 0;
  591. u32 irq_status;
  592. dwork = to_delayed_work(work);
  593. pcr = container_of(dwork, struct rtsx_pcr, carddet_work);
  594. dev_dbg(&(pcr->pci->dev), "--> %s\n", __func__);
  595. spin_lock_irqsave(&pcr->lock, flags);
  596. irq_status = rtsx_pci_readl(pcr, RTSX_BIPR);
  597. dev_dbg(&(pcr->pci->dev), "irq_status: 0x%08x\n", irq_status);
  598. if (pcr->card_inserted || pcr->card_removed) {
  599. dev_dbg(&(pcr->pci->dev),
  600. "card_inserted: 0x%x, card_removed: 0x%x\n",
  601. pcr->card_inserted, pcr->card_removed);
  602. if (pcr->ops->cd_deglitch)
  603. pcr->card_inserted = pcr->ops->cd_deglitch(pcr);
  604. card_detect = pcr->card_inserted | pcr->card_removed;
  605. pcr->card_inserted = 0;
  606. pcr->card_removed = 0;
  607. }
  608. spin_unlock_irqrestore(&pcr->lock, flags);
  609. if (card_detect & SD_EXIST)
  610. pcr->slots[RTSX_SD_CARD].card_event(
  611. pcr->slots[RTSX_SD_CARD].p_dev);
  612. if (card_detect & MS_EXIST)
  613. pcr->slots[RTSX_MS_CARD].card_event(
  614. pcr->slots[RTSX_MS_CARD].p_dev);
  615. }
  616. static irqreturn_t rtsx_pci_isr(int irq, void *dev_id)
  617. {
  618. struct rtsx_pcr *pcr = dev_id;
  619. u32 int_reg;
  620. if (!pcr)
  621. return IRQ_NONE;
  622. spin_lock(&pcr->lock);
  623. int_reg = rtsx_pci_readl(pcr, RTSX_BIPR);
  624. /* Clear interrupt flag */
  625. rtsx_pci_writel(pcr, RTSX_BIPR, int_reg);
  626. if ((int_reg & pcr->bier) == 0) {
  627. spin_unlock(&pcr->lock);
  628. return IRQ_NONE;
  629. }
  630. if (int_reg == 0xFFFFFFFF) {
  631. spin_unlock(&pcr->lock);
  632. return IRQ_HANDLED;
  633. }
  634. int_reg &= (pcr->bier | 0x7FFFFF);
  635. if (int_reg & SD_INT) {
  636. if (int_reg & SD_EXIST) {
  637. pcr->card_inserted |= SD_EXIST;
  638. } else {
  639. pcr->card_removed |= SD_EXIST;
  640. pcr->card_inserted &= ~SD_EXIST;
  641. }
  642. }
  643. if (int_reg & MS_INT) {
  644. if (int_reg & MS_EXIST) {
  645. pcr->card_inserted |= MS_EXIST;
  646. } else {
  647. pcr->card_removed |= MS_EXIST;
  648. pcr->card_inserted &= ~MS_EXIST;
  649. }
  650. }
  651. if (pcr->card_inserted || pcr->card_removed)
  652. schedule_delayed_work(&pcr->carddet_work,
  653. msecs_to_jiffies(200));
  654. if (int_reg & (NEED_COMPLETE_INT | DELINK_INT)) {
  655. if (int_reg & (TRANS_FAIL_INT | DELINK_INT)) {
  656. pcr->trans_result = TRANS_RESULT_FAIL;
  657. if (pcr->done)
  658. complete(pcr->done);
  659. } else if (int_reg & TRANS_OK_INT) {
  660. pcr->trans_result = TRANS_RESULT_OK;
  661. if (pcr->done)
  662. complete(pcr->done);
  663. }
  664. }
  665. spin_unlock(&pcr->lock);
  666. return IRQ_HANDLED;
  667. }
  668. static int rtsx_pci_acquire_irq(struct rtsx_pcr *pcr)
  669. {
  670. dev_info(&(pcr->pci->dev), "%s: pcr->msi_en = %d, pci->irq = %d\n",
  671. __func__, pcr->msi_en, pcr->pci->irq);
  672. if (request_irq(pcr->pci->irq, rtsx_pci_isr,
  673. pcr->msi_en ? 0 : IRQF_SHARED,
  674. DRV_NAME_RTSX_PCI, pcr)) {
  675. dev_err(&(pcr->pci->dev),
  676. "rtsx_sdmmc: unable to grab IRQ %d, disabling device\n",
  677. pcr->pci->irq);
  678. return -1;
  679. }
  680. pcr->irq = pcr->pci->irq;
  681. pci_intx(pcr->pci, !pcr->msi_en);
  682. return 0;
  683. }
  684. static void rtsx_pci_idle_work(struct work_struct *work)
  685. {
  686. struct delayed_work *dwork = to_delayed_work(work);
  687. struct rtsx_pcr *pcr = container_of(dwork, struct rtsx_pcr, idle_work);
  688. dev_dbg(&(pcr->pci->dev), "--> %s\n", __func__);
  689. mutex_lock(&pcr->pcr_mutex);
  690. pcr->state = PDEV_STAT_IDLE;
  691. if (pcr->ops->disable_auto_blink)
  692. pcr->ops->disable_auto_blink(pcr);
  693. if (pcr->ops->turn_off_led)
  694. pcr->ops->turn_off_led(pcr);
  695. mutex_unlock(&pcr->pcr_mutex);
  696. }
  697. static int rtsx_pci_init_hw(struct rtsx_pcr *pcr)
  698. {
  699. int err;
  700. rtsx_pci_writel(pcr, RTSX_HCBAR, pcr->host_cmds_addr);
  701. rtsx_pci_enable_bus_int(pcr);
  702. /* Power on SSC */
  703. err = rtsx_pci_write_register(pcr, FPDCTL, SSC_POWER_DOWN, 0);
  704. if (err < 0)
  705. return err;
  706. /* Wait SSC power stable */
  707. udelay(200);
  708. if (pcr->ops->optimize_phy) {
  709. err = pcr->ops->optimize_phy(pcr);
  710. if (err < 0)
  711. return err;
  712. }
  713. rtsx_pci_init_cmd(pcr);
  714. /* Set mcu_cnt to 7 to ensure data can be sampled properly */
  715. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_DIV, 0x07, 0x07);
  716. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, HOST_SLEEP_STATE, 0x03, 0x00);
  717. /* Disable card clock */
  718. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN, 0x1E, 0);
  719. /* Reset ASPM state to default value */
  720. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, ASPM_FORCE_CTL, 0x3F, 0);
  721. /* Reset delink mode */
  722. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CHANGE_LINK_STATE, 0x0A, 0);
  723. /* Card driving select */
  724. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_DRIVE_SEL,
  725. 0x07, DRIVER_TYPE_D);
  726. /* Enable SSC Clock */
  727. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL1,
  728. 0xFF, SSC_8X_EN | SSC_SEL_4M);
  729. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL2, 0xFF, 0x12);
  730. /* Disable cd_pwr_save */
  731. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CHANGE_LINK_STATE, 0x16, 0x10);
  732. /* Clear Link Ready Interrupt */
  733. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
  734. LINK_RDY_INT, LINK_RDY_INT);
  735. /* Enlarge the estimation window of PERST# glitch
  736. * to reduce the chance of invalid card interrupt
  737. */
  738. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PERST_GLITCH_WIDTH, 0xFF, 0x80);
  739. /* Update RC oscillator to 400k
  740. * bit[0] F_HIGH: for RC oscillator, Rst_value is 1'b1
  741. * 1: 2M 0: 400k
  742. */
  743. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, RCCTL, 0x01, 0x00);
  744. /* Set interrupt write clear
  745. * bit 1: U_elbi_if_rd_clr_en
  746. * 1: Enable ELBI interrupt[31:22] & [7:0] flag read clear
  747. * 0: ELBI interrupt flag[31:22] & [7:0] only can be write clear
  748. */
  749. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, NFTS_TX_CTRL, 0x02, 0);
  750. /* Force CLKREQ# PIN to drive 0 to request clock */
  751. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PETXCFG, 0x08, 0x08);
  752. err = rtsx_pci_send_cmd(pcr, 100);
  753. if (err < 0)
  754. return err;
  755. /* Enable clk_request_n to enable clock power management */
  756. rtsx_pci_write_config_byte(pcr, 0x81, 1);
  757. /* Enter L1 when host tx idle */
  758. rtsx_pci_write_config_byte(pcr, 0x70F, 0x5B);
  759. if (pcr->ops->extra_init_hw) {
  760. err = pcr->ops->extra_init_hw(pcr);
  761. if (err < 0)
  762. return err;
  763. }
  764. return 0;
  765. }
  766. static int rtsx_pci_init_chip(struct rtsx_pcr *pcr)
  767. {
  768. int err;
  769. spin_lock_init(&pcr->lock);
  770. mutex_init(&pcr->pcr_mutex);
  771. switch (PCI_PID(pcr)) {
  772. default:
  773. case 0x5209:
  774. rts5209_init_params(pcr);
  775. break;
  776. case 0x5229:
  777. rts5229_init_params(pcr);
  778. break;
  779. case 0x5289:
  780. rtl8411_init_params(pcr);
  781. break;
  782. }
  783. dev_dbg(&(pcr->pci->dev), "PID: 0x%04x, IC version: 0x%02x\n",
  784. PCI_PID(pcr), pcr->ic_version);
  785. pcr->slots = kcalloc(pcr->num_slots, sizeof(struct rtsx_slot),
  786. GFP_KERNEL);
  787. if (!pcr->slots)
  788. return -ENOMEM;
  789. pcr->state = PDEV_STAT_IDLE;
  790. err = rtsx_pci_init_hw(pcr);
  791. if (err < 0) {
  792. kfree(pcr->slots);
  793. return err;
  794. }
  795. return 0;
  796. }
  797. static int rtsx_pci_probe(struct pci_dev *pcidev,
  798. const struct pci_device_id *id)
  799. {
  800. struct rtsx_pcr *pcr;
  801. struct pcr_handle *handle;
  802. u32 base, len;
  803. int ret, i;
  804. dev_dbg(&(pcidev->dev),
  805. ": Realtek PCI-E Card Reader found at %s [%04x:%04x] (rev %x)\n",
  806. pci_name(pcidev), (int)pcidev->vendor, (int)pcidev->device,
  807. (int)pcidev->revision);
  808. ret = pci_enable_device(pcidev);
  809. if (ret)
  810. return ret;
  811. ret = pci_request_regions(pcidev, DRV_NAME_RTSX_PCI);
  812. if (ret)
  813. goto disable;
  814. pcr = kzalloc(sizeof(*pcr), GFP_KERNEL);
  815. if (!pcr) {
  816. ret = -ENOMEM;
  817. goto release_pci;
  818. }
  819. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  820. if (!handle) {
  821. ret = -ENOMEM;
  822. goto free_pcr;
  823. }
  824. handle->pcr = pcr;
  825. if (!idr_pre_get(&rtsx_pci_idr, GFP_KERNEL)) {
  826. ret = -ENOMEM;
  827. goto free_handle;
  828. }
  829. spin_lock(&rtsx_pci_lock);
  830. ret = idr_get_new(&rtsx_pci_idr, pcr, &pcr->id);
  831. spin_unlock(&rtsx_pci_lock);
  832. if (ret)
  833. goto free_handle;
  834. pcr->pci = pcidev;
  835. dev_set_drvdata(&pcidev->dev, handle);
  836. len = pci_resource_len(pcidev, 0);
  837. base = pci_resource_start(pcidev, 0);
  838. pcr->remap_addr = ioremap_nocache(base, len);
  839. if (!pcr->remap_addr) {
  840. ret = -ENOMEM;
  841. goto free_host;
  842. }
  843. pcr->rtsx_resv_buf = dma_alloc_coherent(&(pcidev->dev),
  844. RTSX_RESV_BUF_LEN, &(pcr->rtsx_resv_buf_addr),
  845. GFP_KERNEL);
  846. if (pcr->rtsx_resv_buf == NULL) {
  847. ret = -ENXIO;
  848. goto unmap;
  849. }
  850. pcr->host_cmds_ptr = pcr->rtsx_resv_buf;
  851. pcr->host_cmds_addr = pcr->rtsx_resv_buf_addr;
  852. pcr->host_sg_tbl_ptr = pcr->rtsx_resv_buf + HOST_CMDS_BUF_LEN;
  853. pcr->host_sg_tbl_addr = pcr->rtsx_resv_buf_addr + HOST_CMDS_BUF_LEN;
  854. pcr->card_inserted = 0;
  855. pcr->card_removed = 0;
  856. INIT_DELAYED_WORK(&pcr->carddet_work, rtsx_pci_card_detect);
  857. INIT_DELAYED_WORK(&pcr->idle_work, rtsx_pci_idle_work);
  858. pcr->msi_en = msi_en;
  859. if (pcr->msi_en) {
  860. ret = pci_enable_msi(pcidev);
  861. if (ret < 0)
  862. pcr->msi_en = false;
  863. }
  864. ret = rtsx_pci_acquire_irq(pcr);
  865. if (ret < 0)
  866. goto free_dma;
  867. pci_set_master(pcidev);
  868. synchronize_irq(pcr->irq);
  869. ret = rtsx_pci_init_chip(pcr);
  870. if (ret < 0)
  871. goto disable_irq;
  872. for (i = 0; i < ARRAY_SIZE(rtsx_pcr_cells); i++) {
  873. rtsx_pcr_cells[i].platform_data = handle;
  874. rtsx_pcr_cells[i].pdata_size = sizeof(*handle);
  875. }
  876. ret = mfd_add_devices(&pcidev->dev, pcr->id, rtsx_pcr_cells,
  877. ARRAY_SIZE(rtsx_pcr_cells), NULL, 0, NULL);
  878. if (ret < 0)
  879. goto disable_irq;
  880. schedule_delayed_work(&pcr->idle_work, msecs_to_jiffies(200));
  881. return 0;
  882. disable_irq:
  883. free_irq(pcr->irq, (void *)pcr);
  884. free_dma:
  885. dma_free_coherent(&(pcr->pci->dev), RTSX_RESV_BUF_LEN,
  886. pcr->rtsx_resv_buf, pcr->rtsx_resv_buf_addr);
  887. unmap:
  888. iounmap(pcr->remap_addr);
  889. free_host:
  890. dev_set_drvdata(&pcidev->dev, NULL);
  891. free_handle:
  892. kfree(handle);
  893. free_pcr:
  894. kfree(pcr);
  895. release_pci:
  896. pci_release_regions(pcidev);
  897. disable:
  898. pci_disable_device(pcidev);
  899. return ret;
  900. }
  901. static void rtsx_pci_remove(struct pci_dev *pcidev)
  902. {
  903. struct pcr_handle *handle = pci_get_drvdata(pcidev);
  904. struct rtsx_pcr *pcr = handle->pcr;
  905. pcr->remove_pci = true;
  906. cancel_delayed_work(&pcr->carddet_work);
  907. cancel_delayed_work(&pcr->idle_work);
  908. mfd_remove_devices(&pcidev->dev);
  909. dma_free_coherent(&(pcr->pci->dev), RTSX_RESV_BUF_LEN,
  910. pcr->rtsx_resv_buf, pcr->rtsx_resv_buf_addr);
  911. free_irq(pcr->irq, (void *)pcr);
  912. if (pcr->msi_en)
  913. pci_disable_msi(pcr->pci);
  914. iounmap(pcr->remap_addr);
  915. dev_set_drvdata(&pcidev->dev, NULL);
  916. pci_release_regions(pcidev);
  917. pci_disable_device(pcidev);
  918. spin_lock(&rtsx_pci_lock);
  919. idr_remove(&rtsx_pci_idr, pcr->id);
  920. spin_unlock(&rtsx_pci_lock);
  921. kfree(pcr->slots);
  922. kfree(pcr);
  923. kfree(handle);
  924. dev_dbg(&(pcidev->dev),
  925. ": Realtek PCI-E Card Reader at %s [%04x:%04x] has been removed\n",
  926. pci_name(pcidev), (int)pcidev->vendor, (int)pcidev->device);
  927. }
  928. #ifdef CONFIG_PM
  929. static int rtsx_pci_suspend(struct pci_dev *pcidev, pm_message_t state)
  930. {
  931. struct pcr_handle *handle;
  932. struct rtsx_pcr *pcr;
  933. int ret = 0;
  934. dev_dbg(&(pcidev->dev), "--> %s\n", __func__);
  935. handle = pci_get_drvdata(pcidev);
  936. pcr = handle->pcr;
  937. cancel_delayed_work(&pcr->carddet_work);
  938. cancel_delayed_work(&pcr->idle_work);
  939. mutex_lock(&pcr->pcr_mutex);
  940. if (pcr->ops->turn_off_led)
  941. pcr->ops->turn_off_led(pcr);
  942. rtsx_pci_writel(pcr, RTSX_BIER, 0);
  943. pcr->bier = 0;
  944. rtsx_pci_write_register(pcr, PETXCFG, 0x08, 0x08);
  945. rtsx_pci_write_register(pcr, HOST_SLEEP_STATE, 0x03, 0x02);
  946. pci_save_state(pcidev);
  947. pci_enable_wake(pcidev, pci_choose_state(pcidev, state), 0);
  948. pci_disable_device(pcidev);
  949. pci_set_power_state(pcidev, pci_choose_state(pcidev, state));
  950. mutex_unlock(&pcr->pcr_mutex);
  951. return ret;
  952. }
  953. static int rtsx_pci_resume(struct pci_dev *pcidev)
  954. {
  955. struct pcr_handle *handle;
  956. struct rtsx_pcr *pcr;
  957. int ret = 0;
  958. dev_dbg(&(pcidev->dev), "--> %s\n", __func__);
  959. handle = pci_get_drvdata(pcidev);
  960. pcr = handle->pcr;
  961. mutex_lock(&pcr->pcr_mutex);
  962. pci_set_power_state(pcidev, PCI_D0);
  963. pci_restore_state(pcidev);
  964. ret = pci_enable_device(pcidev);
  965. if (ret)
  966. goto out;
  967. pci_set_master(pcidev);
  968. ret = rtsx_pci_write_register(pcr, HOST_SLEEP_STATE, 0x03, 0x00);
  969. if (ret)
  970. goto out;
  971. ret = rtsx_pci_init_hw(pcr);
  972. if (ret)
  973. goto out;
  974. schedule_delayed_work(&pcr->idle_work, msecs_to_jiffies(200));
  975. out:
  976. mutex_unlock(&pcr->pcr_mutex);
  977. return ret;
  978. }
  979. #else /* CONFIG_PM */
  980. #define rtsx_pci_suspend NULL
  981. #define rtsx_pci_resume NULL
  982. #endif /* CONFIG_PM */
  983. static struct pci_driver rtsx_pci_driver = {
  984. .name = DRV_NAME_RTSX_PCI,
  985. .id_table = rtsx_pci_ids,
  986. .probe = rtsx_pci_probe,
  987. .remove = rtsx_pci_remove,
  988. .suspend = rtsx_pci_suspend,
  989. .resume = rtsx_pci_resume,
  990. };
  991. module_pci_driver(rtsx_pci_driver);
  992. MODULE_LICENSE("GPL");
  993. MODULE_AUTHOR("Wei WANG <wei_wang@realsil.com.cn>");
  994. MODULE_DESCRIPTION("Realtek PCI-E Card Reader Driver");