mc13xxx-core.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728
  1. /*
  2. * Copyright 2009-2010 Pengutronix
  3. * Uwe Kleine-Koenig <u.kleine-koenig@pengutronix.de>
  4. *
  5. * loosely based on an earlier driver that has
  6. * Copyright 2009 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it under
  9. * the terms of the GNU General Public License version 2 as published by the
  10. * Free Software Foundation.
  11. */
  12. #include <linux/slab.h>
  13. #include <linux/module.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/mutex.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/mfd/core.h>
  18. #include <linux/mfd/mc13xxx.h>
  19. #include <linux/of.h>
  20. #include <linux/of_device.h>
  21. #include <linux/of_gpio.h>
  22. #include "mc13xxx.h"
  23. #define MC13XXX_IRQSTAT0 0
  24. #define MC13XXX_IRQSTAT0_ADCDONEI (1 << 0)
  25. #define MC13XXX_IRQSTAT0_ADCBISDONEI (1 << 1)
  26. #define MC13XXX_IRQSTAT0_TSI (1 << 2)
  27. #define MC13783_IRQSTAT0_WHIGHI (1 << 3)
  28. #define MC13783_IRQSTAT0_WLOWI (1 << 4)
  29. #define MC13XXX_IRQSTAT0_CHGDETI (1 << 6)
  30. #define MC13783_IRQSTAT0_CHGOVI (1 << 7)
  31. #define MC13XXX_IRQSTAT0_CHGREVI (1 << 8)
  32. #define MC13XXX_IRQSTAT0_CHGSHORTI (1 << 9)
  33. #define MC13XXX_IRQSTAT0_CCCVI (1 << 10)
  34. #define MC13XXX_IRQSTAT0_CHGCURRI (1 << 11)
  35. #define MC13XXX_IRQSTAT0_BPONI (1 << 12)
  36. #define MC13XXX_IRQSTAT0_LOBATLI (1 << 13)
  37. #define MC13XXX_IRQSTAT0_LOBATHI (1 << 14)
  38. #define MC13783_IRQSTAT0_UDPI (1 << 15)
  39. #define MC13783_IRQSTAT0_USBI (1 << 16)
  40. #define MC13783_IRQSTAT0_IDI (1 << 19)
  41. #define MC13783_IRQSTAT0_SE1I (1 << 21)
  42. #define MC13783_IRQSTAT0_CKDETI (1 << 22)
  43. #define MC13783_IRQSTAT0_UDMI (1 << 23)
  44. #define MC13XXX_IRQMASK0 1
  45. #define MC13XXX_IRQMASK0_ADCDONEM MC13XXX_IRQSTAT0_ADCDONEI
  46. #define MC13XXX_IRQMASK0_ADCBISDONEM MC13XXX_IRQSTAT0_ADCBISDONEI
  47. #define MC13XXX_IRQMASK0_TSM MC13XXX_IRQSTAT0_TSI
  48. #define MC13783_IRQMASK0_WHIGHM MC13783_IRQSTAT0_WHIGHI
  49. #define MC13783_IRQMASK0_WLOWM MC13783_IRQSTAT0_WLOWI
  50. #define MC13XXX_IRQMASK0_CHGDETM MC13XXX_IRQSTAT0_CHGDETI
  51. #define MC13783_IRQMASK0_CHGOVM MC13783_IRQSTAT0_CHGOVI
  52. #define MC13XXX_IRQMASK0_CHGREVM MC13XXX_IRQSTAT0_CHGREVI
  53. #define MC13XXX_IRQMASK0_CHGSHORTM MC13XXX_IRQSTAT0_CHGSHORTI
  54. #define MC13XXX_IRQMASK0_CCCVM MC13XXX_IRQSTAT0_CCCVI
  55. #define MC13XXX_IRQMASK0_CHGCURRM MC13XXX_IRQSTAT0_CHGCURRI
  56. #define MC13XXX_IRQMASK0_BPONM MC13XXX_IRQSTAT0_BPONI
  57. #define MC13XXX_IRQMASK0_LOBATLM MC13XXX_IRQSTAT0_LOBATLI
  58. #define MC13XXX_IRQMASK0_LOBATHM MC13XXX_IRQSTAT0_LOBATHI
  59. #define MC13783_IRQMASK0_UDPM MC13783_IRQSTAT0_UDPI
  60. #define MC13783_IRQMASK0_USBM MC13783_IRQSTAT0_USBI
  61. #define MC13783_IRQMASK0_IDM MC13783_IRQSTAT0_IDI
  62. #define MC13783_IRQMASK0_SE1M MC13783_IRQSTAT0_SE1I
  63. #define MC13783_IRQMASK0_CKDETM MC13783_IRQSTAT0_CKDETI
  64. #define MC13783_IRQMASK0_UDMM MC13783_IRQSTAT0_UDMI
  65. #define MC13XXX_IRQSTAT1 3
  66. #define MC13XXX_IRQSTAT1_1HZI (1 << 0)
  67. #define MC13XXX_IRQSTAT1_TODAI (1 << 1)
  68. #define MC13783_IRQSTAT1_ONOFD1I (1 << 3)
  69. #define MC13783_IRQSTAT1_ONOFD2I (1 << 4)
  70. #define MC13783_IRQSTAT1_ONOFD3I (1 << 5)
  71. #define MC13XXX_IRQSTAT1_SYSRSTI (1 << 6)
  72. #define MC13XXX_IRQSTAT1_RTCRSTI (1 << 7)
  73. #define MC13XXX_IRQSTAT1_PCI (1 << 8)
  74. #define MC13XXX_IRQSTAT1_WARMI (1 << 9)
  75. #define MC13XXX_IRQSTAT1_MEMHLDI (1 << 10)
  76. #define MC13783_IRQSTAT1_PWRRDYI (1 << 11)
  77. #define MC13XXX_IRQSTAT1_THWARNLI (1 << 12)
  78. #define MC13XXX_IRQSTAT1_THWARNHI (1 << 13)
  79. #define MC13XXX_IRQSTAT1_CLKI (1 << 14)
  80. #define MC13783_IRQSTAT1_SEMAFI (1 << 15)
  81. #define MC13783_IRQSTAT1_MC2BI (1 << 17)
  82. #define MC13783_IRQSTAT1_HSDETI (1 << 18)
  83. #define MC13783_IRQSTAT1_HSLI (1 << 19)
  84. #define MC13783_IRQSTAT1_ALSPTHI (1 << 20)
  85. #define MC13783_IRQSTAT1_AHSSHORTI (1 << 21)
  86. #define MC13XXX_IRQMASK1 4
  87. #define MC13XXX_IRQMASK1_1HZM MC13XXX_IRQSTAT1_1HZI
  88. #define MC13XXX_IRQMASK1_TODAM MC13XXX_IRQSTAT1_TODAI
  89. #define MC13783_IRQMASK1_ONOFD1M MC13783_IRQSTAT1_ONOFD1I
  90. #define MC13783_IRQMASK1_ONOFD2M MC13783_IRQSTAT1_ONOFD2I
  91. #define MC13783_IRQMASK1_ONOFD3M MC13783_IRQSTAT1_ONOFD3I
  92. #define MC13XXX_IRQMASK1_SYSRSTM MC13XXX_IRQSTAT1_SYSRSTI
  93. #define MC13XXX_IRQMASK1_RTCRSTM MC13XXX_IRQSTAT1_RTCRSTI
  94. #define MC13XXX_IRQMASK1_PCM MC13XXX_IRQSTAT1_PCI
  95. #define MC13XXX_IRQMASK1_WARMM MC13XXX_IRQSTAT1_WARMI
  96. #define MC13XXX_IRQMASK1_MEMHLDM MC13XXX_IRQSTAT1_MEMHLDI
  97. #define MC13783_IRQMASK1_PWRRDYM MC13783_IRQSTAT1_PWRRDYI
  98. #define MC13XXX_IRQMASK1_THWARNLM MC13XXX_IRQSTAT1_THWARNLI
  99. #define MC13XXX_IRQMASK1_THWARNHM MC13XXX_IRQSTAT1_THWARNHI
  100. #define MC13XXX_IRQMASK1_CLKM MC13XXX_IRQSTAT1_CLKI
  101. #define MC13783_IRQMASK1_SEMAFM MC13783_IRQSTAT1_SEMAFI
  102. #define MC13783_IRQMASK1_MC2BM MC13783_IRQSTAT1_MC2BI
  103. #define MC13783_IRQMASK1_HSDETM MC13783_IRQSTAT1_HSDETI
  104. #define MC13783_IRQMASK1_HSLM MC13783_IRQSTAT1_HSLI
  105. #define MC13783_IRQMASK1_ALSPTHM MC13783_IRQSTAT1_ALSPTHI
  106. #define MC13783_IRQMASK1_AHSSHORTM MC13783_IRQSTAT1_AHSSHORTI
  107. #define MC13XXX_REVISION 7
  108. #define MC13XXX_REVISION_REVMETAL (0x07 << 0)
  109. #define MC13XXX_REVISION_REVFULL (0x03 << 3)
  110. #define MC13XXX_REVISION_ICID (0x07 << 6)
  111. #define MC13XXX_REVISION_FIN (0x03 << 9)
  112. #define MC13XXX_REVISION_FAB (0x03 << 11)
  113. #define MC13XXX_REVISION_ICIDCODE (0x3f << 13)
  114. #define MC34708_REVISION_REVMETAL (0x07 << 0)
  115. #define MC34708_REVISION_REVFULL (0x07 << 3)
  116. #define MC34708_REVISION_FIN (0x07 << 6)
  117. #define MC34708_REVISION_FAB (0x07 << 9)
  118. #define MC13XXX_ADC1 44
  119. #define MC13XXX_ADC1_ADEN (1 << 0)
  120. #define MC13XXX_ADC1_RAND (1 << 1)
  121. #define MC13XXX_ADC1_ADSEL (1 << 3)
  122. #define MC13XXX_ADC1_ASC (1 << 20)
  123. #define MC13XXX_ADC1_ADTRIGIGN (1 << 21)
  124. #define MC13XXX_ADC2 45
  125. void mc13xxx_lock(struct mc13xxx *mc13xxx)
  126. {
  127. if (!mutex_trylock(&mc13xxx->lock)) {
  128. dev_dbg(mc13xxx->dev, "wait for %s from %pf\n",
  129. __func__, __builtin_return_address(0));
  130. mutex_lock(&mc13xxx->lock);
  131. }
  132. dev_dbg(mc13xxx->dev, "%s from %pf\n",
  133. __func__, __builtin_return_address(0));
  134. }
  135. EXPORT_SYMBOL(mc13xxx_lock);
  136. void mc13xxx_unlock(struct mc13xxx *mc13xxx)
  137. {
  138. dev_dbg(mc13xxx->dev, "%s from %pf\n",
  139. __func__, __builtin_return_address(0));
  140. mutex_unlock(&mc13xxx->lock);
  141. }
  142. EXPORT_SYMBOL(mc13xxx_unlock);
  143. int mc13xxx_reg_read(struct mc13xxx *mc13xxx, unsigned int offset, u32 *val)
  144. {
  145. int ret;
  146. BUG_ON(!mutex_is_locked(&mc13xxx->lock));
  147. if (offset > MC13XXX_NUMREGS)
  148. return -EINVAL;
  149. ret = regmap_read(mc13xxx->regmap, offset, val);
  150. dev_vdbg(mc13xxx->dev, "[0x%02x] -> 0x%06x\n", offset, *val);
  151. return ret;
  152. }
  153. EXPORT_SYMBOL(mc13xxx_reg_read);
  154. int mc13xxx_reg_write(struct mc13xxx *mc13xxx, unsigned int offset, u32 val)
  155. {
  156. BUG_ON(!mutex_is_locked(&mc13xxx->lock));
  157. dev_vdbg(mc13xxx->dev, "[0x%02x] <- 0x%06x\n", offset, val);
  158. if (offset > MC13XXX_NUMREGS || val > 0xffffff)
  159. return -EINVAL;
  160. return regmap_write(mc13xxx->regmap, offset, val);
  161. }
  162. EXPORT_SYMBOL(mc13xxx_reg_write);
  163. int mc13xxx_reg_rmw(struct mc13xxx *mc13xxx, unsigned int offset,
  164. u32 mask, u32 val)
  165. {
  166. BUG_ON(!mutex_is_locked(&mc13xxx->lock));
  167. BUG_ON(val & ~mask);
  168. dev_vdbg(mc13xxx->dev, "[0x%02x] <- 0x%06x (mask: 0x%06x)\n",
  169. offset, val, mask);
  170. return regmap_update_bits(mc13xxx->regmap, offset, mask, val);
  171. }
  172. EXPORT_SYMBOL(mc13xxx_reg_rmw);
  173. int mc13xxx_irq_mask(struct mc13xxx *mc13xxx, int irq)
  174. {
  175. int ret;
  176. unsigned int offmask = irq < 24 ? MC13XXX_IRQMASK0 : MC13XXX_IRQMASK1;
  177. u32 irqbit = 1 << (irq < 24 ? irq : irq - 24);
  178. u32 mask;
  179. if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
  180. return -EINVAL;
  181. ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
  182. if (ret)
  183. return ret;
  184. if (mask & irqbit)
  185. /* already masked */
  186. return 0;
  187. return mc13xxx_reg_write(mc13xxx, offmask, mask | irqbit);
  188. }
  189. EXPORT_SYMBOL(mc13xxx_irq_mask);
  190. int mc13xxx_irq_unmask(struct mc13xxx *mc13xxx, int irq)
  191. {
  192. int ret;
  193. unsigned int offmask = irq < 24 ? MC13XXX_IRQMASK0 : MC13XXX_IRQMASK1;
  194. u32 irqbit = 1 << (irq < 24 ? irq : irq - 24);
  195. u32 mask;
  196. if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
  197. return -EINVAL;
  198. ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
  199. if (ret)
  200. return ret;
  201. if (!(mask & irqbit))
  202. /* already unmasked */
  203. return 0;
  204. return mc13xxx_reg_write(mc13xxx, offmask, mask & ~irqbit);
  205. }
  206. EXPORT_SYMBOL(mc13xxx_irq_unmask);
  207. int mc13xxx_irq_status(struct mc13xxx *mc13xxx, int irq,
  208. int *enabled, int *pending)
  209. {
  210. int ret;
  211. unsigned int offmask = irq < 24 ? MC13XXX_IRQMASK0 : MC13XXX_IRQMASK1;
  212. unsigned int offstat = irq < 24 ? MC13XXX_IRQSTAT0 : MC13XXX_IRQSTAT1;
  213. u32 irqbit = 1 << (irq < 24 ? irq : irq - 24);
  214. if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
  215. return -EINVAL;
  216. if (enabled) {
  217. u32 mask;
  218. ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
  219. if (ret)
  220. return ret;
  221. *enabled = mask & irqbit;
  222. }
  223. if (pending) {
  224. u32 stat;
  225. ret = mc13xxx_reg_read(mc13xxx, offstat, &stat);
  226. if (ret)
  227. return ret;
  228. *pending = stat & irqbit;
  229. }
  230. return 0;
  231. }
  232. EXPORT_SYMBOL(mc13xxx_irq_status);
  233. int mc13xxx_irq_ack(struct mc13xxx *mc13xxx, int irq)
  234. {
  235. unsigned int offstat = irq < 24 ? MC13XXX_IRQSTAT0 : MC13XXX_IRQSTAT1;
  236. unsigned int val = 1 << (irq < 24 ? irq : irq - 24);
  237. BUG_ON(irq < 0 || irq >= MC13XXX_NUM_IRQ);
  238. return mc13xxx_reg_write(mc13xxx, offstat, val);
  239. }
  240. EXPORT_SYMBOL(mc13xxx_irq_ack);
  241. int mc13xxx_irq_request_nounmask(struct mc13xxx *mc13xxx, int irq,
  242. irq_handler_t handler, const char *name, void *dev)
  243. {
  244. BUG_ON(!mutex_is_locked(&mc13xxx->lock));
  245. BUG_ON(!handler);
  246. if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
  247. return -EINVAL;
  248. if (mc13xxx->irqhandler[irq])
  249. return -EBUSY;
  250. mc13xxx->irqhandler[irq] = handler;
  251. mc13xxx->irqdata[irq] = dev;
  252. return 0;
  253. }
  254. EXPORT_SYMBOL(mc13xxx_irq_request_nounmask);
  255. int mc13xxx_irq_request(struct mc13xxx *mc13xxx, int irq,
  256. irq_handler_t handler, const char *name, void *dev)
  257. {
  258. int ret;
  259. ret = mc13xxx_irq_request_nounmask(mc13xxx, irq, handler, name, dev);
  260. if (ret)
  261. return ret;
  262. ret = mc13xxx_irq_unmask(mc13xxx, irq);
  263. if (ret) {
  264. mc13xxx->irqhandler[irq] = NULL;
  265. mc13xxx->irqdata[irq] = NULL;
  266. return ret;
  267. }
  268. return 0;
  269. }
  270. EXPORT_SYMBOL(mc13xxx_irq_request);
  271. int mc13xxx_irq_free(struct mc13xxx *mc13xxx, int irq, void *dev)
  272. {
  273. int ret;
  274. BUG_ON(!mutex_is_locked(&mc13xxx->lock));
  275. if (irq < 0 || irq >= MC13XXX_NUM_IRQ || !mc13xxx->irqhandler[irq] ||
  276. mc13xxx->irqdata[irq] != dev)
  277. return -EINVAL;
  278. ret = mc13xxx_irq_mask(mc13xxx, irq);
  279. if (ret)
  280. return ret;
  281. mc13xxx->irqhandler[irq] = NULL;
  282. mc13xxx->irqdata[irq] = NULL;
  283. return 0;
  284. }
  285. EXPORT_SYMBOL(mc13xxx_irq_free);
  286. static inline irqreturn_t mc13xxx_irqhandler(struct mc13xxx *mc13xxx, int irq)
  287. {
  288. return mc13xxx->irqhandler[irq](irq, mc13xxx->irqdata[irq]);
  289. }
  290. /*
  291. * returns: number of handled irqs or negative error
  292. * locking: holds mc13xxx->lock
  293. */
  294. static int mc13xxx_irq_handle(struct mc13xxx *mc13xxx,
  295. unsigned int offstat, unsigned int offmask, int baseirq)
  296. {
  297. u32 stat, mask;
  298. int ret = mc13xxx_reg_read(mc13xxx, offstat, &stat);
  299. int num_handled = 0;
  300. if (ret)
  301. return ret;
  302. ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
  303. if (ret)
  304. return ret;
  305. while (stat & ~mask) {
  306. int irq = __ffs(stat & ~mask);
  307. stat &= ~(1 << irq);
  308. if (likely(mc13xxx->irqhandler[baseirq + irq])) {
  309. irqreturn_t handled;
  310. handled = mc13xxx_irqhandler(mc13xxx, baseirq + irq);
  311. if (handled == IRQ_HANDLED)
  312. num_handled++;
  313. } else {
  314. dev_err(mc13xxx->dev,
  315. "BUG: irq %u but no handler\n",
  316. baseirq + irq);
  317. mask |= 1 << irq;
  318. ret = mc13xxx_reg_write(mc13xxx, offmask, mask);
  319. }
  320. }
  321. return num_handled;
  322. }
  323. static irqreturn_t mc13xxx_irq_thread(int irq, void *data)
  324. {
  325. struct mc13xxx *mc13xxx = data;
  326. irqreturn_t ret;
  327. int handled = 0;
  328. mc13xxx_lock(mc13xxx);
  329. ret = mc13xxx_irq_handle(mc13xxx, MC13XXX_IRQSTAT0,
  330. MC13XXX_IRQMASK0, 0);
  331. if (ret > 0)
  332. handled = 1;
  333. ret = mc13xxx_irq_handle(mc13xxx, MC13XXX_IRQSTAT1,
  334. MC13XXX_IRQMASK1, 24);
  335. if (ret > 0)
  336. handled = 1;
  337. mc13xxx_unlock(mc13xxx);
  338. return IRQ_RETVAL(handled);
  339. }
  340. #define maskval(reg, mask) (((reg) & (mask)) >> __ffs(mask))
  341. static void mc13xxx_print_revision(struct mc13xxx *mc13xxx, u32 revision)
  342. {
  343. dev_info(mc13xxx->dev, "%s: rev: %d.%d, "
  344. "fin: %d, fab: %d, icid: %d/%d\n",
  345. mc13xxx->variant->name,
  346. maskval(revision, MC13XXX_REVISION_REVFULL),
  347. maskval(revision, MC13XXX_REVISION_REVMETAL),
  348. maskval(revision, MC13XXX_REVISION_FIN),
  349. maskval(revision, MC13XXX_REVISION_FAB),
  350. maskval(revision, MC13XXX_REVISION_ICID),
  351. maskval(revision, MC13XXX_REVISION_ICIDCODE));
  352. }
  353. static void mc34708_print_revision(struct mc13xxx *mc13xxx, u32 revision)
  354. {
  355. dev_info(mc13xxx->dev, "%s: rev %d.%d, fin: %d, fab: %d\n",
  356. mc13xxx->variant->name,
  357. maskval(revision, MC34708_REVISION_REVFULL),
  358. maskval(revision, MC34708_REVISION_REVMETAL),
  359. maskval(revision, MC34708_REVISION_FIN),
  360. maskval(revision, MC34708_REVISION_FAB));
  361. }
  362. /* These are only exported for mc13xxx-i2c and mc13xxx-spi */
  363. struct mc13xxx_variant mc13xxx_variant_mc13783 = {
  364. .name = "mc13783",
  365. .print_revision = mc13xxx_print_revision,
  366. };
  367. EXPORT_SYMBOL_GPL(mc13xxx_variant_mc13783);
  368. struct mc13xxx_variant mc13xxx_variant_mc13892 = {
  369. .name = "mc13892",
  370. .print_revision = mc13xxx_print_revision,
  371. };
  372. EXPORT_SYMBOL_GPL(mc13xxx_variant_mc13892);
  373. struct mc13xxx_variant mc13xxx_variant_mc34708 = {
  374. .name = "mc34708",
  375. .print_revision = mc34708_print_revision,
  376. };
  377. EXPORT_SYMBOL_GPL(mc13xxx_variant_mc34708);
  378. static const char *mc13xxx_get_chipname(struct mc13xxx *mc13xxx)
  379. {
  380. return mc13xxx->variant->name;
  381. }
  382. int mc13xxx_get_flags(struct mc13xxx *mc13xxx)
  383. {
  384. return mc13xxx->flags;
  385. }
  386. EXPORT_SYMBOL(mc13xxx_get_flags);
  387. #define MC13XXX_ADC1_CHAN0_SHIFT 5
  388. #define MC13XXX_ADC1_CHAN1_SHIFT 8
  389. #define MC13783_ADC1_ATO_SHIFT 11
  390. #define MC13783_ADC1_ATOX (1 << 19)
  391. struct mc13xxx_adcdone_data {
  392. struct mc13xxx *mc13xxx;
  393. struct completion done;
  394. };
  395. static irqreturn_t mc13xxx_handler_adcdone(int irq, void *data)
  396. {
  397. struct mc13xxx_adcdone_data *adcdone_data = data;
  398. mc13xxx_irq_ack(adcdone_data->mc13xxx, irq);
  399. complete_all(&adcdone_data->done);
  400. return IRQ_HANDLED;
  401. }
  402. #define MC13XXX_ADC_WORKING (1 << 0)
  403. int mc13xxx_adc_do_conversion(struct mc13xxx *mc13xxx, unsigned int mode,
  404. unsigned int channel, u8 ato, bool atox,
  405. unsigned int *sample)
  406. {
  407. u32 adc0, adc1, old_adc0;
  408. int i, ret;
  409. struct mc13xxx_adcdone_data adcdone_data = {
  410. .mc13xxx = mc13xxx,
  411. };
  412. init_completion(&adcdone_data.done);
  413. dev_dbg(mc13xxx->dev, "%s\n", __func__);
  414. mc13xxx_lock(mc13xxx);
  415. if (mc13xxx->adcflags & MC13XXX_ADC_WORKING) {
  416. ret = -EBUSY;
  417. goto out;
  418. }
  419. mc13xxx->adcflags |= MC13XXX_ADC_WORKING;
  420. mc13xxx_reg_read(mc13xxx, MC13XXX_ADC0, &old_adc0);
  421. adc0 = MC13XXX_ADC0_ADINC1 | MC13XXX_ADC0_ADINC2;
  422. adc1 = MC13XXX_ADC1_ADEN | MC13XXX_ADC1_ADTRIGIGN | MC13XXX_ADC1_ASC;
  423. if (channel > 7)
  424. adc1 |= MC13XXX_ADC1_ADSEL;
  425. switch (mode) {
  426. case MC13XXX_ADC_MODE_TS:
  427. adc0 |= MC13XXX_ADC0_ADREFEN | MC13XXX_ADC0_TSMOD0 |
  428. MC13XXX_ADC0_TSMOD1;
  429. adc1 |= 4 << MC13XXX_ADC1_CHAN1_SHIFT;
  430. break;
  431. case MC13XXX_ADC_MODE_SINGLE_CHAN:
  432. adc0 |= old_adc0 & MC13XXX_ADC0_CONFIG_MASK;
  433. adc1 |= (channel & 0x7) << MC13XXX_ADC1_CHAN0_SHIFT;
  434. adc1 |= MC13XXX_ADC1_RAND;
  435. break;
  436. case MC13XXX_ADC_MODE_MULT_CHAN:
  437. adc0 |= old_adc0 & MC13XXX_ADC0_CONFIG_MASK;
  438. adc1 |= 4 << MC13XXX_ADC1_CHAN1_SHIFT;
  439. break;
  440. default:
  441. mc13xxx_unlock(mc13xxx);
  442. return -EINVAL;
  443. }
  444. adc1 |= ato << MC13783_ADC1_ATO_SHIFT;
  445. if (atox)
  446. adc1 |= MC13783_ADC1_ATOX;
  447. dev_dbg(mc13xxx->dev, "%s: request irq\n", __func__);
  448. mc13xxx_irq_request(mc13xxx, MC13XXX_IRQ_ADCDONE,
  449. mc13xxx_handler_adcdone, __func__, &adcdone_data);
  450. mc13xxx_irq_ack(mc13xxx, MC13XXX_IRQ_ADCDONE);
  451. mc13xxx_reg_write(mc13xxx, MC13XXX_ADC0, adc0);
  452. mc13xxx_reg_write(mc13xxx, MC13XXX_ADC1, adc1);
  453. mc13xxx_unlock(mc13xxx);
  454. ret = wait_for_completion_interruptible_timeout(&adcdone_data.done, HZ);
  455. if (!ret)
  456. ret = -ETIMEDOUT;
  457. mc13xxx_lock(mc13xxx);
  458. mc13xxx_irq_free(mc13xxx, MC13XXX_IRQ_ADCDONE, &adcdone_data);
  459. if (ret > 0)
  460. for (i = 0; i < 4; ++i) {
  461. ret = mc13xxx_reg_read(mc13xxx,
  462. MC13XXX_ADC2, &sample[i]);
  463. if (ret)
  464. break;
  465. }
  466. if (mode == MC13XXX_ADC_MODE_TS)
  467. /* restore TSMOD */
  468. mc13xxx_reg_write(mc13xxx, MC13XXX_ADC0, old_adc0);
  469. mc13xxx->adcflags &= ~MC13XXX_ADC_WORKING;
  470. out:
  471. mc13xxx_unlock(mc13xxx);
  472. return ret;
  473. }
  474. EXPORT_SYMBOL_GPL(mc13xxx_adc_do_conversion);
  475. static int mc13xxx_add_subdevice_pdata(struct mc13xxx *mc13xxx,
  476. const char *format, void *pdata, size_t pdata_size)
  477. {
  478. char buf[30];
  479. const char *name = mc13xxx_get_chipname(mc13xxx);
  480. struct mfd_cell cell = {
  481. .platform_data = pdata,
  482. .pdata_size = pdata_size,
  483. };
  484. /* there is no asnprintf in the kernel :-( */
  485. if (snprintf(buf, sizeof(buf), format, name) > sizeof(buf))
  486. return -E2BIG;
  487. cell.name = kmemdup(buf, strlen(buf) + 1, GFP_KERNEL);
  488. if (!cell.name)
  489. return -ENOMEM;
  490. return mfd_add_devices(mc13xxx->dev, -1, &cell, 1, NULL, 0, NULL);
  491. }
  492. static int mc13xxx_add_subdevice(struct mc13xxx *mc13xxx, const char *format)
  493. {
  494. return mc13xxx_add_subdevice_pdata(mc13xxx, format, NULL, 0);
  495. }
  496. #ifdef CONFIG_OF
  497. static int mc13xxx_probe_flags_dt(struct mc13xxx *mc13xxx)
  498. {
  499. struct device_node *np = mc13xxx->dev->of_node;
  500. if (!np)
  501. return -ENODEV;
  502. if (of_get_property(np, "fsl,mc13xxx-uses-adc", NULL))
  503. mc13xxx->flags |= MC13XXX_USE_ADC;
  504. if (of_get_property(np, "fsl,mc13xxx-uses-codec", NULL))
  505. mc13xxx->flags |= MC13XXX_USE_CODEC;
  506. if (of_get_property(np, "fsl,mc13xxx-uses-rtc", NULL))
  507. mc13xxx->flags |= MC13XXX_USE_RTC;
  508. if (of_get_property(np, "fsl,mc13xxx-uses-touch", NULL))
  509. mc13xxx->flags |= MC13XXX_USE_TOUCHSCREEN;
  510. return 0;
  511. }
  512. #else
  513. static inline int mc13xxx_probe_flags_dt(struct mc13xxx *mc13xxx)
  514. {
  515. return -ENODEV;
  516. }
  517. #endif
  518. int mc13xxx_common_init(struct mc13xxx *mc13xxx,
  519. struct mc13xxx_platform_data *pdata, int irq)
  520. {
  521. int ret;
  522. u32 revision;
  523. mc13xxx_lock(mc13xxx);
  524. ret = mc13xxx_reg_read(mc13xxx, MC13XXX_REVISION, &revision);
  525. if (ret)
  526. goto err_revision;
  527. mc13xxx->variant->print_revision(mc13xxx, revision);
  528. /* mask all irqs */
  529. ret = mc13xxx_reg_write(mc13xxx, MC13XXX_IRQMASK0, 0x00ffffff);
  530. if (ret)
  531. goto err_mask;
  532. ret = mc13xxx_reg_write(mc13xxx, MC13XXX_IRQMASK1, 0x00ffffff);
  533. if (ret)
  534. goto err_mask;
  535. ret = request_threaded_irq(irq, NULL, mc13xxx_irq_thread,
  536. IRQF_ONESHOT | IRQF_TRIGGER_HIGH, "mc13xxx", mc13xxx);
  537. if (ret) {
  538. err_mask:
  539. err_revision:
  540. mc13xxx_unlock(mc13xxx);
  541. return ret;
  542. }
  543. mc13xxx->irq = irq;
  544. mc13xxx_unlock(mc13xxx);
  545. if (mc13xxx_probe_flags_dt(mc13xxx) < 0 && pdata)
  546. mc13xxx->flags = pdata->flags;
  547. if (mc13xxx->flags & MC13XXX_USE_ADC)
  548. mc13xxx_add_subdevice(mc13xxx, "%s-adc");
  549. if (mc13xxx->flags & MC13XXX_USE_CODEC)
  550. mc13xxx_add_subdevice_pdata(mc13xxx, "%s-codec",
  551. pdata->codec, sizeof(*pdata->codec));
  552. if (mc13xxx->flags & MC13XXX_USE_RTC)
  553. mc13xxx_add_subdevice(mc13xxx, "%s-rtc");
  554. if (mc13xxx->flags & MC13XXX_USE_TOUCHSCREEN)
  555. mc13xxx_add_subdevice_pdata(mc13xxx, "%s-ts",
  556. &pdata->touch, sizeof(pdata->touch));
  557. if (pdata) {
  558. mc13xxx_add_subdevice_pdata(mc13xxx, "%s-regulator",
  559. &pdata->regulators, sizeof(pdata->regulators));
  560. mc13xxx_add_subdevice_pdata(mc13xxx, "%s-led",
  561. pdata->leds, sizeof(*pdata->leds));
  562. mc13xxx_add_subdevice_pdata(mc13xxx, "%s-pwrbutton",
  563. pdata->buttons, sizeof(*pdata->buttons));
  564. } else {
  565. mc13xxx_add_subdevice(mc13xxx, "%s-regulator");
  566. mc13xxx_add_subdevice(mc13xxx, "%s-led");
  567. mc13xxx_add_subdevice(mc13xxx, "%s-pwrbutton");
  568. }
  569. return 0;
  570. }
  571. EXPORT_SYMBOL_GPL(mc13xxx_common_init);
  572. void mc13xxx_common_cleanup(struct mc13xxx *mc13xxx)
  573. {
  574. free_irq(mc13xxx->irq, mc13xxx);
  575. mfd_remove_devices(mc13xxx->dev);
  576. }
  577. EXPORT_SYMBOL_GPL(mc13xxx_common_cleanup);
  578. MODULE_DESCRIPTION("Core driver for Freescale MC13XXX PMIC");
  579. MODULE_AUTHOR("Uwe Kleine-Koenig <u.kleine-koenig@pengutronix.de>");
  580. MODULE_LICENSE("GPL v2");