cx231xx-417.c 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197
  1. /*
  2. *
  3. * Support for a cx23417 mpeg encoder via cx231xx host port.
  4. *
  5. * (c) 2004 Jelle Foks <jelle@foks.us>
  6. * (c) 2004 Gerd Knorr <kraxel@bytesex.org>
  7. * (c) 2008 Steven Toth <stoth@linuxtv.org>
  8. * - CX23885/7/8 support
  9. *
  10. * Includes parts from the ivtv driver( http://ivtv.sourceforge.net/),
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. */
  26. #include <linux/module.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/init.h>
  29. #include <linux/fs.h>
  30. #include <linux/delay.h>
  31. #include <linux/device.h>
  32. #include <linux/firmware.h>
  33. #include <linux/vmalloc.h>
  34. #include <media/v4l2-common.h>
  35. #include <media/v4l2-ioctl.h>
  36. #include <media/cx2341x.h>
  37. #include <linux/usb.h>
  38. #include "cx231xx.h"
  39. /*#include "cx23885-ioctl.h"*/
  40. #define CX231xx_FIRM_IMAGE_SIZE 376836
  41. #define CX231xx_FIRM_IMAGE_NAME "v4l-cx23885-enc.fw"
  42. /* for polaris ITVC */
  43. #define ITVC_WRITE_DIR 0x03FDFC00
  44. #define ITVC_READ_DIR 0x0001FC00
  45. #define MCI_MEMORY_DATA_BYTE0 0x00
  46. #define MCI_MEMORY_DATA_BYTE1 0x08
  47. #define MCI_MEMORY_DATA_BYTE2 0x10
  48. #define MCI_MEMORY_DATA_BYTE3 0x18
  49. #define MCI_MEMORY_ADDRESS_BYTE2 0x20
  50. #define MCI_MEMORY_ADDRESS_BYTE1 0x28
  51. #define MCI_MEMORY_ADDRESS_BYTE0 0x30
  52. #define MCI_REGISTER_DATA_BYTE0 0x40
  53. #define MCI_REGISTER_DATA_BYTE1 0x48
  54. #define MCI_REGISTER_DATA_BYTE2 0x50
  55. #define MCI_REGISTER_DATA_BYTE3 0x58
  56. #define MCI_REGISTER_ADDRESS_BYTE0 0x60
  57. #define MCI_REGISTER_ADDRESS_BYTE1 0x68
  58. #define MCI_REGISTER_MODE 0x70
  59. /* Read and write modes for polaris ITVC */
  60. #define MCI_MODE_REGISTER_READ 0x000
  61. #define MCI_MODE_REGISTER_WRITE 0x100
  62. #define MCI_MODE_MEMORY_READ 0x000
  63. #define MCI_MODE_MEMORY_WRITE 0x4000
  64. static unsigned int mpegbufs = 8;
  65. module_param(mpegbufs, int, 0644);
  66. MODULE_PARM_DESC(mpegbufs, "number of mpeg buffers, range 2-32");
  67. static unsigned int mpeglines = 128;
  68. module_param(mpeglines, int, 0644);
  69. MODULE_PARM_DESC(mpeglines, "number of lines in an MPEG buffer, range 2-32");
  70. static unsigned int mpeglinesize = 512;
  71. module_param(mpeglinesize, int, 0644);
  72. MODULE_PARM_DESC(mpeglinesize,
  73. "number of bytes in each line of an MPEG buffer, range 512-1024");
  74. static unsigned int v4l_debug = 1;
  75. module_param(v4l_debug, int, 0644);
  76. MODULE_PARM_DESC(v4l_debug, "enable V4L debug messages");
  77. struct cx231xx_dmaqueue *dma_qq;
  78. #define dprintk(level, fmt, arg...)\
  79. do { if (v4l_debug >= level) \
  80. printk(KERN_INFO "%s: " fmt, \
  81. (dev) ? dev->name : "cx231xx[?]", ## arg); \
  82. } while (0)
  83. static struct cx231xx_tvnorm cx231xx_tvnorms[] = {
  84. {
  85. .name = "NTSC-M",
  86. .id = V4L2_STD_NTSC_M,
  87. }, {
  88. .name = "NTSC-JP",
  89. .id = V4L2_STD_NTSC_M_JP,
  90. }, {
  91. .name = "PAL-BG",
  92. .id = V4L2_STD_PAL_BG,
  93. }, {
  94. .name = "PAL-DK",
  95. .id = V4L2_STD_PAL_DK,
  96. }, {
  97. .name = "PAL-I",
  98. .id = V4L2_STD_PAL_I,
  99. }, {
  100. .name = "PAL-M",
  101. .id = V4L2_STD_PAL_M,
  102. }, {
  103. .name = "PAL-N",
  104. .id = V4L2_STD_PAL_N,
  105. }, {
  106. .name = "PAL-Nc",
  107. .id = V4L2_STD_PAL_Nc,
  108. }, {
  109. .name = "PAL-60",
  110. .id = V4L2_STD_PAL_60,
  111. }, {
  112. .name = "SECAM-L",
  113. .id = V4L2_STD_SECAM_L,
  114. }, {
  115. .name = "SECAM-DK",
  116. .id = V4L2_STD_SECAM_DK,
  117. }
  118. };
  119. /* ------------------------------------------------------------------ */
  120. enum cx231xx_capture_type {
  121. CX231xx_MPEG_CAPTURE,
  122. CX231xx_RAW_CAPTURE,
  123. CX231xx_RAW_PASSTHRU_CAPTURE
  124. };
  125. enum cx231xx_capture_bits {
  126. CX231xx_RAW_BITS_NONE = 0x00,
  127. CX231xx_RAW_BITS_YUV_CAPTURE = 0x01,
  128. CX231xx_RAW_BITS_PCM_CAPTURE = 0x02,
  129. CX231xx_RAW_BITS_VBI_CAPTURE = 0x04,
  130. CX231xx_RAW_BITS_PASSTHRU_CAPTURE = 0x08,
  131. CX231xx_RAW_BITS_TO_HOST_CAPTURE = 0x10
  132. };
  133. enum cx231xx_capture_end {
  134. CX231xx_END_AT_GOP, /* stop at the end of gop, generate irq */
  135. CX231xx_END_NOW, /* stop immediately, no irq */
  136. };
  137. enum cx231xx_framerate {
  138. CX231xx_FRAMERATE_NTSC_30, /* NTSC: 30fps */
  139. CX231xx_FRAMERATE_PAL_25 /* PAL: 25fps */
  140. };
  141. enum cx231xx_stream_port {
  142. CX231xx_OUTPUT_PORT_MEMORY,
  143. CX231xx_OUTPUT_PORT_STREAMING,
  144. CX231xx_OUTPUT_PORT_SERIAL
  145. };
  146. enum cx231xx_data_xfer_status {
  147. CX231xx_MORE_BUFFERS_FOLLOW,
  148. CX231xx_LAST_BUFFER,
  149. };
  150. enum cx231xx_picture_mask {
  151. CX231xx_PICTURE_MASK_NONE,
  152. CX231xx_PICTURE_MASK_I_FRAMES,
  153. CX231xx_PICTURE_MASK_I_P_FRAMES = 0x3,
  154. CX231xx_PICTURE_MASK_ALL_FRAMES = 0x7,
  155. };
  156. enum cx231xx_vbi_mode_bits {
  157. CX231xx_VBI_BITS_SLICED,
  158. CX231xx_VBI_BITS_RAW,
  159. };
  160. enum cx231xx_vbi_insertion_bits {
  161. CX231xx_VBI_BITS_INSERT_IN_XTENSION_USR_DATA,
  162. CX231xx_VBI_BITS_INSERT_IN_PRIVATE_PACKETS = 0x1 << 1,
  163. CX231xx_VBI_BITS_SEPARATE_STREAM = 0x2 << 1,
  164. CX231xx_VBI_BITS_SEPARATE_STREAM_USR_DATA = 0x4 << 1,
  165. CX231xx_VBI_BITS_SEPARATE_STREAM_PRV_DATA = 0x5 << 1,
  166. };
  167. enum cx231xx_dma_unit {
  168. CX231xx_DMA_BYTES,
  169. CX231xx_DMA_FRAMES,
  170. };
  171. enum cx231xx_dma_transfer_status_bits {
  172. CX231xx_DMA_TRANSFER_BITS_DONE = 0x01,
  173. CX231xx_DMA_TRANSFER_BITS_ERROR = 0x04,
  174. CX231xx_DMA_TRANSFER_BITS_LL_ERROR = 0x10,
  175. };
  176. enum cx231xx_pause {
  177. CX231xx_PAUSE_ENCODING,
  178. CX231xx_RESUME_ENCODING,
  179. };
  180. enum cx231xx_copyright {
  181. CX231xx_COPYRIGHT_OFF,
  182. CX231xx_COPYRIGHT_ON,
  183. };
  184. enum cx231xx_notification_type {
  185. CX231xx_NOTIFICATION_REFRESH,
  186. };
  187. enum cx231xx_notification_status {
  188. CX231xx_NOTIFICATION_OFF,
  189. CX231xx_NOTIFICATION_ON,
  190. };
  191. enum cx231xx_notification_mailbox {
  192. CX231xx_NOTIFICATION_NO_MAILBOX = -1,
  193. };
  194. enum cx231xx_field1_lines {
  195. CX231xx_FIELD1_SAA7114 = 0x00EF, /* 239 */
  196. CX231xx_FIELD1_SAA7115 = 0x00F0, /* 240 */
  197. CX231xx_FIELD1_MICRONAS = 0x0105, /* 261 */
  198. };
  199. enum cx231xx_field2_lines {
  200. CX231xx_FIELD2_SAA7114 = 0x00EF, /* 239 */
  201. CX231xx_FIELD2_SAA7115 = 0x00F0, /* 240 */
  202. CX231xx_FIELD2_MICRONAS = 0x0106, /* 262 */
  203. };
  204. enum cx231xx_custom_data_type {
  205. CX231xx_CUSTOM_EXTENSION_USR_DATA,
  206. CX231xx_CUSTOM_PRIVATE_PACKET,
  207. };
  208. enum cx231xx_mute {
  209. CX231xx_UNMUTE,
  210. CX231xx_MUTE,
  211. };
  212. enum cx231xx_mute_video_mask {
  213. CX231xx_MUTE_VIDEO_V_MASK = 0x0000FF00,
  214. CX231xx_MUTE_VIDEO_U_MASK = 0x00FF0000,
  215. CX231xx_MUTE_VIDEO_Y_MASK = 0xFF000000,
  216. };
  217. enum cx231xx_mute_video_shift {
  218. CX231xx_MUTE_VIDEO_V_SHIFT = 8,
  219. CX231xx_MUTE_VIDEO_U_SHIFT = 16,
  220. CX231xx_MUTE_VIDEO_Y_SHIFT = 24,
  221. };
  222. /* defines below are from ivtv-driver.h */
  223. #define IVTV_CMD_HW_BLOCKS_RST 0xFFFFFFFF
  224. /* Firmware API commands */
  225. #define IVTV_API_STD_TIMEOUT 500
  226. /* Registers */
  227. /* IVTV_REG_OFFSET */
  228. #define IVTV_REG_ENC_SDRAM_REFRESH (0x07F8)
  229. #define IVTV_REG_ENC_SDRAM_PRECHARGE (0x07FC)
  230. #define IVTV_REG_SPU (0x9050)
  231. #define IVTV_REG_HW_BLOCKS (0x9054)
  232. #define IVTV_REG_VPU (0x9058)
  233. #define IVTV_REG_APU (0xA064)
  234. /*
  235. * Bit definitions for MC417_RWD and MC417_OEN registers
  236. *
  237. * bits 31-16
  238. *+-----------+
  239. *| Reserved |
  240. *|+-----------+
  241. *| bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8
  242. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  243. *|| MIWR# | MIRD# | MICS# |MIRDY# |MIADDR3|MIADDR2|MIADDR1|MIADDR0|
  244. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  245. *| bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0
  246. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  247. *||MIDATA7|MIDATA6|MIDATA5|MIDATA4|MIDATA3|MIDATA2|MIDATA1|MIDATA0|
  248. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  249. */
  250. #define MC417_MIWR 0x8000
  251. #define MC417_MIRD 0x4000
  252. #define MC417_MICS 0x2000
  253. #define MC417_MIRDY 0x1000
  254. #define MC417_MIADDR 0x0F00
  255. #define MC417_MIDATA 0x00FF
  256. /* Bit definitions for MC417_CTL register ****
  257. *bits 31-6 bits 5-4 bit 3 bits 2-1 Bit 0
  258. *+--------+-------------+--------+--------------+------------+
  259. *|Reserved|MC417_SPD_CTL|Reserved|MC417_GPIO_SEL|UART_GPIO_EN|
  260. *+--------+-------------+--------+--------------+------------+
  261. */
  262. #define MC417_SPD_CTL(x) (((x) << 4) & 0x00000030)
  263. #define MC417_GPIO_SEL(x) (((x) << 1) & 0x00000006)
  264. #define MC417_UART_GPIO_EN 0x00000001
  265. /* Values for speed control */
  266. #define MC417_SPD_CTL_SLOW 0x1
  267. #define MC417_SPD_CTL_MEDIUM 0x0
  268. #define MC417_SPD_CTL_FAST 0x3 /* b'1x, but we use b'11 */
  269. /* Values for GPIO select */
  270. #define MC417_GPIO_SEL_GPIO3 0x3
  271. #define MC417_GPIO_SEL_GPIO2 0x2
  272. #define MC417_GPIO_SEL_GPIO1 0x1
  273. #define MC417_GPIO_SEL_GPIO0 0x0
  274. #define CX23417_GPIO_MASK 0xFC0003FF
  275. static int setITVCReg(struct cx231xx *dev, u32 gpio_direction, u32 value)
  276. {
  277. int status = 0;
  278. u32 _gpio_direction = 0;
  279. _gpio_direction = _gpio_direction & CX23417_GPIO_MASK;
  280. _gpio_direction = _gpio_direction|gpio_direction;
  281. status = cx231xx_send_gpio_cmd(dev, _gpio_direction,
  282. (u8 *)&value, 4, 0, 0);
  283. return status;
  284. }
  285. static int getITVCReg(struct cx231xx *dev, u32 gpio_direction, u32 *pValue)
  286. {
  287. int status = 0;
  288. u32 _gpio_direction = 0;
  289. _gpio_direction = _gpio_direction & CX23417_GPIO_MASK;
  290. _gpio_direction = _gpio_direction|gpio_direction;
  291. status = cx231xx_send_gpio_cmd(dev, _gpio_direction,
  292. (u8 *)pValue, 4, 0, 1);
  293. return status;
  294. }
  295. static int waitForMciComplete(struct cx231xx *dev)
  296. {
  297. u32 gpio;
  298. u32 gpio_driection = 0;
  299. u8 count = 0;
  300. getITVCReg(dev, gpio_driection, &gpio);
  301. while (!(gpio&0x020000)) {
  302. msleep(10);
  303. getITVCReg(dev, gpio_driection, &gpio);
  304. if (count++ > 100) {
  305. dprintk(3, "ERROR: Timeout - gpio=%x\n", gpio);
  306. return -1;
  307. }
  308. }
  309. return 0;
  310. }
  311. static int mc417_register_write(struct cx231xx *dev, u16 address, u32 value)
  312. {
  313. u32 temp;
  314. int status = 0;
  315. temp = 0x82|MCI_REGISTER_DATA_BYTE0|((value&0x000000FF)<<8);
  316. temp = temp<<10;
  317. status = setITVCReg(dev, ITVC_WRITE_DIR, temp);
  318. if (status < 0)
  319. return status;
  320. temp = temp|((0x05)<<10);
  321. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  322. /*write data byte 1;*/
  323. temp = 0x82|MCI_REGISTER_DATA_BYTE1|(value&0x0000FF00);
  324. temp = temp<<10;
  325. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  326. temp = temp|((0x05)<<10);
  327. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  328. /*write data byte 2;*/
  329. temp = 0x82|MCI_REGISTER_DATA_BYTE2|((value&0x00FF0000)>>8);
  330. temp = temp<<10;
  331. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  332. temp = temp|((0x05)<<10);
  333. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  334. /*write data byte 3;*/
  335. temp = 0x82|MCI_REGISTER_DATA_BYTE3|((value&0xFF000000)>>16);
  336. temp = temp<<10;
  337. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  338. temp = temp|((0x05)<<10);
  339. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  340. /*write address byte 0;*/
  341. temp = 0x82|MCI_REGISTER_ADDRESS_BYTE0|((address&0x000000FF)<<8);
  342. temp = temp<<10;
  343. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  344. temp = temp|((0x05)<<10);
  345. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  346. /*write address byte 1;*/
  347. temp = 0x82|MCI_REGISTER_ADDRESS_BYTE1|(address&0x0000FF00);
  348. temp = temp<<10;
  349. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  350. temp = temp|((0x05)<<10);
  351. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  352. /*Write that the mode is write.*/
  353. temp = 0x82 | MCI_REGISTER_MODE | MCI_MODE_REGISTER_WRITE;
  354. temp = temp<<10;
  355. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  356. temp = temp|((0x05)<<10);
  357. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  358. return waitForMciComplete(dev);
  359. }
  360. static int mc417_register_read(struct cx231xx *dev, u16 address, u32 *value)
  361. {
  362. /*write address byte 0;*/
  363. u32 temp;
  364. u32 return_value = 0;
  365. int ret = 0;
  366. temp = 0x82 | MCI_REGISTER_ADDRESS_BYTE0 | ((address & 0x00FF) << 8);
  367. temp = temp << 10;
  368. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  369. temp = temp | ((0x05) << 10);
  370. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  371. /*write address byte 1;*/
  372. temp = 0x82 | MCI_REGISTER_ADDRESS_BYTE1 | (address & 0xFF00);
  373. temp = temp << 10;
  374. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  375. temp = temp | ((0x05) << 10);
  376. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  377. /*write that the mode is read;*/
  378. temp = 0x82 | MCI_REGISTER_MODE | MCI_MODE_REGISTER_READ;
  379. temp = temp << 10;
  380. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  381. temp = temp | ((0x05) << 10);
  382. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  383. /*wait for the MIRDY line to be asserted ,
  384. signalling that the read is done;*/
  385. ret = waitForMciComplete(dev);
  386. /*switch the DATA- GPIO to input mode;*/
  387. /*Read data byte 0;*/
  388. temp = (0x82 | MCI_REGISTER_DATA_BYTE0) << 10;
  389. setITVCReg(dev, ITVC_READ_DIR, temp);
  390. temp = ((0x81 | MCI_REGISTER_DATA_BYTE0) << 10);
  391. setITVCReg(dev, ITVC_READ_DIR, temp);
  392. getITVCReg(dev, ITVC_READ_DIR, &temp);
  393. return_value |= ((temp & 0x03FC0000) >> 18);
  394. setITVCReg(dev, ITVC_READ_DIR, (0x87 << 10));
  395. /* Read data byte 1;*/
  396. temp = (0x82 | MCI_REGISTER_DATA_BYTE1) << 10;
  397. setITVCReg(dev, ITVC_READ_DIR, temp);
  398. temp = ((0x81 | MCI_REGISTER_DATA_BYTE1) << 10);
  399. setITVCReg(dev, ITVC_READ_DIR, temp);
  400. getITVCReg(dev, ITVC_READ_DIR, &temp);
  401. return_value |= ((temp & 0x03FC0000) >> 10);
  402. setITVCReg(dev, ITVC_READ_DIR, (0x87 << 10));
  403. /*Read data byte 2;*/
  404. temp = (0x82 | MCI_REGISTER_DATA_BYTE2) << 10;
  405. setITVCReg(dev, ITVC_READ_DIR, temp);
  406. temp = ((0x81 | MCI_REGISTER_DATA_BYTE2) << 10);
  407. setITVCReg(dev, ITVC_READ_DIR, temp);
  408. getITVCReg(dev, ITVC_READ_DIR, &temp);
  409. return_value |= ((temp & 0x03FC0000) >> 2);
  410. setITVCReg(dev, ITVC_READ_DIR, (0x87 << 10));
  411. /*Read data byte 3;*/
  412. temp = (0x82 | MCI_REGISTER_DATA_BYTE3) << 10;
  413. setITVCReg(dev, ITVC_READ_DIR, temp);
  414. temp = ((0x81 | MCI_REGISTER_DATA_BYTE3) << 10);
  415. setITVCReg(dev, ITVC_READ_DIR, temp);
  416. getITVCReg(dev, ITVC_READ_DIR, &temp);
  417. return_value |= ((temp & 0x03FC0000) << 6);
  418. setITVCReg(dev, ITVC_READ_DIR, (0x87 << 10));
  419. *value = return_value;
  420. return ret;
  421. }
  422. static int mc417_memory_write(struct cx231xx *dev, u32 address, u32 value)
  423. {
  424. /*write data byte 0;*/
  425. u32 temp;
  426. int ret = 0;
  427. temp = 0x82 | MCI_MEMORY_DATA_BYTE0|((value & 0x000000FF) << 8);
  428. temp = temp << 10;
  429. ret = setITVCReg(dev, ITVC_WRITE_DIR, temp);
  430. if (ret < 0)
  431. return ret;
  432. temp = temp | ((0x05) << 10);
  433. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  434. /*write data byte 1;*/
  435. temp = 0x82 | MCI_MEMORY_DATA_BYTE1 | (value & 0x0000FF00);
  436. temp = temp << 10;
  437. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  438. temp = temp | ((0x05) << 10);
  439. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  440. /*write data byte 2;*/
  441. temp = 0x82|MCI_MEMORY_DATA_BYTE2|((value&0x00FF0000)>>8);
  442. temp = temp<<10;
  443. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  444. temp = temp|((0x05)<<10);
  445. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  446. /*write data byte 3;*/
  447. temp = 0x82|MCI_MEMORY_DATA_BYTE3|((value&0xFF000000)>>16);
  448. temp = temp<<10;
  449. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  450. temp = temp|((0x05)<<10);
  451. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  452. /* write address byte 2;*/
  453. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_WRITE |
  454. ((address & 0x003F0000)>>8);
  455. temp = temp<<10;
  456. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  457. temp = temp|((0x05)<<10);
  458. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  459. /* write address byte 1;*/
  460. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
  461. temp = temp<<10;
  462. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  463. temp = temp|((0x05)<<10);
  464. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  465. /* write address byte 0;*/
  466. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE0|((address & 0x00FF)<<8);
  467. temp = temp<<10;
  468. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  469. temp = temp|((0x05)<<10);
  470. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  471. /*wait for MIRDY line;*/
  472. waitForMciComplete(dev);
  473. return 0;
  474. }
  475. static int mc417_memory_read(struct cx231xx *dev, u32 address, u32 *value)
  476. {
  477. u32 temp = 0;
  478. u32 return_value = 0;
  479. int ret = 0;
  480. /*write address byte 2;*/
  481. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_READ |
  482. ((address & 0x003F0000)>>8);
  483. temp = temp<<10;
  484. ret = setITVCReg(dev, ITVC_WRITE_DIR, temp);
  485. if (ret < 0)
  486. return ret;
  487. temp = temp|((0x05)<<10);
  488. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  489. /*write address byte 1*/
  490. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
  491. temp = temp<<10;
  492. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  493. temp = temp|((0x05)<<10);
  494. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  495. /*write address byte 0*/
  496. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE0 | ((address & 0x00FF)<<8);
  497. temp = temp<<10;
  498. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  499. temp = temp|((0x05)<<10);
  500. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  501. /*Wait for MIRDY line*/
  502. ret = waitForMciComplete(dev);
  503. /*Read data byte 3;*/
  504. temp = (0x82|MCI_MEMORY_DATA_BYTE3)<<10;
  505. setITVCReg(dev, ITVC_READ_DIR, temp);
  506. temp = ((0x81|MCI_MEMORY_DATA_BYTE3)<<10);
  507. setITVCReg(dev, ITVC_READ_DIR, temp);
  508. getITVCReg(dev, ITVC_READ_DIR, &temp);
  509. return_value |= ((temp&0x03FC0000)<<6);
  510. setITVCReg(dev, ITVC_READ_DIR, (0x87<<10));
  511. /*Read data byte 2;*/
  512. temp = (0x82|MCI_MEMORY_DATA_BYTE2)<<10;
  513. setITVCReg(dev, ITVC_READ_DIR, temp);
  514. temp = ((0x81|MCI_MEMORY_DATA_BYTE2)<<10);
  515. setITVCReg(dev, ITVC_READ_DIR, temp);
  516. getITVCReg(dev, ITVC_READ_DIR, &temp);
  517. return_value |= ((temp&0x03FC0000)>>2);
  518. setITVCReg(dev, ITVC_READ_DIR, (0x87<<10));
  519. /* Read data byte 1;*/
  520. temp = (0x82|MCI_MEMORY_DATA_BYTE1)<<10;
  521. setITVCReg(dev, ITVC_READ_DIR, temp);
  522. temp = ((0x81|MCI_MEMORY_DATA_BYTE1)<<10);
  523. setITVCReg(dev, ITVC_READ_DIR, temp);
  524. getITVCReg(dev, ITVC_READ_DIR, &temp);
  525. return_value |= ((temp&0x03FC0000)>>10);
  526. setITVCReg(dev, ITVC_READ_DIR, (0x87<<10));
  527. /*Read data byte 0;*/
  528. temp = (0x82|MCI_MEMORY_DATA_BYTE0)<<10;
  529. setITVCReg(dev, ITVC_READ_DIR, temp);
  530. temp = ((0x81|MCI_MEMORY_DATA_BYTE0)<<10);
  531. setITVCReg(dev, ITVC_READ_DIR, temp);
  532. getITVCReg(dev, ITVC_READ_DIR, &temp);
  533. return_value |= ((temp&0x03FC0000)>>18);
  534. setITVCReg(dev, ITVC_READ_DIR, (0x87<<10));
  535. *value = return_value;
  536. return ret;
  537. }
  538. /* ------------------------------------------------------------------ */
  539. /* MPEG encoder API */
  540. static char *cmd_to_str(int cmd)
  541. {
  542. switch (cmd) {
  543. case CX2341X_ENC_PING_FW:
  544. return "PING_FW";
  545. case CX2341X_ENC_START_CAPTURE:
  546. return "START_CAPTURE";
  547. case CX2341X_ENC_STOP_CAPTURE:
  548. return "STOP_CAPTURE";
  549. case CX2341X_ENC_SET_AUDIO_ID:
  550. return "SET_AUDIO_ID";
  551. case CX2341X_ENC_SET_VIDEO_ID:
  552. return "SET_VIDEO_ID";
  553. case CX2341X_ENC_SET_PCR_ID:
  554. return "SET_PCR_PID";
  555. case CX2341X_ENC_SET_FRAME_RATE:
  556. return "SET_FRAME_RATE";
  557. case CX2341X_ENC_SET_FRAME_SIZE:
  558. return "SET_FRAME_SIZE";
  559. case CX2341X_ENC_SET_BIT_RATE:
  560. return "SET_BIT_RATE";
  561. case CX2341X_ENC_SET_GOP_PROPERTIES:
  562. return "SET_GOP_PROPERTIES";
  563. case CX2341X_ENC_SET_ASPECT_RATIO:
  564. return "SET_ASPECT_RATIO";
  565. case CX2341X_ENC_SET_DNR_FILTER_MODE:
  566. return "SET_DNR_FILTER_PROPS";
  567. case CX2341X_ENC_SET_DNR_FILTER_PROPS:
  568. return "SET_DNR_FILTER_PROPS";
  569. case CX2341X_ENC_SET_CORING_LEVELS:
  570. return "SET_CORING_LEVELS";
  571. case CX2341X_ENC_SET_SPATIAL_FILTER_TYPE:
  572. return "SET_SPATIAL_FILTER_TYPE";
  573. case CX2341X_ENC_SET_VBI_LINE:
  574. return "SET_VBI_LINE";
  575. case CX2341X_ENC_SET_STREAM_TYPE:
  576. return "SET_STREAM_TYPE";
  577. case CX2341X_ENC_SET_OUTPUT_PORT:
  578. return "SET_OUTPUT_PORT";
  579. case CX2341X_ENC_SET_AUDIO_PROPERTIES:
  580. return "SET_AUDIO_PROPERTIES";
  581. case CX2341X_ENC_HALT_FW:
  582. return "HALT_FW";
  583. case CX2341X_ENC_GET_VERSION:
  584. return "GET_VERSION";
  585. case CX2341X_ENC_SET_GOP_CLOSURE:
  586. return "SET_GOP_CLOSURE";
  587. case CX2341X_ENC_GET_SEQ_END:
  588. return "GET_SEQ_END";
  589. case CX2341X_ENC_SET_PGM_INDEX_INFO:
  590. return "SET_PGM_INDEX_INFO";
  591. case CX2341X_ENC_SET_VBI_CONFIG:
  592. return "SET_VBI_CONFIG";
  593. case CX2341X_ENC_SET_DMA_BLOCK_SIZE:
  594. return "SET_DMA_BLOCK_SIZE";
  595. case CX2341X_ENC_GET_PREV_DMA_INFO_MB_10:
  596. return "GET_PREV_DMA_INFO_MB_10";
  597. case CX2341X_ENC_GET_PREV_DMA_INFO_MB_9:
  598. return "GET_PREV_DMA_INFO_MB_9";
  599. case CX2341X_ENC_SCHED_DMA_TO_HOST:
  600. return "SCHED_DMA_TO_HOST";
  601. case CX2341X_ENC_INITIALIZE_INPUT:
  602. return "INITIALIZE_INPUT";
  603. case CX2341X_ENC_SET_FRAME_DROP_RATE:
  604. return "SET_FRAME_DROP_RATE";
  605. case CX2341X_ENC_PAUSE_ENCODER:
  606. return "PAUSE_ENCODER";
  607. case CX2341X_ENC_REFRESH_INPUT:
  608. return "REFRESH_INPUT";
  609. case CX2341X_ENC_SET_COPYRIGHT:
  610. return "SET_COPYRIGHT";
  611. case CX2341X_ENC_SET_EVENT_NOTIFICATION:
  612. return "SET_EVENT_NOTIFICATION";
  613. case CX2341X_ENC_SET_NUM_VSYNC_LINES:
  614. return "SET_NUM_VSYNC_LINES";
  615. case CX2341X_ENC_SET_PLACEHOLDER:
  616. return "SET_PLACEHOLDER";
  617. case CX2341X_ENC_MUTE_VIDEO:
  618. return "MUTE_VIDEO";
  619. case CX2341X_ENC_MUTE_AUDIO:
  620. return "MUTE_AUDIO";
  621. case CX2341X_ENC_MISC:
  622. return "MISC";
  623. default:
  624. return "UNKNOWN";
  625. }
  626. }
  627. static int cx231xx_mbox_func(void *priv,
  628. u32 command,
  629. int in,
  630. int out,
  631. u32 data[CX2341X_MBOX_MAX_DATA])
  632. {
  633. struct cx231xx *dev = priv;
  634. unsigned long timeout;
  635. u32 value, flag, retval = 0;
  636. int i;
  637. dprintk(3, "%s: command(0x%X) = %s\n", __func__, command,
  638. cmd_to_str(command));
  639. /* this may not be 100% safe if we can't read any memory location
  640. without side effects */
  641. mc417_memory_read(dev, dev->cx23417_mailbox - 4, &value);
  642. if (value != 0x12345678) {
  643. dprintk(3,
  644. "Firmware and/or mailbox pointer not initialized "
  645. "or corrupted, signature = 0x%x, cmd = %s\n", value,
  646. cmd_to_str(command));
  647. return -1;
  648. }
  649. /* This read looks at 32 bits, but flag is only 8 bits.
  650. * Seems we also bail if CMD or TIMEOUT bytes are set???
  651. */
  652. mc417_memory_read(dev, dev->cx23417_mailbox, &flag);
  653. if (flag) {
  654. dprintk(3, "ERROR: Mailbox appears to be in use "
  655. "(%x), cmd = %s\n", flag, cmd_to_str(command));
  656. return -1;
  657. }
  658. flag |= 1; /* tell 'em we're working on it */
  659. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  660. /* write command + args + fill remaining with zeros */
  661. /* command code */
  662. mc417_memory_write(dev, dev->cx23417_mailbox + 1, command);
  663. mc417_memory_write(dev, dev->cx23417_mailbox + 3,
  664. IVTV_API_STD_TIMEOUT); /* timeout */
  665. for (i = 0; i < in; i++) {
  666. mc417_memory_write(dev, dev->cx23417_mailbox + 4 + i, data[i]);
  667. dprintk(3, "API Input %d = %d\n", i, data[i]);
  668. }
  669. for (; i < CX2341X_MBOX_MAX_DATA; i++)
  670. mc417_memory_write(dev, dev->cx23417_mailbox + 4 + i, 0);
  671. flag |= 3; /* tell 'em we're done writing */
  672. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  673. /* wait for firmware to handle the API command */
  674. timeout = jiffies + msecs_to_jiffies(10);
  675. for (;;) {
  676. mc417_memory_read(dev, dev->cx23417_mailbox, &flag);
  677. if (0 != (flag & 4))
  678. break;
  679. if (time_after(jiffies, timeout)) {
  680. dprintk(3, "ERROR: API Mailbox timeout\n");
  681. return -1;
  682. }
  683. udelay(10);
  684. }
  685. /* read output values */
  686. for (i = 0; i < out; i++) {
  687. mc417_memory_read(dev, dev->cx23417_mailbox + 4 + i, data + i);
  688. dprintk(3, "API Output %d = %d\n", i, data[i]);
  689. }
  690. mc417_memory_read(dev, dev->cx23417_mailbox + 2, &retval);
  691. dprintk(3, "API result = %d\n", retval);
  692. flag = 0;
  693. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  694. return retval;
  695. }
  696. /* We don't need to call the API often, so using just one
  697. * mailbox will probably suffice
  698. */
  699. static int cx231xx_api_cmd(struct cx231xx *dev,
  700. u32 command,
  701. u32 inputcnt,
  702. u32 outputcnt,
  703. ...)
  704. {
  705. u32 data[CX2341X_MBOX_MAX_DATA];
  706. va_list vargs;
  707. int i, err;
  708. dprintk(3, "%s() cmds = 0x%08x\n", __func__, command);
  709. va_start(vargs, outputcnt);
  710. for (i = 0; i < inputcnt; i++)
  711. data[i] = va_arg(vargs, int);
  712. err = cx231xx_mbox_func(dev, command, inputcnt, outputcnt, data);
  713. for (i = 0; i < outputcnt; i++) {
  714. int *vptr = va_arg(vargs, int *);
  715. *vptr = data[i];
  716. }
  717. va_end(vargs);
  718. return err;
  719. }
  720. static int cx231xx_find_mailbox(struct cx231xx *dev)
  721. {
  722. u32 signature[4] = {
  723. 0x12345678, 0x34567812, 0x56781234, 0x78123456
  724. };
  725. int signaturecnt = 0;
  726. u32 value;
  727. int i;
  728. int ret = 0;
  729. dprintk(2, "%s()\n", __func__);
  730. for (i = 0; i < 0x100; i++) {/*CX231xx_FIRM_IMAGE_SIZE*/
  731. ret = mc417_memory_read(dev, i, &value);
  732. if (ret < 0)
  733. return ret;
  734. if (value == signature[signaturecnt])
  735. signaturecnt++;
  736. else
  737. signaturecnt = 0;
  738. if (4 == signaturecnt) {
  739. dprintk(1, "Mailbox signature found at 0x%x\n", i+1);
  740. return i+1;
  741. }
  742. }
  743. dprintk(3, "Mailbox signature values not found!\n");
  744. return -1;
  745. }
  746. static void mciWriteMemoryToGPIO(struct cx231xx *dev, u32 address, u32 value,
  747. u32 *p_fw_image)
  748. {
  749. u32 temp = 0;
  750. int i = 0;
  751. temp = 0x82|MCI_MEMORY_DATA_BYTE0|((value&0x000000FF)<<8);
  752. temp = temp<<10;
  753. *p_fw_image = temp;
  754. p_fw_image++;
  755. temp = temp|((0x05)<<10);
  756. *p_fw_image = temp;
  757. p_fw_image++;
  758. /*write data byte 1;*/
  759. temp = 0x82|MCI_MEMORY_DATA_BYTE1|(value&0x0000FF00);
  760. temp = temp<<10;
  761. *p_fw_image = temp;
  762. p_fw_image++;
  763. temp = temp|((0x05)<<10);
  764. *p_fw_image = temp;
  765. p_fw_image++;
  766. /*write data byte 2;*/
  767. temp = 0x82|MCI_MEMORY_DATA_BYTE2|((value&0x00FF0000)>>8);
  768. temp = temp<<10;
  769. *p_fw_image = temp;
  770. p_fw_image++;
  771. temp = temp|((0x05)<<10);
  772. *p_fw_image = temp;
  773. p_fw_image++;
  774. /*write data byte 3;*/
  775. temp = 0x82|MCI_MEMORY_DATA_BYTE3|((value&0xFF000000)>>16);
  776. temp = temp<<10;
  777. *p_fw_image = temp;
  778. p_fw_image++;
  779. temp = temp|((0x05)<<10);
  780. *p_fw_image = temp;
  781. p_fw_image++;
  782. /* write address byte 2;*/
  783. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_WRITE |
  784. ((address & 0x003F0000)>>8);
  785. temp = temp<<10;
  786. *p_fw_image = temp;
  787. p_fw_image++;
  788. temp = temp|((0x05)<<10);
  789. *p_fw_image = temp;
  790. p_fw_image++;
  791. /* write address byte 1;*/
  792. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
  793. temp = temp<<10;
  794. *p_fw_image = temp;
  795. p_fw_image++;
  796. temp = temp|((0x05)<<10);
  797. *p_fw_image = temp;
  798. p_fw_image++;
  799. /* write address byte 0;*/
  800. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE0|((address & 0x00FF)<<8);
  801. temp = temp<<10;
  802. *p_fw_image = temp;
  803. p_fw_image++;
  804. temp = temp|((0x05)<<10);
  805. *p_fw_image = temp;
  806. p_fw_image++;
  807. for (i = 0; i < 6; i++) {
  808. *p_fw_image = 0xFFFFFFFF;
  809. p_fw_image++;
  810. }
  811. }
  812. static int cx231xx_load_firmware(struct cx231xx *dev)
  813. {
  814. static const unsigned char magic[8] = {
  815. 0xa7, 0x0d, 0x00, 0x00, 0x66, 0xbb, 0x55, 0xaa
  816. };
  817. const struct firmware *firmware;
  818. int i, retval = 0;
  819. u32 value = 0;
  820. u32 gpio_output = 0;
  821. /*u32 checksum = 0;*/
  822. /*u32 *dataptr;*/
  823. u32 transfer_size = 0;
  824. u32 fw_data = 0;
  825. u32 address = 0;
  826. /*u32 current_fw[800];*/
  827. u32 *p_current_fw, *p_fw;
  828. u32 *p_fw_data;
  829. int frame = 0;
  830. u16 _buffer_size = 4096;
  831. u8 *p_buffer;
  832. p_current_fw = vmalloc(1884180 * 4);
  833. p_fw = p_current_fw;
  834. if (p_current_fw == NULL) {
  835. dprintk(2, "FAIL!!!\n");
  836. return -1;
  837. }
  838. p_buffer = vmalloc(4096);
  839. if (p_buffer == NULL) {
  840. dprintk(2, "FAIL!!!\n");
  841. return -1;
  842. }
  843. dprintk(2, "%s()\n", __func__);
  844. /* Save GPIO settings before reset of APU */
  845. retval |= mc417_memory_read(dev, 0x9020, &gpio_output);
  846. retval |= mc417_memory_read(dev, 0x900C, &value);
  847. retval = mc417_register_write(dev,
  848. IVTV_REG_VPU, 0xFFFFFFED);
  849. retval |= mc417_register_write(dev,
  850. IVTV_REG_HW_BLOCKS, IVTV_CMD_HW_BLOCKS_RST);
  851. retval |= mc417_register_write(dev,
  852. IVTV_REG_ENC_SDRAM_REFRESH, 0x80000800);
  853. retval |= mc417_register_write(dev,
  854. IVTV_REG_ENC_SDRAM_PRECHARGE, 0x1A);
  855. retval |= mc417_register_write(dev,
  856. IVTV_REG_APU, 0);
  857. if (retval != 0) {
  858. printk(KERN_ERR "%s: Error with mc417_register_write\n",
  859. __func__);
  860. return -1;
  861. }
  862. retval = request_firmware(&firmware, CX231xx_FIRM_IMAGE_NAME,
  863. &dev->udev->dev);
  864. if (retval != 0) {
  865. printk(KERN_ERR
  866. "ERROR: Hotplug firmware request failed (%s).\n",
  867. CX231xx_FIRM_IMAGE_NAME);
  868. printk(KERN_ERR "Please fix your hotplug setup, the board will "
  869. "not work without firmware loaded!\n");
  870. return -1;
  871. }
  872. if (firmware->size != CX231xx_FIRM_IMAGE_SIZE) {
  873. printk(KERN_ERR "ERROR: Firmware size mismatch "
  874. "(have %zd, expected %d)\n",
  875. firmware->size, CX231xx_FIRM_IMAGE_SIZE);
  876. release_firmware(firmware);
  877. return -1;
  878. }
  879. if (0 != memcmp(firmware->data, magic, 8)) {
  880. printk(KERN_ERR
  881. "ERROR: Firmware magic mismatch, wrong file?\n");
  882. release_firmware(firmware);
  883. return -1;
  884. }
  885. initGPIO(dev);
  886. /* transfer to the chip */
  887. dprintk(2, "Loading firmware to GPIO...\n");
  888. p_fw_data = (u32 *)firmware->data;
  889. dprintk(2, "firmware->size=%zd\n", firmware->size);
  890. for (transfer_size = 0; transfer_size < firmware->size;
  891. transfer_size += 4) {
  892. fw_data = *p_fw_data;
  893. mciWriteMemoryToGPIO(dev, address, fw_data, p_current_fw);
  894. address = address + 1;
  895. p_current_fw += 20;
  896. p_fw_data += 1;
  897. }
  898. /*download the firmware by ep5-out*/
  899. for (frame = 0; frame < (int)(CX231xx_FIRM_IMAGE_SIZE*20/_buffer_size);
  900. frame++) {
  901. for (i = 0; i < _buffer_size; i++) {
  902. *(p_buffer + i) = (u8)(*(p_fw + (frame * 128 * 8 + (i / 4))) & 0x000000FF);
  903. i++;
  904. *(p_buffer + i) = (u8)((*(p_fw + (frame * 128 * 8 + (i / 4))) & 0x0000FF00) >> 8);
  905. i++;
  906. *(p_buffer + i) = (u8)((*(p_fw + (frame * 128 * 8 + (i / 4))) & 0x00FF0000) >> 16);
  907. i++;
  908. *(p_buffer + i) = (u8)((*(p_fw + (frame * 128 * 8 + (i / 4))) & 0xFF000000) >> 24);
  909. }
  910. cx231xx_ep5_bulkout(dev, p_buffer, _buffer_size);
  911. }
  912. p_current_fw = p_fw;
  913. vfree(p_current_fw);
  914. p_current_fw = NULL;
  915. uninitGPIO(dev);
  916. release_firmware(firmware);
  917. dprintk(1, "Firmware upload successful.\n");
  918. retval |= mc417_register_write(dev, IVTV_REG_HW_BLOCKS,
  919. IVTV_CMD_HW_BLOCKS_RST);
  920. if (retval < 0) {
  921. printk(KERN_ERR "%s: Error with mc417_register_write\n",
  922. __func__);
  923. return retval;
  924. }
  925. /* F/W power up disturbs the GPIOs, restore state */
  926. retval |= mc417_register_write(dev, 0x9020, gpio_output);
  927. retval |= mc417_register_write(dev, 0x900C, value);
  928. retval |= mc417_register_read(dev, IVTV_REG_VPU, &value);
  929. retval |= mc417_register_write(dev, IVTV_REG_VPU, value & 0xFFFFFFE8);
  930. if (retval < 0) {
  931. printk(KERN_ERR "%s: Error with mc417_register_write\n",
  932. __func__);
  933. return retval;
  934. }
  935. return 0;
  936. }
  937. static void cx231xx_417_check_encoder(struct cx231xx *dev)
  938. {
  939. u32 status, seq;
  940. status = 0;
  941. seq = 0;
  942. cx231xx_api_cmd(dev, CX2341X_ENC_GET_SEQ_END, 0, 2, &status, &seq);
  943. dprintk(1, "%s() status = %d, seq = %d\n", __func__, status, seq);
  944. }
  945. static void cx231xx_codec_settings(struct cx231xx *dev)
  946. {
  947. dprintk(1, "%s()\n", __func__);
  948. /* assign frame size */
  949. cx231xx_api_cmd(dev, CX2341X_ENC_SET_FRAME_SIZE, 2, 0,
  950. dev->ts1.height, dev->ts1.width);
  951. dev->mpeg_params.width = dev->ts1.width;
  952. dev->mpeg_params.height = dev->ts1.height;
  953. cx2341x_update(dev, cx231xx_mbox_func, NULL, &dev->mpeg_params);
  954. cx231xx_api_cmd(dev, CX2341X_ENC_MISC, 2, 0, 3, 1);
  955. cx231xx_api_cmd(dev, CX2341X_ENC_MISC, 2, 0, 4, 1);
  956. }
  957. static int cx231xx_initialize_codec(struct cx231xx *dev)
  958. {
  959. int version;
  960. int retval;
  961. u32 i;
  962. u32 val = 0;
  963. dprintk(1, "%s()\n", __func__);
  964. cx231xx_disable656(dev);
  965. retval = cx231xx_api_cmd(dev, CX2341X_ENC_PING_FW, 0, 0); /* ping */
  966. if (retval < 0) {
  967. dprintk(2, "%s() PING OK\n", __func__);
  968. retval = cx231xx_load_firmware(dev);
  969. if (retval < 0) {
  970. printk(KERN_ERR "%s() f/w load failed\n", __func__);
  971. return retval;
  972. }
  973. retval = cx231xx_find_mailbox(dev);
  974. if (retval < 0) {
  975. printk(KERN_ERR "%s() mailbox < 0, error\n",
  976. __func__);
  977. return -1;
  978. }
  979. dev->cx23417_mailbox = retval;
  980. retval = cx231xx_api_cmd(dev, CX2341X_ENC_PING_FW, 0, 0);
  981. if (retval < 0) {
  982. printk(KERN_ERR
  983. "ERROR: cx23417 firmware ping failed!\n");
  984. return -1;
  985. }
  986. retval = cx231xx_api_cmd(dev, CX2341X_ENC_GET_VERSION, 0, 1,
  987. &version);
  988. if (retval < 0) {
  989. printk(KERN_ERR "ERROR: cx23417 firmware get encoder :"
  990. "version failed!\n");
  991. return -1;
  992. }
  993. dprintk(1, "cx23417 firmware version is 0x%08x\n", version);
  994. msleep(200);
  995. }
  996. for (i = 0; i < 1; i++) {
  997. retval = mc417_register_read(dev, 0x20f8, &val);
  998. dprintk(3, "***before enable656() VIM Capture Lines =%d ***\n",
  999. val);
  1000. if (retval < 0)
  1001. return retval;
  1002. }
  1003. cx231xx_enable656(dev);
  1004. /* stop mpeg capture */
  1005. cx231xx_api_cmd(dev, CX2341X_ENC_STOP_CAPTURE,
  1006. 3, 0, 1, 3, 4);
  1007. cx231xx_codec_settings(dev);
  1008. msleep(60);
  1009. /* cx231xx_api_cmd(dev, CX2341X_ENC_SET_NUM_VSYNC_LINES, 2, 0,
  1010. CX231xx_FIELD1_SAA7115, CX231xx_FIELD2_SAA7115);
  1011. cx231xx_api_cmd(dev, CX2341X_ENC_SET_PLACEHOLDER, 12, 0,
  1012. CX231xx_CUSTOM_EXTENSION_USR_DATA, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1013. 0, 0);
  1014. */
  1015. #if 0
  1016. /* TODO */
  1017. u32 data[7];
  1018. /* Setup to capture VBI */
  1019. data[0] = 0x0001BD00;
  1020. data[1] = 1; /* frames per interrupt */
  1021. data[2] = 4; /* total bufs */
  1022. data[3] = 0x91559155; /* start codes */
  1023. data[4] = 0x206080C0; /* stop codes */
  1024. data[5] = 6; /* lines */
  1025. data[6] = 64; /* BPL */
  1026. cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_CONFIG, 7, 0, data[0], data[1],
  1027. data[2], data[3], data[4], data[5], data[6]);
  1028. for (i = 2; i <= 24; i++) {
  1029. int valid;
  1030. valid = ((i >= 19) && (i <= 21));
  1031. cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_LINE, 5, 0, i,
  1032. valid, 0 , 0, 0);
  1033. cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_LINE, 5, 0,
  1034. i | 0x80000000, valid, 0, 0, 0);
  1035. }
  1036. #endif
  1037. /* cx231xx_api_cmd(dev, CX2341X_ENC_MUTE_AUDIO, 1, 0, CX231xx_UNMUTE);
  1038. msleep(60);
  1039. */
  1040. /* initialize the video input */
  1041. retval = cx231xx_api_cmd(dev, CX2341X_ENC_INITIALIZE_INPUT, 0, 0);
  1042. if (retval < 0)
  1043. return retval;
  1044. msleep(60);
  1045. /* Enable VIP style pixel invalidation so we work with scaled mode */
  1046. mc417_memory_write(dev, 2120, 0x00000080);
  1047. /* start capturing to the host interface */
  1048. retval = cx231xx_api_cmd(dev, CX2341X_ENC_START_CAPTURE, 2, 0,
  1049. CX231xx_MPEG_CAPTURE, CX231xx_RAW_BITS_NONE);
  1050. if (retval < 0)
  1051. return retval;
  1052. msleep(10);
  1053. for (i = 0; i < 1; i++) {
  1054. mc417_register_read(dev, 0x20f8, &val);
  1055. dprintk(3, "***VIM Capture Lines =%d ***\n", val);
  1056. }
  1057. return 0;
  1058. }
  1059. /* ------------------------------------------------------------------ */
  1060. static int bb_buf_setup(struct videobuf_queue *q,
  1061. unsigned int *count, unsigned int *size)
  1062. {
  1063. struct cx231xx_fh *fh = q->priv_data;
  1064. fh->dev->ts1.ts_packet_size = mpeglinesize;
  1065. fh->dev->ts1.ts_packet_count = mpeglines;
  1066. *size = fh->dev->ts1.ts_packet_size * fh->dev->ts1.ts_packet_count;
  1067. *count = mpegbufs;
  1068. return 0;
  1069. }
  1070. static void free_buffer(struct videobuf_queue *vq, struct cx231xx_buffer *buf)
  1071. {
  1072. struct cx231xx_fh *fh = vq->priv_data;
  1073. struct cx231xx *dev = fh->dev;
  1074. unsigned long flags = 0;
  1075. if (in_interrupt())
  1076. BUG();
  1077. spin_lock_irqsave(&dev->video_mode.slock, flags);
  1078. if (dev->USE_ISO) {
  1079. if (dev->video_mode.isoc_ctl.buf == buf)
  1080. dev->video_mode.isoc_ctl.buf = NULL;
  1081. } else {
  1082. if (dev->video_mode.bulk_ctl.buf == buf)
  1083. dev->video_mode.bulk_ctl.buf = NULL;
  1084. }
  1085. spin_unlock_irqrestore(&dev->video_mode.slock, flags);
  1086. videobuf_waiton(vq, &buf->vb, 0, 0);
  1087. videobuf_vmalloc_free(&buf->vb);
  1088. buf->vb.state = VIDEOBUF_NEEDS_INIT;
  1089. }
  1090. static void buffer_copy(struct cx231xx *dev, char *data, int len, struct urb *urb,
  1091. struct cx231xx_dmaqueue *dma_q)
  1092. {
  1093. void *vbuf;
  1094. struct cx231xx_buffer *buf;
  1095. u32 tail_data = 0;
  1096. char *p_data;
  1097. if (dma_q->mpeg_buffer_done == 0) {
  1098. if (list_empty(&dma_q->active))
  1099. return;
  1100. buf = list_entry(dma_q->active.next,
  1101. struct cx231xx_buffer, vb.queue);
  1102. dev->video_mode.isoc_ctl.buf = buf;
  1103. dma_q->mpeg_buffer_done = 1;
  1104. }
  1105. /* Fill buffer */
  1106. buf = dev->video_mode.isoc_ctl.buf;
  1107. vbuf = videobuf_to_vmalloc(&buf->vb);
  1108. if ((dma_q->mpeg_buffer_completed+len) <
  1109. mpeglines*mpeglinesize) {
  1110. if (dma_q->add_ps_package_head ==
  1111. CX231XX_NEED_ADD_PS_PACKAGE_HEAD) {
  1112. memcpy(vbuf+dma_q->mpeg_buffer_completed,
  1113. dma_q->ps_head, 3);
  1114. dma_q->mpeg_buffer_completed =
  1115. dma_q->mpeg_buffer_completed + 3;
  1116. dma_q->add_ps_package_head =
  1117. CX231XX_NONEED_PS_PACKAGE_HEAD;
  1118. }
  1119. memcpy(vbuf+dma_q->mpeg_buffer_completed, data, len);
  1120. dma_q->mpeg_buffer_completed =
  1121. dma_q->mpeg_buffer_completed + len;
  1122. } else {
  1123. dma_q->mpeg_buffer_done = 0;
  1124. tail_data =
  1125. mpeglines*mpeglinesize - dma_q->mpeg_buffer_completed;
  1126. memcpy(vbuf+dma_q->mpeg_buffer_completed,
  1127. data, tail_data);
  1128. buf->vb.state = VIDEOBUF_DONE;
  1129. buf->vb.field_count++;
  1130. v4l2_get_timestamp(&buf->vb.ts);
  1131. list_del(&buf->vb.queue);
  1132. wake_up(&buf->vb.done);
  1133. dma_q->mpeg_buffer_completed = 0;
  1134. if (len - tail_data > 0) {
  1135. p_data = data + tail_data;
  1136. dma_q->left_data_count = len - tail_data;
  1137. memcpy(dma_q->p_left_data,
  1138. p_data, len - tail_data);
  1139. }
  1140. }
  1141. return;
  1142. }
  1143. static void buffer_filled(char *data, int len, struct urb *urb,
  1144. struct cx231xx_dmaqueue *dma_q)
  1145. {
  1146. void *vbuf;
  1147. struct cx231xx_buffer *buf;
  1148. if (list_empty(&dma_q->active))
  1149. return;
  1150. buf = list_entry(dma_q->active.next,
  1151. struct cx231xx_buffer, vb.queue);
  1152. /* Fill buffer */
  1153. vbuf = videobuf_to_vmalloc(&buf->vb);
  1154. memcpy(vbuf, data, len);
  1155. buf->vb.state = VIDEOBUF_DONE;
  1156. buf->vb.field_count++;
  1157. v4l2_get_timestamp(&buf->vb.ts);
  1158. list_del(&buf->vb.queue);
  1159. wake_up(&buf->vb.done);
  1160. return;
  1161. }
  1162. static inline int cx231xx_isoc_copy(struct cx231xx *dev, struct urb *urb)
  1163. {
  1164. struct cx231xx_dmaqueue *dma_q = urb->context;
  1165. unsigned char *p_buffer;
  1166. u32 buffer_size = 0;
  1167. u32 i = 0;
  1168. for (i = 0; i < urb->number_of_packets; i++) {
  1169. if (dma_q->left_data_count > 0) {
  1170. buffer_copy(dev, dma_q->p_left_data,
  1171. dma_q->left_data_count, urb, dma_q);
  1172. dma_q->mpeg_buffer_completed = dma_q->left_data_count;
  1173. dma_q->left_data_count = 0;
  1174. }
  1175. p_buffer = urb->transfer_buffer +
  1176. urb->iso_frame_desc[i].offset;
  1177. buffer_size = urb->iso_frame_desc[i].actual_length;
  1178. if (buffer_size > 0)
  1179. buffer_copy(dev, p_buffer, buffer_size, urb, dma_q);
  1180. }
  1181. return 0;
  1182. }
  1183. static inline int cx231xx_bulk_copy(struct cx231xx *dev, struct urb *urb)
  1184. {
  1185. /*char *outp;*/
  1186. /*struct cx231xx_buffer *buf;*/
  1187. struct cx231xx_dmaqueue *dma_q = urb->context;
  1188. unsigned char *p_buffer, *buffer;
  1189. u32 buffer_size = 0;
  1190. p_buffer = urb->transfer_buffer;
  1191. buffer_size = urb->actual_length;
  1192. buffer = kmalloc(buffer_size, GFP_ATOMIC);
  1193. memcpy(buffer, dma_q->ps_head, 3);
  1194. memcpy(buffer+3, p_buffer, buffer_size-3);
  1195. memcpy(dma_q->ps_head, p_buffer+buffer_size-3, 3);
  1196. p_buffer = buffer;
  1197. buffer_filled(p_buffer, buffer_size, urb, dma_q);
  1198. kfree(buffer);
  1199. return 0;
  1200. }
  1201. static int bb_buf_prepare(struct videobuf_queue *q,
  1202. struct videobuf_buffer *vb, enum v4l2_field field)
  1203. {
  1204. struct cx231xx_fh *fh = q->priv_data;
  1205. struct cx231xx_buffer *buf =
  1206. container_of(vb, struct cx231xx_buffer, vb);
  1207. struct cx231xx *dev = fh->dev;
  1208. int rc = 0, urb_init = 0;
  1209. int size = fh->dev->ts1.ts_packet_size * fh->dev->ts1.ts_packet_count;
  1210. dma_qq = &dev->video_mode.vidq;
  1211. if (0 != buf->vb.baddr && buf->vb.bsize < size)
  1212. return -EINVAL;
  1213. buf->vb.width = fh->dev->ts1.ts_packet_size;
  1214. buf->vb.height = fh->dev->ts1.ts_packet_count;
  1215. buf->vb.size = size;
  1216. buf->vb.field = field;
  1217. if (VIDEOBUF_NEEDS_INIT == buf->vb.state) {
  1218. rc = videobuf_iolock(q, &buf->vb, NULL);
  1219. if (rc < 0)
  1220. goto fail;
  1221. }
  1222. if (dev->USE_ISO) {
  1223. if (!dev->video_mode.isoc_ctl.num_bufs)
  1224. urb_init = 1;
  1225. } else {
  1226. if (!dev->video_mode.bulk_ctl.num_bufs)
  1227. urb_init = 1;
  1228. }
  1229. /*cx231xx_info("urb_init=%d dev->video_mode.max_pkt_size=%d\n",
  1230. urb_init, dev->video_mode.max_pkt_size);*/
  1231. dev->mode_tv = 1;
  1232. if (urb_init) {
  1233. rc = cx231xx_set_mode(dev, CX231XX_DIGITAL_MODE);
  1234. rc = cx231xx_unmute_audio(dev);
  1235. if (dev->USE_ISO) {
  1236. cx231xx_set_alt_setting(dev, INDEX_TS1, 4);
  1237. rc = cx231xx_init_isoc(dev, mpeglines,
  1238. mpegbufs,
  1239. dev->ts1_mode.max_pkt_size,
  1240. cx231xx_isoc_copy);
  1241. } else {
  1242. cx231xx_set_alt_setting(dev, INDEX_TS1, 0);
  1243. rc = cx231xx_init_bulk(dev, mpeglines,
  1244. mpegbufs,
  1245. dev->ts1_mode.max_pkt_size,
  1246. cx231xx_bulk_copy);
  1247. }
  1248. if (rc < 0)
  1249. goto fail;
  1250. }
  1251. buf->vb.state = VIDEOBUF_PREPARED;
  1252. return 0;
  1253. fail:
  1254. free_buffer(q, buf);
  1255. return rc;
  1256. }
  1257. static void bb_buf_queue(struct videobuf_queue *q,
  1258. struct videobuf_buffer *vb)
  1259. {
  1260. struct cx231xx_fh *fh = q->priv_data;
  1261. struct cx231xx_buffer *buf =
  1262. container_of(vb, struct cx231xx_buffer, vb);
  1263. struct cx231xx *dev = fh->dev;
  1264. struct cx231xx_dmaqueue *vidq = &dev->video_mode.vidq;
  1265. buf->vb.state = VIDEOBUF_QUEUED;
  1266. list_add_tail(&buf->vb.queue, &vidq->active);
  1267. }
  1268. static void bb_buf_release(struct videobuf_queue *q,
  1269. struct videobuf_buffer *vb)
  1270. {
  1271. struct cx231xx_buffer *buf =
  1272. container_of(vb, struct cx231xx_buffer, vb);
  1273. /*struct cx231xx_fh *fh = q->priv_data;*/
  1274. /*struct cx231xx *dev = (struct cx231xx *)fh->dev;*/
  1275. free_buffer(q, buf);
  1276. }
  1277. static struct videobuf_queue_ops cx231xx_qops = {
  1278. .buf_setup = bb_buf_setup,
  1279. .buf_prepare = bb_buf_prepare,
  1280. .buf_queue = bb_buf_queue,
  1281. .buf_release = bb_buf_release,
  1282. };
  1283. /* ------------------------------------------------------------------ */
  1284. static const u32 *ctrl_classes[] = {
  1285. cx2341x_mpeg_ctrls,
  1286. NULL
  1287. };
  1288. static int cx231xx_queryctrl(struct cx231xx *dev,
  1289. struct v4l2_queryctrl *qctrl)
  1290. {
  1291. qctrl->id = v4l2_ctrl_next(ctrl_classes, qctrl->id);
  1292. if (qctrl->id == 0)
  1293. return -EINVAL;
  1294. /* MPEG V4L2 controls */
  1295. if (cx2341x_ctrl_query(&dev->mpeg_params, qctrl))
  1296. qctrl->flags |= V4L2_CTRL_FLAG_DISABLED;
  1297. return 0;
  1298. }
  1299. static int cx231xx_querymenu(struct cx231xx *dev,
  1300. struct v4l2_querymenu *qmenu)
  1301. {
  1302. struct v4l2_queryctrl qctrl;
  1303. qctrl.id = qmenu->id;
  1304. cx231xx_queryctrl(dev, &qctrl);
  1305. return v4l2_ctrl_query_menu(qmenu, &qctrl,
  1306. cx2341x_ctrl_get_menu(&dev->mpeg_params, qmenu->id));
  1307. }
  1308. static int vidioc_g_std(struct file *file, void *fh0, v4l2_std_id *norm)
  1309. {
  1310. struct cx231xx_fh *fh = file->private_data;
  1311. struct cx231xx *dev = fh->dev;
  1312. *norm = dev->encodernorm.id;
  1313. return 0;
  1314. }
  1315. static int vidioc_s_std(struct file *file, void *priv, v4l2_std_id *id)
  1316. {
  1317. struct cx231xx_fh *fh = file->private_data;
  1318. struct cx231xx *dev = fh->dev;
  1319. unsigned int i;
  1320. for (i = 0; i < ARRAY_SIZE(cx231xx_tvnorms); i++)
  1321. if (*id & cx231xx_tvnorms[i].id)
  1322. break;
  1323. if (i == ARRAY_SIZE(cx231xx_tvnorms))
  1324. return -EINVAL;
  1325. dev->encodernorm = cx231xx_tvnorms[i];
  1326. if (dev->encodernorm.id & 0xb000) {
  1327. dprintk(3, "encodernorm set to NTSC\n");
  1328. dev->norm = V4L2_STD_NTSC;
  1329. dev->ts1.height = 480;
  1330. dev->mpeg_params.is_50hz = 0;
  1331. } else {
  1332. dprintk(3, "encodernorm set to PAL\n");
  1333. dev->norm = V4L2_STD_PAL_B;
  1334. dev->ts1.height = 576;
  1335. dev->mpeg_params.is_50hz = 1;
  1336. }
  1337. call_all(dev, core, s_std, dev->norm);
  1338. /* do mode control overrides */
  1339. cx231xx_do_mode_ctrl_overrides(dev);
  1340. dprintk(3, "exit vidioc_s_std() i=0x%x\n", i);
  1341. return 0;
  1342. }
  1343. static int vidioc_g_audio(struct file *file, void *fh,
  1344. struct v4l2_audio *a)
  1345. {
  1346. struct v4l2_audio *vin = a;
  1347. int ret = -EINVAL;
  1348. if (vin->index > 0)
  1349. return ret;
  1350. strncpy(vin->name, "VideoGrabber Audio", 14);
  1351. vin->capability = V4L2_AUDCAP_STEREO;
  1352. return 0;
  1353. }
  1354. static int vidioc_enumaudio(struct file *file, void *fh,
  1355. struct v4l2_audio *a)
  1356. {
  1357. struct v4l2_audio *vin = a;
  1358. int ret = -EINVAL;
  1359. if (vin->index > 0)
  1360. return ret;
  1361. strncpy(vin->name, "VideoGrabber Audio", 14);
  1362. vin->capability = V4L2_AUDCAP_STEREO;
  1363. return 0;
  1364. }
  1365. static const char *iname[] = {
  1366. [CX231XX_VMUX_COMPOSITE1] = "Composite1",
  1367. [CX231XX_VMUX_SVIDEO] = "S-Video",
  1368. [CX231XX_VMUX_TELEVISION] = "Television",
  1369. [CX231XX_VMUX_CABLE] = "Cable TV",
  1370. [CX231XX_VMUX_DVB] = "DVB",
  1371. [CX231XX_VMUX_DEBUG] = "for debug only",
  1372. };
  1373. static int vidioc_enum_input(struct file *file, void *priv,
  1374. struct v4l2_input *i)
  1375. {
  1376. struct cx231xx_fh *fh = file->private_data;
  1377. struct cx231xx *dev = fh->dev;
  1378. struct cx231xx_input *input;
  1379. int n;
  1380. dprintk(3, "enter vidioc_enum_input()i->index=%d\n", i->index);
  1381. if (i->index >= 4)
  1382. return -EINVAL;
  1383. input = &cx231xx_boards[dev->model].input[i->index];
  1384. if (input->type == 0)
  1385. return -EINVAL;
  1386. /* FIXME
  1387. * strcpy(i->name, input->name); */
  1388. n = i->index;
  1389. strcpy(i->name, iname[INPUT(n)->type]);
  1390. if (input->type == CX231XX_VMUX_TELEVISION ||
  1391. input->type == CX231XX_VMUX_CABLE)
  1392. i->type = V4L2_INPUT_TYPE_TUNER;
  1393. else
  1394. i->type = V4L2_INPUT_TYPE_CAMERA;
  1395. return 0;
  1396. }
  1397. static int vidioc_g_input(struct file *file, void *priv, unsigned int *i)
  1398. {
  1399. *i = 0;
  1400. return 0;
  1401. }
  1402. static int vidioc_s_input(struct file *file, void *priv, unsigned int i)
  1403. {
  1404. struct cx231xx_fh *fh = file->private_data;
  1405. struct cx231xx *dev = fh->dev;
  1406. dprintk(3, "enter vidioc_s_input() i=%d\n", i);
  1407. mutex_lock(&dev->lock);
  1408. video_mux(dev, i);
  1409. mutex_unlock(&dev->lock);
  1410. if (i >= 4)
  1411. return -EINVAL;
  1412. dev->input = i;
  1413. dprintk(3, "exit vidioc_s_input()\n");
  1414. return 0;
  1415. }
  1416. static int vidioc_g_tuner(struct file *file, void *priv,
  1417. struct v4l2_tuner *t)
  1418. {
  1419. return 0;
  1420. }
  1421. static int vidioc_s_tuner(struct file *file, void *priv,
  1422. struct v4l2_tuner *t)
  1423. {
  1424. return 0;
  1425. }
  1426. static int vidioc_g_frequency(struct file *file, void *priv,
  1427. struct v4l2_frequency *f)
  1428. {
  1429. return 0;
  1430. }
  1431. static int vidioc_s_frequency(struct file *file, void *priv,
  1432. struct v4l2_frequency *f)
  1433. {
  1434. return 0;
  1435. }
  1436. static int vidioc_s_ctrl(struct file *file, void *priv,
  1437. struct v4l2_control *ctl)
  1438. {
  1439. struct cx231xx_fh *fh = file->private_data;
  1440. struct cx231xx *dev = fh->dev;
  1441. dprintk(3, "enter vidioc_s_ctrl()\n");
  1442. /* Update the A/V core */
  1443. call_all(dev, core, s_ctrl, ctl);
  1444. dprintk(3, "exit vidioc_s_ctrl()\n");
  1445. return 0;
  1446. }
  1447. static struct v4l2_capability pvr_capability = {
  1448. .driver = "cx231xx",
  1449. .card = "VideoGrabber",
  1450. .bus_info = "usb",
  1451. .version = 1,
  1452. .capabilities = (V4L2_CAP_VIDEO_CAPTURE |
  1453. V4L2_CAP_TUNER | V4L2_CAP_AUDIO | V4L2_CAP_RADIO |
  1454. V4L2_CAP_STREAMING | V4L2_CAP_READWRITE),
  1455. };
  1456. static int vidioc_querycap(struct file *file, void *priv,
  1457. struct v4l2_capability *cap)
  1458. {
  1459. memcpy(cap, &pvr_capability, sizeof(struct v4l2_capability));
  1460. return 0;
  1461. }
  1462. static int vidioc_enum_fmt_vid_cap(struct file *file, void *priv,
  1463. struct v4l2_fmtdesc *f)
  1464. {
  1465. if (f->index != 0)
  1466. return -EINVAL;
  1467. strlcpy(f->description, "MPEG", sizeof(f->description));
  1468. f->pixelformat = V4L2_PIX_FMT_MPEG;
  1469. return 0;
  1470. }
  1471. static int vidioc_g_fmt_vid_cap(struct file *file, void *priv,
  1472. struct v4l2_format *f)
  1473. {
  1474. struct cx231xx_fh *fh = file->private_data;
  1475. struct cx231xx *dev = fh->dev;
  1476. dprintk(3, "enter vidioc_g_fmt_vid_cap()\n");
  1477. f->fmt.pix.pixelformat = V4L2_PIX_FMT_MPEG;
  1478. f->fmt.pix.bytesperline = 0;
  1479. f->fmt.pix.sizeimage =
  1480. dev->ts1.ts_packet_size * dev->ts1.ts_packet_count;
  1481. f->fmt.pix.colorspace = 0;
  1482. f->fmt.pix.width = dev->ts1.width;
  1483. f->fmt.pix.height = dev->ts1.height;
  1484. f->fmt.pix.field = fh->vidq.field;
  1485. dprintk(1, "VIDIOC_G_FMT: w: %d, h: %d, f: %d\n",
  1486. dev->ts1.width, dev->ts1.height, fh->vidq.field);
  1487. dprintk(3, "exit vidioc_g_fmt_vid_cap()\n");
  1488. return 0;
  1489. }
  1490. static int vidioc_try_fmt_vid_cap(struct file *file, void *priv,
  1491. struct v4l2_format *f)
  1492. {
  1493. struct cx231xx_fh *fh = file->private_data;
  1494. struct cx231xx *dev = fh->dev;
  1495. dprintk(3, "enter vidioc_try_fmt_vid_cap()\n");
  1496. f->fmt.pix.pixelformat = V4L2_PIX_FMT_MPEG;
  1497. f->fmt.pix.bytesperline = 0;
  1498. f->fmt.pix.sizeimage =
  1499. dev->ts1.ts_packet_size * dev->ts1.ts_packet_count;
  1500. f->fmt.pix.colorspace = 0;
  1501. dprintk(1, "VIDIOC_TRY_FMT: w: %d, h: %d, f: %d\n",
  1502. dev->ts1.width, dev->ts1.height, fh->vidq.field);
  1503. dprintk(3, "exit vidioc_try_fmt_vid_cap()\n");
  1504. return 0;
  1505. }
  1506. static int vidioc_s_fmt_vid_cap(struct file *file, void *priv,
  1507. struct v4l2_format *f)
  1508. {
  1509. return 0;
  1510. }
  1511. static int vidioc_reqbufs(struct file *file, void *priv,
  1512. struct v4l2_requestbuffers *p)
  1513. {
  1514. struct cx231xx_fh *fh = file->private_data;
  1515. return videobuf_reqbufs(&fh->vidq, p);
  1516. }
  1517. static int vidioc_querybuf(struct file *file, void *priv,
  1518. struct v4l2_buffer *p)
  1519. {
  1520. struct cx231xx_fh *fh = file->private_data;
  1521. return videobuf_querybuf(&fh->vidq, p);
  1522. }
  1523. static int vidioc_qbuf(struct file *file, void *priv,
  1524. struct v4l2_buffer *p)
  1525. {
  1526. struct cx231xx_fh *fh = file->private_data;
  1527. return videobuf_qbuf(&fh->vidq, p);
  1528. }
  1529. static int vidioc_dqbuf(struct file *file, void *priv, struct v4l2_buffer *b)
  1530. {
  1531. struct cx231xx_fh *fh = priv;
  1532. return videobuf_dqbuf(&fh->vidq, b, file->f_flags & O_NONBLOCK);
  1533. }
  1534. static int vidioc_streamon(struct file *file, void *priv,
  1535. enum v4l2_buf_type i)
  1536. {
  1537. struct cx231xx_fh *fh = file->private_data;
  1538. struct cx231xx *dev = fh->dev;
  1539. dprintk(3, "enter vidioc_streamon()\n");
  1540. cx231xx_set_alt_setting(dev, INDEX_TS1, 0);
  1541. cx231xx_set_mode(dev, CX231XX_DIGITAL_MODE);
  1542. if (dev->USE_ISO)
  1543. cx231xx_init_isoc(dev, CX231XX_NUM_PACKETS,
  1544. CX231XX_NUM_BUFS,
  1545. dev->video_mode.max_pkt_size,
  1546. cx231xx_isoc_copy);
  1547. else {
  1548. cx231xx_init_bulk(dev, 320,
  1549. 5,
  1550. dev->ts1_mode.max_pkt_size,
  1551. cx231xx_bulk_copy);
  1552. }
  1553. dprintk(3, "exit vidioc_streamon()\n");
  1554. return videobuf_streamon(&fh->vidq);
  1555. }
  1556. static int vidioc_streamoff(struct file *file, void *priv, enum v4l2_buf_type i)
  1557. {
  1558. struct cx231xx_fh *fh = file->private_data;
  1559. return videobuf_streamoff(&fh->vidq);
  1560. }
  1561. static int vidioc_g_ext_ctrls(struct file *file, void *priv,
  1562. struct v4l2_ext_controls *f)
  1563. {
  1564. struct cx231xx_fh *fh = priv;
  1565. struct cx231xx *dev = fh->dev;
  1566. dprintk(3, "enter vidioc_g_ext_ctrls()\n");
  1567. if (f->ctrl_class != V4L2_CTRL_CLASS_MPEG)
  1568. return -EINVAL;
  1569. dprintk(3, "exit vidioc_g_ext_ctrls()\n");
  1570. return cx2341x_ext_ctrls(&dev->mpeg_params, 0, f, VIDIOC_G_EXT_CTRLS);
  1571. }
  1572. static int vidioc_s_ext_ctrls(struct file *file, void *priv,
  1573. struct v4l2_ext_controls *f)
  1574. {
  1575. struct cx231xx_fh *fh = priv;
  1576. struct cx231xx *dev = fh->dev;
  1577. struct cx2341x_mpeg_params p;
  1578. int err;
  1579. dprintk(3, "enter vidioc_s_ext_ctrls()\n");
  1580. if (f->ctrl_class != V4L2_CTRL_CLASS_MPEG)
  1581. return -EINVAL;
  1582. p = dev->mpeg_params;
  1583. err = cx2341x_ext_ctrls(&p, 0, f, VIDIOC_TRY_EXT_CTRLS);
  1584. if (err == 0) {
  1585. err = cx2341x_update(dev, cx231xx_mbox_func,
  1586. &dev->mpeg_params, &p);
  1587. dev->mpeg_params = p;
  1588. }
  1589. return err;
  1590. return 0;
  1591. }
  1592. static int vidioc_try_ext_ctrls(struct file *file, void *priv,
  1593. struct v4l2_ext_controls *f)
  1594. {
  1595. struct cx231xx_fh *fh = priv;
  1596. struct cx231xx *dev = fh->dev;
  1597. struct cx2341x_mpeg_params p;
  1598. int err;
  1599. dprintk(3, "enter vidioc_try_ext_ctrls()\n");
  1600. if (f->ctrl_class != V4L2_CTRL_CLASS_MPEG)
  1601. return -EINVAL;
  1602. p = dev->mpeg_params;
  1603. err = cx2341x_ext_ctrls(&p, 0, f, VIDIOC_TRY_EXT_CTRLS);
  1604. dprintk(3, "exit vidioc_try_ext_ctrls() err=%d\n", err);
  1605. return err;
  1606. }
  1607. static int vidioc_log_status(struct file *file, void *priv)
  1608. {
  1609. struct cx231xx_fh *fh = priv;
  1610. struct cx231xx *dev = fh->dev;
  1611. char name[32 + 2];
  1612. snprintf(name, sizeof(name), "%s/2", dev->name);
  1613. dprintk(3,
  1614. "%s/2: ============ START LOG STATUS ============\n",
  1615. dev->name);
  1616. call_all(dev, core, log_status);
  1617. cx2341x_log_status(&dev->mpeg_params, name);
  1618. dprintk(3,
  1619. "%s/2: ============= END LOG STATUS =============\n",
  1620. dev->name);
  1621. return 0;
  1622. }
  1623. static int vidioc_querymenu(struct file *file, void *priv,
  1624. struct v4l2_querymenu *a)
  1625. {
  1626. struct cx231xx_fh *fh = priv;
  1627. struct cx231xx *dev = fh->dev;
  1628. dprintk(3, "enter vidioc_querymenu()\n");
  1629. dprintk(3, "exit vidioc_querymenu()\n");
  1630. return cx231xx_querymenu(dev, a);
  1631. }
  1632. static int vidioc_queryctrl(struct file *file, void *priv,
  1633. struct v4l2_queryctrl *c)
  1634. {
  1635. struct cx231xx_fh *fh = priv;
  1636. struct cx231xx *dev = fh->dev;
  1637. dprintk(3, "enter vidioc_queryctrl()\n");
  1638. dprintk(3, "exit vidioc_queryctrl()\n");
  1639. return cx231xx_queryctrl(dev, c);
  1640. }
  1641. static int mpeg_open(struct file *file)
  1642. {
  1643. int minor = video_devdata(file)->minor;
  1644. struct cx231xx *h, *dev = NULL;
  1645. /*struct list_head *list;*/
  1646. struct cx231xx_fh *fh;
  1647. /*u32 value = 0;*/
  1648. dprintk(2, "%s()\n", __func__);
  1649. list_for_each_entry(h, &cx231xx_devlist, devlist) {
  1650. if (h->v4l_device->minor == minor)
  1651. dev = h;
  1652. }
  1653. if (dev == NULL)
  1654. return -ENODEV;
  1655. mutex_lock(&dev->lock);
  1656. /* allocate + initialize per filehandle data */
  1657. fh = kzalloc(sizeof(*fh), GFP_KERNEL);
  1658. if (NULL == fh) {
  1659. mutex_unlock(&dev->lock);
  1660. return -ENOMEM;
  1661. }
  1662. file->private_data = fh;
  1663. fh->dev = dev;
  1664. videobuf_queue_vmalloc_init(&fh->vidq, &cx231xx_qops,
  1665. NULL, &dev->video_mode.slock,
  1666. V4L2_BUF_TYPE_VIDEO_CAPTURE, V4L2_FIELD_INTERLACED,
  1667. sizeof(struct cx231xx_buffer), fh, NULL);
  1668. /*
  1669. videobuf_queue_sg_init(&fh->vidq, &cx231xx_qops,
  1670. &dev->udev->dev, &dev->ts1.slock,
  1671. V4L2_BUF_TYPE_VIDEO_CAPTURE,
  1672. V4L2_FIELD_INTERLACED,
  1673. sizeof(struct cx231xx_buffer),
  1674. fh, NULL);
  1675. */
  1676. cx231xx_set_alt_setting(dev, INDEX_VANC, 1);
  1677. cx231xx_set_gpio_value(dev, 2, 0);
  1678. cx231xx_initialize_codec(dev);
  1679. mutex_unlock(&dev->lock);
  1680. cx231xx_start_TS1(dev);
  1681. return 0;
  1682. }
  1683. static int mpeg_release(struct file *file)
  1684. {
  1685. struct cx231xx_fh *fh = file->private_data;
  1686. struct cx231xx *dev = fh->dev;
  1687. dprintk(3, "mpeg_release()! dev=0x%p\n", dev);
  1688. if (!dev) {
  1689. dprintk(3, "abort!!!\n");
  1690. return 0;
  1691. }
  1692. mutex_lock(&dev->lock);
  1693. cx231xx_stop_TS1(dev);
  1694. /* do this before setting alternate! */
  1695. if (dev->USE_ISO)
  1696. cx231xx_uninit_isoc(dev);
  1697. else
  1698. cx231xx_uninit_bulk(dev);
  1699. cx231xx_set_mode(dev, CX231XX_SUSPEND);
  1700. cx231xx_api_cmd(fh->dev, CX2341X_ENC_STOP_CAPTURE, 3, 0,
  1701. CX231xx_END_NOW, CX231xx_MPEG_CAPTURE,
  1702. CX231xx_RAW_BITS_NONE);
  1703. /* FIXME: Review this crap */
  1704. /* Shut device down on last close */
  1705. if (atomic_cmpxchg(&fh->v4l_reading, 1, 0) == 1) {
  1706. if (atomic_dec_return(&dev->v4l_reader_count) == 0) {
  1707. /* stop mpeg capture */
  1708. msleep(500);
  1709. cx231xx_417_check_encoder(dev);
  1710. }
  1711. }
  1712. if (fh->vidq.streaming)
  1713. videobuf_streamoff(&fh->vidq);
  1714. if (fh->vidq.reading)
  1715. videobuf_read_stop(&fh->vidq);
  1716. videobuf_mmap_free(&fh->vidq);
  1717. file->private_data = NULL;
  1718. kfree(fh);
  1719. mutex_unlock(&dev->lock);
  1720. return 0;
  1721. }
  1722. static ssize_t mpeg_read(struct file *file, char __user *data,
  1723. size_t count, loff_t *ppos)
  1724. {
  1725. struct cx231xx_fh *fh = file->private_data;
  1726. struct cx231xx *dev = fh->dev;
  1727. /* Deal w/ A/V decoder * and mpeg encoder sync issues. */
  1728. /* Start mpeg encoder on first read. */
  1729. if (atomic_cmpxchg(&fh->v4l_reading, 0, 1) == 0) {
  1730. if (atomic_inc_return(&dev->v4l_reader_count) == 1) {
  1731. if (cx231xx_initialize_codec(dev) < 0)
  1732. return -EINVAL;
  1733. }
  1734. }
  1735. return videobuf_read_stream(&fh->vidq, data, count, ppos, 0,
  1736. file->f_flags & O_NONBLOCK);
  1737. }
  1738. static unsigned int mpeg_poll(struct file *file,
  1739. struct poll_table_struct *wait)
  1740. {
  1741. struct cx231xx_fh *fh = file->private_data;
  1742. /*struct cx231xx *dev = fh->dev;*/
  1743. /*dprintk(2, "%s\n", __func__);*/
  1744. return videobuf_poll_stream(file, &fh->vidq, wait);
  1745. }
  1746. static int mpeg_mmap(struct file *file, struct vm_area_struct *vma)
  1747. {
  1748. struct cx231xx_fh *fh = file->private_data;
  1749. struct cx231xx *dev = fh->dev;
  1750. dprintk(2, "%s()\n", __func__);
  1751. return videobuf_mmap_mapper(&fh->vidq, vma);
  1752. }
  1753. static struct v4l2_file_operations mpeg_fops = {
  1754. .owner = THIS_MODULE,
  1755. .open = mpeg_open,
  1756. .release = mpeg_release,
  1757. .read = mpeg_read,
  1758. .poll = mpeg_poll,
  1759. .mmap = mpeg_mmap,
  1760. .ioctl = video_ioctl2,
  1761. };
  1762. static const struct v4l2_ioctl_ops mpeg_ioctl_ops = {
  1763. .vidioc_s_std = vidioc_s_std,
  1764. .vidioc_g_std = vidioc_g_std,
  1765. .vidioc_enum_input = vidioc_enum_input,
  1766. .vidioc_enumaudio = vidioc_enumaudio,
  1767. .vidioc_g_audio = vidioc_g_audio,
  1768. .vidioc_g_input = vidioc_g_input,
  1769. .vidioc_s_input = vidioc_s_input,
  1770. .vidioc_g_tuner = vidioc_g_tuner,
  1771. .vidioc_s_tuner = vidioc_s_tuner,
  1772. .vidioc_g_frequency = vidioc_g_frequency,
  1773. .vidioc_s_frequency = vidioc_s_frequency,
  1774. .vidioc_s_ctrl = vidioc_s_ctrl,
  1775. .vidioc_querycap = vidioc_querycap,
  1776. .vidioc_enum_fmt_vid_cap = vidioc_enum_fmt_vid_cap,
  1777. .vidioc_g_fmt_vid_cap = vidioc_g_fmt_vid_cap,
  1778. .vidioc_try_fmt_vid_cap = vidioc_try_fmt_vid_cap,
  1779. .vidioc_s_fmt_vid_cap = vidioc_s_fmt_vid_cap,
  1780. .vidioc_reqbufs = vidioc_reqbufs,
  1781. .vidioc_querybuf = vidioc_querybuf,
  1782. .vidioc_qbuf = vidioc_qbuf,
  1783. .vidioc_dqbuf = vidioc_dqbuf,
  1784. .vidioc_streamon = vidioc_streamon,
  1785. .vidioc_streamoff = vidioc_streamoff,
  1786. .vidioc_g_ext_ctrls = vidioc_g_ext_ctrls,
  1787. .vidioc_s_ext_ctrls = vidioc_s_ext_ctrls,
  1788. .vidioc_try_ext_ctrls = vidioc_try_ext_ctrls,
  1789. .vidioc_log_status = vidioc_log_status,
  1790. .vidioc_querymenu = vidioc_querymenu,
  1791. .vidioc_queryctrl = vidioc_queryctrl,
  1792. /* .vidioc_g_chip_ident = cx231xx_g_chip_ident,*/
  1793. #ifdef CONFIG_VIDEO_ADV_DEBUG
  1794. /* .vidioc_g_register = cx231xx_g_register,*/
  1795. /* .vidioc_s_register = cx231xx_s_register,*/
  1796. #endif
  1797. };
  1798. static struct video_device cx231xx_mpeg_template = {
  1799. .name = "cx231xx",
  1800. .fops = &mpeg_fops,
  1801. .ioctl_ops = &mpeg_ioctl_ops,
  1802. .minor = -1,
  1803. .tvnorms = CX231xx_NORMS,
  1804. .current_norm = V4L2_STD_NTSC_M,
  1805. };
  1806. void cx231xx_417_unregister(struct cx231xx *dev)
  1807. {
  1808. dprintk(1, "%s()\n", __func__);
  1809. dprintk(3, "%s()\n", __func__);
  1810. if (dev->v4l_device) {
  1811. if (-1 != dev->v4l_device->minor)
  1812. video_unregister_device(dev->v4l_device);
  1813. else
  1814. video_device_release(dev->v4l_device);
  1815. dev->v4l_device = NULL;
  1816. }
  1817. }
  1818. static struct video_device *cx231xx_video_dev_alloc(
  1819. struct cx231xx *dev,
  1820. struct usb_device *usbdev,
  1821. struct video_device *template,
  1822. char *type)
  1823. {
  1824. struct video_device *vfd;
  1825. dprintk(1, "%s()\n", __func__);
  1826. vfd = video_device_alloc();
  1827. if (NULL == vfd)
  1828. return NULL;
  1829. *vfd = *template;
  1830. vfd->minor = -1;
  1831. snprintf(vfd->name, sizeof(vfd->name), "%s %s (%s)", dev->name,
  1832. type, cx231xx_boards[dev->model].name);
  1833. vfd->v4l2_dev = &dev->v4l2_dev;
  1834. vfd->release = video_device_release;
  1835. return vfd;
  1836. }
  1837. int cx231xx_417_register(struct cx231xx *dev)
  1838. {
  1839. /* FIXME: Port1 hardcoded here */
  1840. int err = -ENODEV;
  1841. struct cx231xx_tsport *tsport = &dev->ts1;
  1842. dprintk(1, "%s()\n", __func__);
  1843. /* Set default TV standard */
  1844. dev->encodernorm = cx231xx_tvnorms[0];
  1845. if (dev->encodernorm.id & V4L2_STD_525_60)
  1846. tsport->height = 480;
  1847. else
  1848. tsport->height = 576;
  1849. tsport->width = 720;
  1850. cx2341x_fill_defaults(&dev->mpeg_params);
  1851. dev->norm = V4L2_STD_NTSC;
  1852. dev->mpeg_params.port = CX2341X_PORT_SERIAL;
  1853. /* Allocate and initialize V4L video device */
  1854. dev->v4l_device = cx231xx_video_dev_alloc(dev,
  1855. dev->udev, &cx231xx_mpeg_template, "mpeg");
  1856. err = video_register_device(dev->v4l_device,
  1857. VFL_TYPE_GRABBER, -1);
  1858. if (err < 0) {
  1859. dprintk(3, "%s: can't register mpeg device\n", dev->name);
  1860. return err;
  1861. }
  1862. dprintk(3, "%s: registered device video%d [mpeg]\n",
  1863. dev->name, dev->v4l_device->num);
  1864. return 0;
  1865. }
  1866. MODULE_FIRMWARE(CX231xx_FIRM_IMAGE_NAME);