fimc-core.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733
  1. /*
  2. * Copyright (C) 2010 - 2012 Samsung Electronics Co., Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #ifndef FIMC_CORE_H_
  9. #define FIMC_CORE_H_
  10. /*#define DEBUG*/
  11. #include <linux/platform_device.h>
  12. #include <linux/sched.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/types.h>
  15. #include <linux/videodev2.h>
  16. #include <linux/io.h>
  17. #include <linux/sizes.h>
  18. #include <media/media-entity.h>
  19. #include <media/videobuf2-core.h>
  20. #include <media/v4l2-ctrls.h>
  21. #include <media/v4l2-device.h>
  22. #include <media/v4l2-mem2mem.h>
  23. #include <media/v4l2-mediabus.h>
  24. #include <media/s5p_fimc.h>
  25. #define dbg(fmt, args...) \
  26. pr_debug("%s:%d: " fmt "\n", __func__, __LINE__, ##args)
  27. /* Time to wait for next frame VSYNC interrupt while stopping operation. */
  28. #define FIMC_SHUTDOWN_TIMEOUT ((100*HZ)/1000)
  29. #define MAX_FIMC_CLOCKS 2
  30. #define FIMC_MODULE_NAME "s5p-fimc"
  31. #define FIMC_MAX_DEVS 4
  32. #define FIMC_MAX_OUT_BUFS 4
  33. #define SCALER_MAX_HRATIO 64
  34. #define SCALER_MAX_VRATIO 64
  35. #define DMA_MIN_SIZE 8
  36. #define FIMC_CAMIF_MAX_HEIGHT 0x2000
  37. #define FIMC_MAX_JPEG_BUF_SIZE (10 * SZ_1M)
  38. #define FIMC_MAX_PLANES 3
  39. /* indices to the clocks array */
  40. enum {
  41. CLK_BUS,
  42. CLK_GATE,
  43. };
  44. enum fimc_dev_flags {
  45. ST_LPM,
  46. /* m2m node */
  47. ST_M2M_RUN,
  48. ST_M2M_PEND,
  49. ST_M2M_SUSPENDING,
  50. ST_M2M_SUSPENDED,
  51. /* capture node */
  52. ST_CAPT_PEND,
  53. ST_CAPT_RUN,
  54. ST_CAPT_STREAM,
  55. ST_CAPT_ISP_STREAM,
  56. ST_CAPT_SUSPENDED,
  57. ST_CAPT_SHUT,
  58. ST_CAPT_BUSY,
  59. ST_CAPT_APPLY_CFG,
  60. ST_CAPT_JPEG,
  61. };
  62. #define fimc_m2m_active(dev) test_bit(ST_M2M_RUN, &(dev)->state)
  63. #define fimc_m2m_pending(dev) test_bit(ST_M2M_PEND, &(dev)->state)
  64. #define fimc_capture_running(dev) test_bit(ST_CAPT_RUN, &(dev)->state)
  65. #define fimc_capture_pending(dev) test_bit(ST_CAPT_PEND, &(dev)->state)
  66. #define fimc_capture_busy(dev) test_bit(ST_CAPT_BUSY, &(dev)->state)
  67. enum fimc_datapath {
  68. FIMC_IO_NONE,
  69. FIMC_IO_CAMERA,
  70. FIMC_IO_DMA,
  71. FIMC_IO_LCDFIFO,
  72. FIMC_IO_WRITEBACK,
  73. FIMC_IO_ISP,
  74. };
  75. enum fimc_color_fmt {
  76. FIMC_FMT_RGB444 = 0x10,
  77. FIMC_FMT_RGB555,
  78. FIMC_FMT_RGB565,
  79. FIMC_FMT_RGB666,
  80. FIMC_FMT_RGB888,
  81. FIMC_FMT_RGB30_LOCAL,
  82. FIMC_FMT_YCBCR420 = 0x20,
  83. FIMC_FMT_YCBYCR422,
  84. FIMC_FMT_YCRYCB422,
  85. FIMC_FMT_CBYCRY422,
  86. FIMC_FMT_CRYCBY422,
  87. FIMC_FMT_YCBCR444_LOCAL,
  88. FIMC_FMT_RAW8 = 0x40,
  89. FIMC_FMT_RAW10,
  90. FIMC_FMT_RAW12,
  91. FIMC_FMT_JPEG = 0x80,
  92. FIMC_FMT_YUYV_JPEG = 0x100,
  93. };
  94. #define fimc_fmt_is_user_defined(x) (!!((x) & 0x180))
  95. #define fimc_fmt_is_rgb(x) (!!((x) & 0x10))
  96. #define IS_M2M(__strt) ((__strt) == V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE || \
  97. __strt == V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE)
  98. /* The hardware context state. */
  99. #define FIMC_PARAMS (1 << 0)
  100. #define FIMC_COMPOSE (1 << 1)
  101. #define FIMC_CTX_M2M (1 << 16)
  102. #define FIMC_CTX_CAP (1 << 17)
  103. #define FIMC_CTX_SHUT (1 << 18)
  104. /* Image conversion flags */
  105. #define FIMC_IN_DMA_ACCESS_TILED (1 << 0)
  106. #define FIMC_IN_DMA_ACCESS_LINEAR (0 << 0)
  107. #define FIMC_OUT_DMA_ACCESS_TILED (1 << 1)
  108. #define FIMC_OUT_DMA_ACCESS_LINEAR (0 << 1)
  109. #define FIMC_SCAN_MODE_PROGRESSIVE (0 << 2)
  110. #define FIMC_SCAN_MODE_INTERLACED (1 << 2)
  111. /*
  112. * YCbCr data dynamic range for RGB-YUV color conversion.
  113. * Y/Cb/Cr: (0 ~ 255) */
  114. #define FIMC_COLOR_RANGE_WIDE (0 << 3)
  115. /* Y (16 ~ 235), Cb/Cr (16 ~ 240) */
  116. #define FIMC_COLOR_RANGE_NARROW (1 << 3)
  117. /**
  118. * struct fimc_fmt - the driver's internal color format data
  119. * @mbus_code: Media Bus pixel code, -1 if not applicable
  120. * @name: format description
  121. * @fourcc: the fourcc code for this format, 0 if not applicable
  122. * @color: the corresponding fimc_color_fmt
  123. * @memplanes: number of physically non-contiguous data planes
  124. * @colplanes: number of physically contiguous data planes
  125. * @depth: per plane driver's private 'number of bits per pixel'
  126. * @mdataplanes: bitmask indicating meta data plane(s), (1 << plane_no)
  127. * @flags: flags indicating which operation mode format applies to
  128. */
  129. struct fimc_fmt {
  130. enum v4l2_mbus_pixelcode mbus_code;
  131. char *name;
  132. u32 fourcc;
  133. u32 color;
  134. u16 memplanes;
  135. u16 colplanes;
  136. u8 depth[VIDEO_MAX_PLANES];
  137. u16 mdataplanes;
  138. u16 flags;
  139. #define FMT_FLAGS_CAM (1 << 0)
  140. #define FMT_FLAGS_M2M_IN (1 << 1)
  141. #define FMT_FLAGS_M2M_OUT (1 << 2)
  142. #define FMT_FLAGS_M2M (1 << 1 | 1 << 2)
  143. #define FMT_HAS_ALPHA (1 << 3)
  144. #define FMT_FLAGS_COMPRESSED (1 << 4)
  145. };
  146. /**
  147. * struct fimc_dma_offset - pixel offset information for DMA
  148. * @y_h: y value horizontal offset
  149. * @y_v: y value vertical offset
  150. * @cb_h: cb value horizontal offset
  151. * @cb_v: cb value vertical offset
  152. * @cr_h: cr value horizontal offset
  153. * @cr_v: cr value vertical offset
  154. */
  155. struct fimc_dma_offset {
  156. int y_h;
  157. int y_v;
  158. int cb_h;
  159. int cb_v;
  160. int cr_h;
  161. int cr_v;
  162. };
  163. /**
  164. * struct fimc_effect - color effect information
  165. * @type: effect type
  166. * @pat_cb: cr value when type is "arbitrary"
  167. * @pat_cr: cr value when type is "arbitrary"
  168. */
  169. struct fimc_effect {
  170. u32 type;
  171. u8 pat_cb;
  172. u8 pat_cr;
  173. };
  174. /**
  175. * struct fimc_scaler - the configuration data for FIMC inetrnal scaler
  176. * @scaleup_h: flag indicating scaling up horizontally
  177. * @scaleup_v: flag indicating scaling up vertically
  178. * @copy_mode: flag indicating transparent DMA transfer (no scaling
  179. * and color format conversion)
  180. * @enabled: flag indicating if the scaler is used
  181. * @hfactor: horizontal shift factor
  182. * @vfactor: vertical shift factor
  183. * @pre_hratio: horizontal ratio of the prescaler
  184. * @pre_vratio: vertical ratio of the prescaler
  185. * @pre_dst_width: the prescaler's destination width
  186. * @pre_dst_height: the prescaler's destination height
  187. * @main_hratio: the main scaler's horizontal ratio
  188. * @main_vratio: the main scaler's vertical ratio
  189. * @real_width: source pixel (width - offset)
  190. * @real_height: source pixel (height - offset)
  191. */
  192. struct fimc_scaler {
  193. unsigned int scaleup_h:1;
  194. unsigned int scaleup_v:1;
  195. unsigned int copy_mode:1;
  196. unsigned int enabled:1;
  197. u32 hfactor;
  198. u32 vfactor;
  199. u32 pre_hratio;
  200. u32 pre_vratio;
  201. u32 pre_dst_width;
  202. u32 pre_dst_height;
  203. u32 main_hratio;
  204. u32 main_vratio;
  205. u32 real_width;
  206. u32 real_height;
  207. };
  208. /**
  209. * struct fimc_addr - the FIMC physical address set for DMA
  210. * @y: luminance plane physical address
  211. * @cb: Cb plane physical address
  212. * @cr: Cr plane physical address
  213. */
  214. struct fimc_addr {
  215. u32 y;
  216. u32 cb;
  217. u32 cr;
  218. };
  219. /**
  220. * struct fimc_vid_buffer - the driver's video buffer
  221. * @vb: v4l videobuf buffer
  222. * @list: linked list structure for buffer queue
  223. * @paddr: precalculated physical address set
  224. * @index: buffer index for the output DMA engine
  225. */
  226. struct fimc_vid_buffer {
  227. struct vb2_buffer vb;
  228. struct list_head list;
  229. struct fimc_addr paddr;
  230. int index;
  231. };
  232. /**
  233. * struct fimc_frame - source/target frame properties
  234. * @f_width: image full width (virtual screen size)
  235. * @f_height: image full height (virtual screen size)
  236. * @o_width: original image width as set by S_FMT
  237. * @o_height: original image height as set by S_FMT
  238. * @offs_h: image horizontal pixel offset
  239. * @offs_v: image vertical pixel offset
  240. * @width: image pixel width
  241. * @height: image pixel weight
  242. * @payload: image size in bytes (w x h x bpp)
  243. * @bytesperline: bytesperline value for each plane
  244. * @paddr: image frame buffer physical addresses
  245. * @dma_offset: DMA offset in bytes
  246. * @fmt: fimc color format pointer
  247. */
  248. struct fimc_frame {
  249. u32 f_width;
  250. u32 f_height;
  251. u32 o_width;
  252. u32 o_height;
  253. u32 offs_h;
  254. u32 offs_v;
  255. u32 width;
  256. u32 height;
  257. unsigned int payload[VIDEO_MAX_PLANES];
  258. unsigned int bytesperline[VIDEO_MAX_PLANES];
  259. struct fimc_addr paddr;
  260. struct fimc_dma_offset dma_offset;
  261. struct fimc_fmt *fmt;
  262. u8 alpha;
  263. };
  264. /**
  265. * struct fimc_m2m_device - v4l2 memory-to-memory device data
  266. * @vfd: the video device node for v4l2 m2m mode
  267. * @m2m_dev: v4l2 memory-to-memory device data
  268. * @ctx: hardware context data
  269. * @refcnt: the reference counter
  270. */
  271. struct fimc_m2m_device {
  272. struct video_device vfd;
  273. struct v4l2_m2m_dev *m2m_dev;
  274. struct fimc_ctx *ctx;
  275. int refcnt;
  276. };
  277. #define FIMC_SD_PAD_SINK 0
  278. #define FIMC_SD_PAD_SOURCE 1
  279. #define FIMC_SD_PADS_NUM 2
  280. /**
  281. * struct fimc_vid_cap - camera capture device information
  282. * @ctx: hardware context data
  283. * @vfd: video device node for camera capture mode
  284. * @subdev: subdev exposing the FIMC processing block
  285. * @vd_pad: fimc video capture node pad
  286. * @sd_pads: fimc video processing block pads
  287. * @mf: media bus format at the FIMC camera input (and the scaler output) pad
  288. * @pending_buf_q: the pending buffer queue head
  289. * @active_buf_q: the queue head of buffers scheduled in hardware
  290. * @vbq: the capture am video buffer queue
  291. * @active_buf_cnt: number of video buffers scheduled in hardware
  292. * @buf_index: index for managing the output DMA buffers
  293. * @frame_count: the frame counter for statistics
  294. * @reqbufs_count: the number of buffers requested in REQBUFS ioctl
  295. * @input_index: input (camera sensor) index
  296. * @refcnt: driver's private reference counter
  297. * @input: capture input type, grp_id of the attached subdev
  298. * @user_subdev_api: true if subdevs are not configured by the host driver
  299. */
  300. struct fimc_vid_cap {
  301. struct fimc_ctx *ctx;
  302. struct vb2_alloc_ctx *alloc_ctx;
  303. struct video_device vfd;
  304. struct v4l2_subdev subdev;
  305. struct media_pad vd_pad;
  306. struct v4l2_mbus_framefmt mf;
  307. struct media_pad sd_pads[FIMC_SD_PADS_NUM];
  308. struct list_head pending_buf_q;
  309. struct list_head active_buf_q;
  310. struct vb2_queue vbq;
  311. int active_buf_cnt;
  312. int buf_index;
  313. unsigned int frame_count;
  314. unsigned int reqbufs_count;
  315. int input_index;
  316. int refcnt;
  317. u32 input;
  318. bool user_subdev_api;
  319. };
  320. /**
  321. * struct fimc_pix_limit - image pixel size limits in various IP configurations
  322. *
  323. * @scaler_en_w: max input pixel width when the scaler is enabled
  324. * @scaler_dis_w: max input pixel width when the scaler is disabled
  325. * @in_rot_en_h: max input width with the input rotator is on
  326. * @in_rot_dis_w: max input width with the input rotator is off
  327. * @out_rot_en_w: max output width with the output rotator on
  328. * @out_rot_dis_w: max output width with the output rotator off
  329. */
  330. struct fimc_pix_limit {
  331. u16 scaler_en_w;
  332. u16 scaler_dis_w;
  333. u16 in_rot_en_h;
  334. u16 in_rot_dis_w;
  335. u16 out_rot_en_w;
  336. u16 out_rot_dis_w;
  337. };
  338. /**
  339. * struct fimc_variant - FIMC device variant information
  340. * @pix_hoff: indicate whether horizontal offset is in pixels or in bytes
  341. * @has_inp_rot: set if has input rotator
  342. * @has_out_rot: set if has output rotator
  343. * @has_cistatus2: 1 if CISTATUS2 register is present in this IP revision
  344. * @has_mainscaler_ext: 1 if extended mainscaler ratios in CIEXTEN register
  345. * are present in this IP revision
  346. * @has_cam_if: set if this instance has a camera input interface
  347. * @has_isp_wb: set if this instance has ISP writeback input
  348. * @pix_limit: pixel size constraints for the scaler
  349. * @min_inp_pixsize: minimum input pixel size
  350. * @min_out_pixsize: minimum output pixel size
  351. * @hor_offs_align: horizontal pixel offset aligment
  352. * @min_vsize_align: minimum vertical pixel size alignment
  353. * @out_buf_count: the number of buffers in output DMA sequence
  354. */
  355. struct fimc_variant {
  356. unsigned int pix_hoff:1;
  357. unsigned int has_inp_rot:1;
  358. unsigned int has_out_rot:1;
  359. unsigned int has_cistatus2:1;
  360. unsigned int has_mainscaler_ext:1;
  361. unsigned int has_cam_if:1;
  362. unsigned int has_isp_wb:1;
  363. unsigned int has_alpha:1;
  364. const struct fimc_pix_limit *pix_limit;
  365. u16 min_inp_pixsize;
  366. u16 min_out_pixsize;
  367. u16 hor_offs_align;
  368. u16 min_vsize_align;
  369. u16 out_buf_count;
  370. };
  371. /**
  372. * struct fimc_drvdata - per device type driver data
  373. * @variant: variant information for this device
  374. * @num_entities: number of fimc instances available in a SoC
  375. * @lclk_frequency: local bus clock frequency
  376. */
  377. struct fimc_drvdata {
  378. const struct fimc_variant *variant[FIMC_MAX_DEVS];
  379. int num_entities;
  380. unsigned long lclk_frequency;
  381. };
  382. #define fimc_get_drvdata(_pdev) \
  383. ((struct fimc_drvdata *) platform_get_device_id(_pdev)->driver_data)
  384. struct fimc_ctx;
  385. /**
  386. * struct fimc_dev - abstraction for FIMC entity
  387. * @slock: the spinlock protecting this data structure
  388. * @lock: the mutex protecting this data structure
  389. * @pdev: pointer to the FIMC platform device
  390. * @pdata: pointer to the device platform data
  391. * @variant: the IP variant information
  392. * @id: FIMC device index (0..FIMC_MAX_DEVS)
  393. * @clock: clocks required for FIMC operation
  394. * @regs: the mapped hardware registers
  395. * @irq_queue: interrupt handler waitqueue
  396. * @v4l2_dev: root v4l2_device
  397. * @m2m: memory-to-memory V4L2 device information
  398. * @vid_cap: camera capture device information
  399. * @state: flags used to synchronize m2m and capture mode operation
  400. * @alloc_ctx: videobuf2 memory allocator context
  401. * @pipeline: fimc video capture pipeline data structure
  402. */
  403. struct fimc_dev {
  404. spinlock_t slock;
  405. struct mutex lock;
  406. struct platform_device *pdev;
  407. struct s5p_platform_fimc *pdata;
  408. const struct fimc_variant *variant;
  409. u16 id;
  410. struct clk *clock[MAX_FIMC_CLOCKS];
  411. void __iomem *regs;
  412. wait_queue_head_t irq_queue;
  413. struct v4l2_device *v4l2_dev;
  414. struct fimc_m2m_device m2m;
  415. struct fimc_vid_cap vid_cap;
  416. unsigned long state;
  417. struct vb2_alloc_ctx *alloc_ctx;
  418. struct fimc_pipeline pipeline;
  419. const struct fimc_pipeline_ops *pipeline_ops;
  420. };
  421. /**
  422. * struct fimc_ctrls - v4l2 controls structure
  423. * @handler: the control handler
  424. * @colorfx: image effect control
  425. * @colorfx_cbcr: Cb/Cr coefficients control
  426. * @rotate: image rotation control
  427. * @hflip: horizontal flip control
  428. * @vflip: vertical flip control
  429. * @alpha: RGB alpha control
  430. * @ready: true if @handler is initialized
  431. */
  432. struct fimc_ctrls {
  433. struct v4l2_ctrl_handler handler;
  434. struct {
  435. struct v4l2_ctrl *colorfx;
  436. struct v4l2_ctrl *colorfx_cbcr;
  437. };
  438. struct v4l2_ctrl *rotate;
  439. struct v4l2_ctrl *hflip;
  440. struct v4l2_ctrl *vflip;
  441. struct v4l2_ctrl *alpha;
  442. bool ready;
  443. };
  444. /**
  445. * fimc_ctx - the device context data
  446. * @s_frame: source frame properties
  447. * @d_frame: destination frame properties
  448. * @out_order_1p: output 1-plane YCBCR order
  449. * @out_order_2p: output 2-plane YCBCR order
  450. * @in_order_1p input 1-plane YCBCR order
  451. * @in_order_2p: input 2-plane YCBCR order
  452. * @in_path: input mode (DMA or camera)
  453. * @out_path: output mode (DMA or FIFO)
  454. * @scaler: image scaler properties
  455. * @effect: image effect
  456. * @rotation: image clockwise rotation in degrees
  457. * @hflip: indicates image horizontal flip if set
  458. * @vflip: indicates image vertical flip if set
  459. * @flags: additional flags for image conversion
  460. * @state: flags to keep track of user configuration
  461. * @fimc_dev: the FIMC device this context applies to
  462. * @m2m_ctx: memory-to-memory device context
  463. * @fh: v4l2 file handle
  464. * @ctrls: v4l2 controls structure
  465. */
  466. struct fimc_ctx {
  467. struct fimc_frame s_frame;
  468. struct fimc_frame d_frame;
  469. u32 out_order_1p;
  470. u32 out_order_2p;
  471. u32 in_order_1p;
  472. u32 in_order_2p;
  473. enum fimc_datapath in_path;
  474. enum fimc_datapath out_path;
  475. struct fimc_scaler scaler;
  476. struct fimc_effect effect;
  477. int rotation;
  478. unsigned int hflip:1;
  479. unsigned int vflip:1;
  480. u32 flags;
  481. u32 state;
  482. struct fimc_dev *fimc_dev;
  483. struct v4l2_m2m_ctx *m2m_ctx;
  484. struct v4l2_fh fh;
  485. struct fimc_ctrls ctrls;
  486. };
  487. #define fh_to_ctx(__fh) container_of(__fh, struct fimc_ctx, fh)
  488. static inline void set_frame_bounds(struct fimc_frame *f, u32 width, u32 height)
  489. {
  490. f->o_width = width;
  491. f->o_height = height;
  492. f->f_width = width;
  493. f->f_height = height;
  494. }
  495. static inline void set_frame_crop(struct fimc_frame *f,
  496. u32 left, u32 top, u32 width, u32 height)
  497. {
  498. f->offs_h = left;
  499. f->offs_v = top;
  500. f->width = width;
  501. f->height = height;
  502. }
  503. static inline u32 fimc_get_format_depth(struct fimc_fmt *ff)
  504. {
  505. u32 i, depth = 0;
  506. if (ff != NULL)
  507. for (i = 0; i < ff->colplanes; i++)
  508. depth += ff->depth[i];
  509. return depth;
  510. }
  511. static inline bool fimc_capture_active(struct fimc_dev *fimc)
  512. {
  513. unsigned long flags;
  514. bool ret;
  515. spin_lock_irqsave(&fimc->slock, flags);
  516. ret = !!(fimc->state & (1 << ST_CAPT_RUN) ||
  517. fimc->state & (1 << ST_CAPT_PEND));
  518. spin_unlock_irqrestore(&fimc->slock, flags);
  519. return ret;
  520. }
  521. static inline void fimc_ctx_state_set(u32 state, struct fimc_ctx *ctx)
  522. {
  523. unsigned long flags;
  524. spin_lock_irqsave(&ctx->fimc_dev->slock, flags);
  525. ctx->state |= state;
  526. spin_unlock_irqrestore(&ctx->fimc_dev->slock, flags);
  527. }
  528. static inline bool fimc_ctx_state_is_set(u32 mask, struct fimc_ctx *ctx)
  529. {
  530. unsigned long flags;
  531. bool ret;
  532. spin_lock_irqsave(&ctx->fimc_dev->slock, flags);
  533. ret = (ctx->state & mask) == mask;
  534. spin_unlock_irqrestore(&ctx->fimc_dev->slock, flags);
  535. return ret;
  536. }
  537. static inline int tiled_fmt(struct fimc_fmt *fmt)
  538. {
  539. return fmt->fourcc == V4L2_PIX_FMT_NV12MT;
  540. }
  541. static inline bool fimc_jpeg_fourcc(u32 pixelformat)
  542. {
  543. return (pixelformat == V4L2_PIX_FMT_JPEG ||
  544. pixelformat == V4L2_PIX_FMT_S5C_UYVY_JPG);
  545. }
  546. static inline bool fimc_user_defined_mbus_fmt(u32 code)
  547. {
  548. return (code == V4L2_MBUS_FMT_JPEG_1X8 ||
  549. code == V4L2_MBUS_FMT_S5C_UYVY_JPEG_1X8);
  550. }
  551. /* Return the alpha component bit mask */
  552. static inline int fimc_get_alpha_mask(struct fimc_fmt *fmt)
  553. {
  554. switch (fmt->color) {
  555. case FIMC_FMT_RGB444: return 0x0f;
  556. case FIMC_FMT_RGB555: return 0x01;
  557. case FIMC_FMT_RGB888: return 0xff;
  558. default: return 0;
  559. };
  560. }
  561. static inline struct fimc_frame *ctx_get_frame(struct fimc_ctx *ctx,
  562. enum v4l2_buf_type type)
  563. {
  564. struct fimc_frame *frame;
  565. if (V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE == type) {
  566. if (fimc_ctx_state_is_set(FIMC_CTX_M2M, ctx))
  567. frame = &ctx->s_frame;
  568. else
  569. return ERR_PTR(-EINVAL);
  570. } else if (V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE == type) {
  571. frame = &ctx->d_frame;
  572. } else {
  573. v4l2_err(ctx->fimc_dev->v4l2_dev,
  574. "Wrong buffer/video queue type (%d)\n", type);
  575. return ERR_PTR(-EINVAL);
  576. }
  577. return frame;
  578. }
  579. /* -----------------------------------------------------*/
  580. /* fimc-core.c */
  581. int fimc_vidioc_enum_fmt_mplane(struct file *file, void *priv,
  582. struct v4l2_fmtdesc *f);
  583. int fimc_ctrls_create(struct fimc_ctx *ctx);
  584. void fimc_ctrls_delete(struct fimc_ctx *ctx);
  585. void fimc_ctrls_activate(struct fimc_ctx *ctx, bool active);
  586. void fimc_alpha_ctrl_update(struct fimc_ctx *ctx);
  587. void __fimc_get_format(struct fimc_frame *frame, struct v4l2_format *f);
  588. void fimc_adjust_mplane_format(struct fimc_fmt *fmt, u32 width, u32 height,
  589. struct v4l2_pix_format_mplane *pix);
  590. struct fimc_fmt *fimc_find_format(const u32 *pixelformat, const u32 *mbus_code,
  591. unsigned int mask, int index);
  592. struct fimc_fmt *fimc_get_format(unsigned int index);
  593. int fimc_check_scaler_ratio(struct fimc_ctx *ctx, int sw, int sh,
  594. int dw, int dh, int rotation);
  595. int fimc_set_scaler_info(struct fimc_ctx *ctx);
  596. int fimc_prepare_config(struct fimc_ctx *ctx, u32 flags);
  597. int fimc_prepare_addr(struct fimc_ctx *ctx, struct vb2_buffer *vb,
  598. struct fimc_frame *frame, struct fimc_addr *paddr);
  599. void fimc_prepare_dma_offset(struct fimc_ctx *ctx, struct fimc_frame *f);
  600. void fimc_set_yuv_order(struct fimc_ctx *ctx);
  601. void fimc_capture_irq_handler(struct fimc_dev *fimc, int deq_buf);
  602. int fimc_register_m2m_device(struct fimc_dev *fimc,
  603. struct v4l2_device *v4l2_dev);
  604. void fimc_unregister_m2m_device(struct fimc_dev *fimc);
  605. int fimc_register_driver(void);
  606. void fimc_unregister_driver(void);
  607. /* -----------------------------------------------------*/
  608. /* fimc-m2m.c */
  609. void fimc_m2m_job_finish(struct fimc_ctx *ctx, int vb_state);
  610. /* -----------------------------------------------------*/
  611. /* fimc-capture.c */
  612. int fimc_initialize_capture_subdev(struct fimc_dev *fimc);
  613. void fimc_unregister_capture_subdev(struct fimc_dev *fimc);
  614. int fimc_capture_ctrls_create(struct fimc_dev *fimc);
  615. void fimc_sensor_notify(struct v4l2_subdev *sd, unsigned int notification,
  616. void *arg);
  617. int fimc_capture_suspend(struct fimc_dev *fimc);
  618. int fimc_capture_resume(struct fimc_dev *fimc);
  619. /*
  620. * Buffer list manipulation functions. Must be called with fimc.slock held.
  621. */
  622. /**
  623. * fimc_active_queue_add - add buffer to the capture active buffers queue
  624. * @buf: buffer to add to the active buffers list
  625. */
  626. static inline void fimc_active_queue_add(struct fimc_vid_cap *vid_cap,
  627. struct fimc_vid_buffer *buf)
  628. {
  629. list_add_tail(&buf->list, &vid_cap->active_buf_q);
  630. vid_cap->active_buf_cnt++;
  631. }
  632. /**
  633. * fimc_active_queue_pop - pop buffer from the capture active buffers queue
  634. *
  635. * The caller must assure the active_buf_q list is not empty.
  636. */
  637. static inline struct fimc_vid_buffer *fimc_active_queue_pop(
  638. struct fimc_vid_cap *vid_cap)
  639. {
  640. struct fimc_vid_buffer *buf;
  641. buf = list_entry(vid_cap->active_buf_q.next,
  642. struct fimc_vid_buffer, list);
  643. list_del(&buf->list);
  644. vid_cap->active_buf_cnt--;
  645. return buf;
  646. }
  647. /**
  648. * fimc_pending_queue_add - add buffer to the capture pending buffers queue
  649. * @buf: buffer to add to the pending buffers list
  650. */
  651. static inline void fimc_pending_queue_add(struct fimc_vid_cap *vid_cap,
  652. struct fimc_vid_buffer *buf)
  653. {
  654. list_add_tail(&buf->list, &vid_cap->pending_buf_q);
  655. }
  656. /**
  657. * fimc_pending_queue_pop - pop buffer from the capture pending buffers queue
  658. *
  659. * The caller must assure the pending_buf_q list is not empty.
  660. */
  661. static inline struct fimc_vid_buffer *fimc_pending_queue_pop(
  662. struct fimc_vid_cap *vid_cap)
  663. {
  664. struct fimc_vid_buffer *buf;
  665. buf = list_entry(vid_cap->pending_buf_q.next,
  666. struct fimc_vid_buffer, list);
  667. list_del(&buf->list);
  668. return buf;
  669. }
  670. #endif /* FIMC_CORE_H_ */