vpss.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550
  1. /*
  2. * Copyright (C) 2009 Texas Instruments.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. *
  18. * common vpss system module platform driver for all video drivers.
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/sched.h>
  22. #include <linux/init.h>
  23. #include <linux/module.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/compiler.h>
  27. #include <linux/io.h>
  28. #include <mach/hardware.h>
  29. #include <media/davinci/vpss.h>
  30. MODULE_LICENSE("GPL");
  31. MODULE_DESCRIPTION("VPSS Driver");
  32. MODULE_AUTHOR("Texas Instruments");
  33. /* DM644x defines */
  34. #define DM644X_SBL_PCR_VPSS (4)
  35. #define DM355_VPSSBL_INTSEL 0x10
  36. #define DM355_VPSSBL_EVTSEL 0x14
  37. /* vpss BL register offsets */
  38. #define DM355_VPSSBL_CCDCMUX 0x1c
  39. /* vpss CLK register offsets */
  40. #define DM355_VPSSCLK_CLKCTRL 0x04
  41. /* masks and shifts */
  42. #define VPSS_HSSISEL_SHIFT 4
  43. /*
  44. * VDINT0 - vpss_int0, VDINT1 - vpss_int1, H3A - vpss_int4,
  45. * IPIPE_INT1_SDR - vpss_int5
  46. */
  47. #define DM355_VPSSBL_INTSEL_DEFAULT 0xff83ff10
  48. /* VENCINT - vpss_int8 */
  49. #define DM355_VPSSBL_EVTSEL_DEFAULT 0x4
  50. #define DM365_ISP5_PCCR 0x04
  51. #define DM365_ISP5_PCCR_BL_CLK_ENABLE BIT(0)
  52. #define DM365_ISP5_PCCR_ISIF_CLK_ENABLE BIT(1)
  53. #define DM365_ISP5_PCCR_H3A_CLK_ENABLE BIT(2)
  54. #define DM365_ISP5_PCCR_RSZ_CLK_ENABLE BIT(3)
  55. #define DM365_ISP5_PCCR_IPIPE_CLK_ENABLE BIT(4)
  56. #define DM365_ISP5_PCCR_IPIPEIF_CLK_ENABLE BIT(5)
  57. #define DM365_ISP5_PCCR_RSV BIT(6)
  58. #define DM365_ISP5_BCR 0x08
  59. #define DM365_ISP5_BCR_ISIF_OUT_ENABLE BIT(1)
  60. #define DM365_ISP5_INTSEL1 0x10
  61. #define DM365_ISP5_INTSEL2 0x14
  62. #define DM365_ISP5_INTSEL3 0x18
  63. #define DM365_ISP5_CCDCMUX 0x20
  64. #define DM365_ISP5_PG_FRAME_SIZE 0x28
  65. #define DM365_VPBE_CLK_CTRL 0x00
  66. #define VPSS_CLK_CTRL 0x01c40044
  67. #define VPSS_CLK_CTRL_VENCCLKEN BIT(3)
  68. #define VPSS_CLK_CTRL_DACCLKEN BIT(4)
  69. /*
  70. * vpss interrupts. VDINT0 - vpss_int0, VDINT1 - vpss_int1,
  71. * AF - vpss_int3
  72. */
  73. #define DM365_ISP5_INTSEL1_DEFAULT 0x0b1f0100
  74. /* AEW - vpss_int6, RSZ_INT_DMA - vpss_int5 */
  75. #define DM365_ISP5_INTSEL2_DEFAULT 0x1f0a0f1f
  76. /* VENC - vpss_int8 */
  77. #define DM365_ISP5_INTSEL3_DEFAULT 0x00000015
  78. /* masks and shifts for DM365*/
  79. #define DM365_CCDC_PG_VD_POL_SHIFT 0
  80. #define DM365_CCDC_PG_HD_POL_SHIFT 1
  81. #define CCD_SRC_SEL_MASK (BIT_MASK(5) | BIT_MASK(4))
  82. #define CCD_SRC_SEL_SHIFT 4
  83. /* Different SoC platforms supported by this driver */
  84. enum vpss_platform_type {
  85. DM644X,
  86. DM355,
  87. DM365,
  88. };
  89. /*
  90. * vpss operations. Depends on platform. Not all functions are available
  91. * on all platforms. The api, first check if a functio is available before
  92. * invoking it. In the probe, the function ptrs are initialized based on
  93. * vpss name. vpss name can be "dm355_vpss", "dm644x_vpss" etc.
  94. */
  95. struct vpss_hw_ops {
  96. /* enable clock */
  97. int (*enable_clock)(enum vpss_clock_sel clock_sel, int en);
  98. /* select input to ccdc */
  99. void (*select_ccdc_source)(enum vpss_ccdc_source_sel src_sel);
  100. /* clear wbl overflow bit */
  101. int (*clear_wbl_overflow)(enum vpss_wbl_sel wbl_sel);
  102. /* set sync polarity */
  103. void (*set_sync_pol)(struct vpss_sync_pol);
  104. /* set the PG_FRAME_SIZE register*/
  105. void (*set_pg_frame_size)(struct vpss_pg_frame_size);
  106. /* check and clear interrupt if occured */
  107. int (*dma_complete_interrupt)(void);
  108. };
  109. /* vpss configuration */
  110. struct vpss_oper_config {
  111. __iomem void *vpss_regs_base0;
  112. __iomem void *vpss_regs_base1;
  113. resource_size_t *vpss_regs_base2;
  114. enum vpss_platform_type platform;
  115. spinlock_t vpss_lock;
  116. struct vpss_hw_ops hw_ops;
  117. };
  118. static struct vpss_oper_config oper_cfg;
  119. /* register access routines */
  120. static inline u32 bl_regr(u32 offset)
  121. {
  122. return __raw_readl(oper_cfg.vpss_regs_base0 + offset);
  123. }
  124. static inline void bl_regw(u32 val, u32 offset)
  125. {
  126. __raw_writel(val, oper_cfg.vpss_regs_base0 + offset);
  127. }
  128. static inline u32 vpss_regr(u32 offset)
  129. {
  130. return __raw_readl(oper_cfg.vpss_regs_base1 + offset);
  131. }
  132. static inline void vpss_regw(u32 val, u32 offset)
  133. {
  134. __raw_writel(val, oper_cfg.vpss_regs_base1 + offset);
  135. }
  136. /* For DM365 only */
  137. static inline u32 isp5_read(u32 offset)
  138. {
  139. return __raw_readl(oper_cfg.vpss_regs_base0 + offset);
  140. }
  141. /* For DM365 only */
  142. static inline void isp5_write(u32 val, u32 offset)
  143. {
  144. __raw_writel(val, oper_cfg.vpss_regs_base0 + offset);
  145. }
  146. static void dm365_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
  147. {
  148. u32 temp = isp5_read(DM365_ISP5_CCDCMUX) & ~CCD_SRC_SEL_MASK;
  149. /* if we are using pattern generator, enable it */
  150. if (src_sel == VPSS_PGLPBK || src_sel == VPSS_CCDCPG)
  151. temp |= 0x08;
  152. temp |= (src_sel << CCD_SRC_SEL_SHIFT);
  153. isp5_write(temp, DM365_ISP5_CCDCMUX);
  154. }
  155. static void dm355_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
  156. {
  157. bl_regw(src_sel << VPSS_HSSISEL_SHIFT, DM355_VPSSBL_CCDCMUX);
  158. }
  159. int vpss_dma_complete_interrupt(void)
  160. {
  161. if (!oper_cfg.hw_ops.dma_complete_interrupt)
  162. return 2;
  163. return oper_cfg.hw_ops.dma_complete_interrupt();
  164. }
  165. EXPORT_SYMBOL(vpss_dma_complete_interrupt);
  166. int vpss_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
  167. {
  168. if (!oper_cfg.hw_ops.select_ccdc_source)
  169. return -EINVAL;
  170. oper_cfg.hw_ops.select_ccdc_source(src_sel);
  171. return 0;
  172. }
  173. EXPORT_SYMBOL(vpss_select_ccdc_source);
  174. static int dm644x_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
  175. {
  176. u32 mask = 1, val;
  177. if (wbl_sel < VPSS_PCR_AEW_WBL_0 ||
  178. wbl_sel > VPSS_PCR_CCDC_WBL_O)
  179. return -EINVAL;
  180. /* writing a 0 clear the overflow */
  181. mask = ~(mask << wbl_sel);
  182. val = bl_regr(DM644X_SBL_PCR_VPSS) & mask;
  183. bl_regw(val, DM644X_SBL_PCR_VPSS);
  184. return 0;
  185. }
  186. void vpss_set_sync_pol(struct vpss_sync_pol sync)
  187. {
  188. if (!oper_cfg.hw_ops.set_sync_pol)
  189. return;
  190. oper_cfg.hw_ops.set_sync_pol(sync);
  191. }
  192. EXPORT_SYMBOL(vpss_set_sync_pol);
  193. int vpss_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
  194. {
  195. if (!oper_cfg.hw_ops.clear_wbl_overflow)
  196. return -EINVAL;
  197. return oper_cfg.hw_ops.clear_wbl_overflow(wbl_sel);
  198. }
  199. EXPORT_SYMBOL(vpss_clear_wbl_overflow);
  200. /*
  201. * dm355_enable_clock - Enable VPSS Clock
  202. * @clock_sel: CLock to be enabled/disabled
  203. * @en: enable/disable flag
  204. *
  205. * This is called to enable or disable a vpss clock
  206. */
  207. static int dm355_enable_clock(enum vpss_clock_sel clock_sel, int en)
  208. {
  209. unsigned long flags;
  210. u32 utemp, mask = 0x1, shift = 0;
  211. switch (clock_sel) {
  212. case VPSS_VPBE_CLOCK:
  213. /* nothing since lsb */
  214. break;
  215. case VPSS_VENC_CLOCK_SEL:
  216. shift = 2;
  217. break;
  218. case VPSS_CFALD_CLOCK:
  219. shift = 3;
  220. break;
  221. case VPSS_H3A_CLOCK:
  222. shift = 4;
  223. break;
  224. case VPSS_IPIPE_CLOCK:
  225. shift = 5;
  226. break;
  227. case VPSS_CCDC_CLOCK:
  228. shift = 6;
  229. break;
  230. default:
  231. printk(KERN_ERR "dm355_enable_clock:"
  232. " Invalid selector: %d\n", clock_sel);
  233. return -EINVAL;
  234. }
  235. spin_lock_irqsave(&oper_cfg.vpss_lock, flags);
  236. utemp = vpss_regr(DM355_VPSSCLK_CLKCTRL);
  237. if (!en)
  238. utemp &= ~(mask << shift);
  239. else
  240. utemp |= (mask << shift);
  241. vpss_regw(utemp, DM355_VPSSCLK_CLKCTRL);
  242. spin_unlock_irqrestore(&oper_cfg.vpss_lock, flags);
  243. return 0;
  244. }
  245. static int dm365_enable_clock(enum vpss_clock_sel clock_sel, int en)
  246. {
  247. unsigned long flags;
  248. u32 utemp, mask = 0x1, shift = 0, offset = DM365_ISP5_PCCR;
  249. u32 (*read)(u32 offset) = isp5_read;
  250. void(*write)(u32 val, u32 offset) = isp5_write;
  251. switch (clock_sel) {
  252. case VPSS_BL_CLOCK:
  253. break;
  254. case VPSS_CCDC_CLOCK:
  255. shift = 1;
  256. break;
  257. case VPSS_H3A_CLOCK:
  258. shift = 2;
  259. break;
  260. case VPSS_RSZ_CLOCK:
  261. shift = 3;
  262. break;
  263. case VPSS_IPIPE_CLOCK:
  264. shift = 4;
  265. break;
  266. case VPSS_IPIPEIF_CLOCK:
  267. shift = 5;
  268. break;
  269. case VPSS_PCLK_INTERNAL:
  270. shift = 6;
  271. break;
  272. case VPSS_PSYNC_CLOCK_SEL:
  273. shift = 7;
  274. break;
  275. case VPSS_VPBE_CLOCK:
  276. read = vpss_regr;
  277. write = vpss_regw;
  278. offset = DM365_VPBE_CLK_CTRL;
  279. break;
  280. case VPSS_VENC_CLOCK_SEL:
  281. shift = 2;
  282. read = vpss_regr;
  283. write = vpss_regw;
  284. offset = DM365_VPBE_CLK_CTRL;
  285. break;
  286. case VPSS_LDC_CLOCK:
  287. shift = 3;
  288. read = vpss_regr;
  289. write = vpss_regw;
  290. offset = DM365_VPBE_CLK_CTRL;
  291. break;
  292. case VPSS_FDIF_CLOCK:
  293. shift = 4;
  294. read = vpss_regr;
  295. write = vpss_regw;
  296. offset = DM365_VPBE_CLK_CTRL;
  297. break;
  298. case VPSS_OSD_CLOCK_SEL:
  299. shift = 6;
  300. read = vpss_regr;
  301. write = vpss_regw;
  302. offset = DM365_VPBE_CLK_CTRL;
  303. break;
  304. case VPSS_LDC_CLOCK_SEL:
  305. shift = 7;
  306. read = vpss_regr;
  307. write = vpss_regw;
  308. offset = DM365_VPBE_CLK_CTRL;
  309. break;
  310. default:
  311. printk(KERN_ERR "dm365_enable_clock: Invalid selector: %d\n",
  312. clock_sel);
  313. return -1;
  314. }
  315. spin_lock_irqsave(&oper_cfg.vpss_lock, flags);
  316. utemp = read(offset);
  317. if (!en) {
  318. mask = ~mask;
  319. utemp &= (mask << shift);
  320. } else
  321. utemp |= (mask << shift);
  322. write(utemp, offset);
  323. spin_unlock_irqrestore(&oper_cfg.vpss_lock, flags);
  324. return 0;
  325. }
  326. int vpss_enable_clock(enum vpss_clock_sel clock_sel, int en)
  327. {
  328. if (!oper_cfg.hw_ops.enable_clock)
  329. return -EINVAL;
  330. return oper_cfg.hw_ops.enable_clock(clock_sel, en);
  331. }
  332. EXPORT_SYMBOL(vpss_enable_clock);
  333. void dm365_vpss_set_sync_pol(struct vpss_sync_pol sync)
  334. {
  335. int val = 0;
  336. val = isp5_read(DM365_ISP5_CCDCMUX);
  337. val |= (sync.ccdpg_hdpol << DM365_CCDC_PG_HD_POL_SHIFT);
  338. val |= (sync.ccdpg_vdpol << DM365_CCDC_PG_VD_POL_SHIFT);
  339. isp5_write(val, DM365_ISP5_CCDCMUX);
  340. }
  341. EXPORT_SYMBOL(dm365_vpss_set_sync_pol);
  342. void vpss_set_pg_frame_size(struct vpss_pg_frame_size frame_size)
  343. {
  344. if (!oper_cfg.hw_ops.set_pg_frame_size)
  345. return;
  346. oper_cfg.hw_ops.set_pg_frame_size(frame_size);
  347. }
  348. EXPORT_SYMBOL(vpss_set_pg_frame_size);
  349. void dm365_vpss_set_pg_frame_size(struct vpss_pg_frame_size frame_size)
  350. {
  351. int current_reg = ((frame_size.hlpfr >> 1) - 1) << 16;
  352. current_reg |= (frame_size.pplen - 1);
  353. isp5_write(current_reg, DM365_ISP5_PG_FRAME_SIZE);
  354. }
  355. EXPORT_SYMBOL(dm365_vpss_set_pg_frame_size);
  356. static int vpss_probe(struct platform_device *pdev)
  357. {
  358. struct resource *r1, *r2;
  359. char *platform_name;
  360. int status;
  361. if (!pdev->dev.platform_data) {
  362. dev_err(&pdev->dev, "no platform data\n");
  363. return -ENOENT;
  364. }
  365. platform_name = pdev->dev.platform_data;
  366. if (!strcmp(platform_name, "dm355_vpss"))
  367. oper_cfg.platform = DM355;
  368. else if (!strcmp(platform_name, "dm365_vpss"))
  369. oper_cfg.platform = DM365;
  370. else if (!strcmp(platform_name, "dm644x_vpss"))
  371. oper_cfg.platform = DM644X;
  372. else {
  373. dev_err(&pdev->dev, "vpss driver not supported on"
  374. " this platform\n");
  375. return -ENODEV;
  376. }
  377. dev_info(&pdev->dev, "%s vpss probed\n", platform_name);
  378. r1 = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  379. if (!r1)
  380. return -ENOENT;
  381. r1 = request_mem_region(r1->start, resource_size(r1), r1->name);
  382. if (!r1)
  383. return -EBUSY;
  384. oper_cfg.vpss_regs_base0 = ioremap(r1->start, resource_size(r1));
  385. if (!oper_cfg.vpss_regs_base0) {
  386. status = -EBUSY;
  387. goto fail1;
  388. }
  389. if (oper_cfg.platform == DM355 || oper_cfg.platform == DM365) {
  390. r2 = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  391. if (!r2) {
  392. status = -ENOENT;
  393. goto fail2;
  394. }
  395. r2 = request_mem_region(r2->start, resource_size(r2), r2->name);
  396. if (!r2) {
  397. status = -EBUSY;
  398. goto fail2;
  399. }
  400. oper_cfg.vpss_regs_base1 = ioremap(r2->start,
  401. resource_size(r2));
  402. if (!oper_cfg.vpss_regs_base1) {
  403. status = -EBUSY;
  404. goto fail3;
  405. }
  406. }
  407. if (oper_cfg.platform == DM355) {
  408. oper_cfg.hw_ops.enable_clock = dm355_enable_clock;
  409. oper_cfg.hw_ops.select_ccdc_source = dm355_select_ccdc_source;
  410. /* Setup vpss interrupts */
  411. bl_regw(DM355_VPSSBL_INTSEL_DEFAULT, DM355_VPSSBL_INTSEL);
  412. bl_regw(DM355_VPSSBL_EVTSEL_DEFAULT, DM355_VPSSBL_EVTSEL);
  413. } else if (oper_cfg.platform == DM365) {
  414. oper_cfg.hw_ops.enable_clock = dm365_enable_clock;
  415. oper_cfg.hw_ops.select_ccdc_source = dm365_select_ccdc_source;
  416. /* Setup vpss interrupts */
  417. isp5_write((isp5_read(DM365_ISP5_PCCR) |
  418. DM365_ISP5_PCCR_BL_CLK_ENABLE |
  419. DM365_ISP5_PCCR_ISIF_CLK_ENABLE |
  420. DM365_ISP5_PCCR_H3A_CLK_ENABLE |
  421. DM365_ISP5_PCCR_RSZ_CLK_ENABLE |
  422. DM365_ISP5_PCCR_IPIPE_CLK_ENABLE |
  423. DM365_ISP5_PCCR_IPIPEIF_CLK_ENABLE |
  424. DM365_ISP5_PCCR_RSV), DM365_ISP5_PCCR);
  425. isp5_write((isp5_read(DM365_ISP5_BCR) |
  426. DM365_ISP5_BCR_ISIF_OUT_ENABLE), DM365_ISP5_BCR);
  427. isp5_write(DM365_ISP5_INTSEL1_DEFAULT, DM365_ISP5_INTSEL1);
  428. isp5_write(DM365_ISP5_INTSEL2_DEFAULT, DM365_ISP5_INTSEL2);
  429. isp5_write(DM365_ISP5_INTSEL3_DEFAULT, DM365_ISP5_INTSEL3);
  430. } else
  431. oper_cfg.hw_ops.clear_wbl_overflow = dm644x_clear_wbl_overflow;
  432. spin_lock_init(&oper_cfg.vpss_lock);
  433. dev_info(&pdev->dev, "%s vpss probe success\n", platform_name);
  434. return 0;
  435. fail3:
  436. release_mem_region(r2->start, resource_size(r2));
  437. fail2:
  438. iounmap(oper_cfg.vpss_regs_base0);
  439. fail1:
  440. release_mem_region(r1->start, resource_size(r1));
  441. return status;
  442. }
  443. static int vpss_remove(struct platform_device *pdev)
  444. {
  445. struct resource *res;
  446. iounmap(oper_cfg.vpss_regs_base0);
  447. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  448. release_mem_region(res->start, resource_size(res));
  449. if (oper_cfg.platform == DM355 || oper_cfg.platform == DM365) {
  450. iounmap(oper_cfg.vpss_regs_base1);
  451. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  452. release_mem_region(res->start, resource_size(res));
  453. }
  454. return 0;
  455. }
  456. static struct platform_driver vpss_driver = {
  457. .driver = {
  458. .name = "vpss",
  459. .owner = THIS_MODULE,
  460. },
  461. .remove = vpss_remove,
  462. .probe = vpss_probe,
  463. };
  464. static void vpss_exit(void)
  465. {
  466. iounmap(oper_cfg.vpss_regs_base2);
  467. release_mem_region(VPSS_CLK_CTRL, 4);
  468. platform_driver_unregister(&vpss_driver);
  469. }
  470. static int __init vpss_init(void)
  471. {
  472. if (!request_mem_region(VPSS_CLK_CTRL, 4, "vpss_clock_control"))
  473. return -EBUSY;
  474. oper_cfg.vpss_regs_base2 = ioremap(VPSS_CLK_CTRL, 4);
  475. writel(VPSS_CLK_CTRL_VENCCLKEN |
  476. VPSS_CLK_CTRL_DACCLKEN, oper_cfg.vpss_regs_base2);
  477. return platform_driver_register(&vpss_driver);
  478. }
  479. subsys_initcall(vpss_init);
  480. module_exit(vpss_exit);