max1363.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700
  1. /*
  2. * iio/adc/max1363.c
  3. * Copyright (C) 2008-2010 Jonathan Cameron
  4. *
  5. * based on linux/drivers/i2c/chips/max123x
  6. * Copyright (C) 2002-2004 Stefan Eletzhofer
  7. *
  8. * based on linux/drivers/acron/char/pcf8583.c
  9. * Copyright (C) 2000 Russell King
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. *
  15. * max1363.c
  16. *
  17. * Partial support for max1363 and similar chips.
  18. *
  19. * Not currently implemented.
  20. *
  21. * - Control of internal reference.
  22. */
  23. #include <linux/interrupt.h>
  24. #include <linux/device.h>
  25. #include <linux/kernel.h>
  26. #include <linux/sysfs.h>
  27. #include <linux/list.h>
  28. #include <linux/i2c.h>
  29. #include <linux/regulator/consumer.h>
  30. #include <linux/slab.h>
  31. #include <linux/err.h>
  32. #include <linux/module.h>
  33. #include <linux/iio/iio.h>
  34. #include <linux/iio/sysfs.h>
  35. #include <linux/iio/events.h>
  36. #include <linux/iio/buffer.h>
  37. #include <linux/iio/driver.h>
  38. #include <linux/iio/kfifo_buf.h>
  39. #include <linux/iio/trigger_consumer.h>
  40. #define MAX1363_SETUP_BYTE(a) ((a) | 0x80)
  41. /* There is a fair bit more defined here than currently
  42. * used, but the intention is to support everything these
  43. * chips do in the long run */
  44. /* see data sheets */
  45. /* max1363 and max1236, max1237, max1238, max1239 */
  46. #define MAX1363_SETUP_AIN3_IS_AIN3_REF_IS_VDD 0x00
  47. #define MAX1363_SETUP_AIN3_IS_REF_EXT_TO_REF 0x20
  48. #define MAX1363_SETUP_AIN3_IS_AIN3_REF_IS_INT 0x40
  49. #define MAX1363_SETUP_AIN3_IS_REF_REF_IS_INT 0x60
  50. #define MAX1363_SETUP_POWER_UP_INT_REF 0x10
  51. #define MAX1363_SETUP_POWER_DOWN_INT_REF 0x00
  52. /* think about includeing max11600 etc - more settings */
  53. #define MAX1363_SETUP_EXT_CLOCK 0x08
  54. #define MAX1363_SETUP_INT_CLOCK 0x00
  55. #define MAX1363_SETUP_UNIPOLAR 0x00
  56. #define MAX1363_SETUP_BIPOLAR 0x04
  57. #define MAX1363_SETUP_RESET 0x00
  58. #define MAX1363_SETUP_NORESET 0x02
  59. /* max1363 only - though don't care on others.
  60. * For now monitor modes are not implemented as the relevant
  61. * line is not connected on my test board.
  62. * The definitions are here as I intend to add this soon.
  63. */
  64. #define MAX1363_SETUP_MONITOR_SETUP 0x01
  65. /* Specific to the max1363 */
  66. #define MAX1363_MON_RESET_CHAN(a) (1 << ((a) + 4))
  67. #define MAX1363_MON_INT_ENABLE 0x01
  68. /* defined for readability reasons */
  69. /* All chips */
  70. #define MAX1363_CONFIG_BYTE(a) ((a))
  71. #define MAX1363_CONFIG_SE 0x01
  72. #define MAX1363_CONFIG_DE 0x00
  73. #define MAX1363_CONFIG_SCAN_TO_CS 0x00
  74. #define MAX1363_CONFIG_SCAN_SINGLE_8 0x20
  75. #define MAX1363_CONFIG_SCAN_MONITOR_MODE 0x40
  76. #define MAX1363_CONFIG_SCAN_SINGLE_1 0x60
  77. /* max123{6-9} only */
  78. #define MAX1236_SCAN_MID_TO_CHANNEL 0x40
  79. /* max1363 only - merely part of channel selects or don't care for others*/
  80. #define MAX1363_CONFIG_EN_MON_MODE_READ 0x18
  81. #define MAX1363_CHANNEL_SEL(a) ((a) << 1)
  82. /* max1363 strictly 0x06 - but doesn't matter */
  83. #define MAX1363_CHANNEL_SEL_MASK 0x1E
  84. #define MAX1363_SCAN_MASK 0x60
  85. #define MAX1363_SE_DE_MASK 0x01
  86. #define MAX1363_MAX_CHANNELS 25
  87. /**
  88. * struct max1363_mode - scan mode information
  89. * @conf: The corresponding value of the configuration register
  90. * @modemask: Bit mask corresponding to channels enabled in this mode
  91. */
  92. struct max1363_mode {
  93. int8_t conf;
  94. DECLARE_BITMAP(modemask, MAX1363_MAX_CHANNELS);
  95. };
  96. /* This must be maintained along side the max1363_mode_table in max1363_core */
  97. enum max1363_modes {
  98. /* Single read of a single channel */
  99. _s0, _s1, _s2, _s3, _s4, _s5, _s6, _s7, _s8, _s9, _s10, _s11,
  100. /* Differential single read */
  101. d0m1, d2m3, d4m5, d6m7, d8m9, d10m11,
  102. d1m0, d3m2, d5m4, d7m6, d9m8, d11m10,
  103. /* Scan to channel and mid to channel where overlapping */
  104. s0to1, s0to2, s2to3, s0to3, s0to4, s0to5, s0to6,
  105. s6to7, s0to7, s6to8, s0to8, s6to9,
  106. s0to9, s6to10, s0to10, s6to11, s0to11,
  107. /* Differential scan to channel and mid to channel where overlapping */
  108. d0m1to2m3, d0m1to4m5, d0m1to6m7, d6m7to8m9,
  109. d0m1to8m9, d6m7to10m11, d0m1to10m11, d1m0to3m2,
  110. d1m0to5m4, d1m0to7m6, d7m6to9m8, d1m0to9m8,
  111. d7m6to11m10, d1m0to11m10,
  112. };
  113. /**
  114. * struct max1363_chip_info - chip specifc information
  115. * @info: iio core function callbacks structure
  116. * @channels: channel specification
  117. * @num_channels: number of channels
  118. * @mode_list: array of available scan modes
  119. * @default_mode: the scan mode in which the chip starts up
  120. * @int_vref_mv: the internal reference voltage
  121. * @num_channels: number of channels
  122. * @bits: accuracy of the adc in bits
  123. */
  124. struct max1363_chip_info {
  125. const struct iio_info *info;
  126. const struct iio_chan_spec *channels;
  127. int num_channels;
  128. const enum max1363_modes *mode_list;
  129. enum max1363_modes default_mode;
  130. u16 int_vref_mv;
  131. u8 num_modes;
  132. u8 bits;
  133. };
  134. /**
  135. * struct max1363_state - driver instance specific data
  136. * @client: i2c_client
  137. * @setupbyte: cache of current device setup byte
  138. * @configbyte: cache of current device config byte
  139. * @chip_info: chip model specific constants, available modes etc
  140. * @current_mode: the scan mode of this chip
  141. * @requestedmask: a valid requested set of channels
  142. * @reg: supply regulator
  143. * @monitor_on: whether monitor mode is enabled
  144. * @monitor_speed: parameter corresponding to device monitor speed setting
  145. * @mask_high: bitmask for enabled high thresholds
  146. * @mask_low: bitmask for enabled low thresholds
  147. * @thresh_high: high threshold values
  148. * @thresh_low: low threshold values
  149. */
  150. struct max1363_state {
  151. struct i2c_client *client;
  152. u8 setupbyte;
  153. u8 configbyte;
  154. const struct max1363_chip_info *chip_info;
  155. const struct max1363_mode *current_mode;
  156. u32 requestedmask;
  157. struct regulator *reg;
  158. /* Using monitor modes and buffer at the same time is
  159. currently not supported */
  160. bool monitor_on;
  161. unsigned int monitor_speed:3;
  162. u8 mask_high;
  163. u8 mask_low;
  164. /* 4x unipolar first then the fours bipolar ones */
  165. s16 thresh_high[8];
  166. s16 thresh_low[8];
  167. };
  168. #define MAX1363_MODE_SINGLE(_num, _mask) { \
  169. .conf = MAX1363_CHANNEL_SEL(_num) \
  170. | MAX1363_CONFIG_SCAN_SINGLE_1 \
  171. | MAX1363_CONFIG_SE, \
  172. .modemask[0] = _mask, \
  173. }
  174. #define MAX1363_MODE_SCAN_TO_CHANNEL(_num, _mask) { \
  175. .conf = MAX1363_CHANNEL_SEL(_num) \
  176. | MAX1363_CONFIG_SCAN_TO_CS \
  177. | MAX1363_CONFIG_SE, \
  178. .modemask[0] = _mask, \
  179. }
  180. /* note not available for max1363 hence naming */
  181. #define MAX1236_MODE_SCAN_MID_TO_CHANNEL(_mid, _num, _mask) { \
  182. .conf = MAX1363_CHANNEL_SEL(_num) \
  183. | MAX1236_SCAN_MID_TO_CHANNEL \
  184. | MAX1363_CONFIG_SE, \
  185. .modemask[0] = _mask \
  186. }
  187. #define MAX1363_MODE_DIFF_SINGLE(_nump, _numm, _mask) { \
  188. .conf = MAX1363_CHANNEL_SEL(_nump) \
  189. | MAX1363_CONFIG_SCAN_SINGLE_1 \
  190. | MAX1363_CONFIG_DE, \
  191. .modemask[0] = _mask \
  192. }
  193. /* Can't think how to automate naming so specify for now */
  194. #define MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(_num, _numvals, _mask) { \
  195. .conf = MAX1363_CHANNEL_SEL(_num) \
  196. | MAX1363_CONFIG_SCAN_TO_CS \
  197. | MAX1363_CONFIG_DE, \
  198. .modemask[0] = _mask \
  199. }
  200. /* note only available for max1363 hence naming */
  201. #define MAX1236_MODE_DIFF_SCAN_MID_TO_CHANNEL(_num, _numvals, _mask) { \
  202. .conf = MAX1363_CHANNEL_SEL(_num) \
  203. | MAX1236_SCAN_MID_TO_CHANNEL \
  204. | MAX1363_CONFIG_SE, \
  205. .modemask[0] = _mask \
  206. }
  207. static const struct max1363_mode max1363_mode_table[] = {
  208. /* All of the single channel options first */
  209. MAX1363_MODE_SINGLE(0, 1 << 0),
  210. MAX1363_MODE_SINGLE(1, 1 << 1),
  211. MAX1363_MODE_SINGLE(2, 1 << 2),
  212. MAX1363_MODE_SINGLE(3, 1 << 3),
  213. MAX1363_MODE_SINGLE(4, 1 << 4),
  214. MAX1363_MODE_SINGLE(5, 1 << 5),
  215. MAX1363_MODE_SINGLE(6, 1 << 6),
  216. MAX1363_MODE_SINGLE(7, 1 << 7),
  217. MAX1363_MODE_SINGLE(8, 1 << 8),
  218. MAX1363_MODE_SINGLE(9, 1 << 9),
  219. MAX1363_MODE_SINGLE(10, 1 << 10),
  220. MAX1363_MODE_SINGLE(11, 1 << 11),
  221. MAX1363_MODE_DIFF_SINGLE(0, 1, 1 << 12),
  222. MAX1363_MODE_DIFF_SINGLE(2, 3, 1 << 13),
  223. MAX1363_MODE_DIFF_SINGLE(4, 5, 1 << 14),
  224. MAX1363_MODE_DIFF_SINGLE(6, 7, 1 << 15),
  225. MAX1363_MODE_DIFF_SINGLE(8, 9, 1 << 16),
  226. MAX1363_MODE_DIFF_SINGLE(10, 11, 1 << 17),
  227. MAX1363_MODE_DIFF_SINGLE(1, 0, 1 << 18),
  228. MAX1363_MODE_DIFF_SINGLE(3, 2, 1 << 19),
  229. MAX1363_MODE_DIFF_SINGLE(5, 4, 1 << 20),
  230. MAX1363_MODE_DIFF_SINGLE(7, 6, 1 << 21),
  231. MAX1363_MODE_DIFF_SINGLE(9, 8, 1 << 22),
  232. MAX1363_MODE_DIFF_SINGLE(11, 10, 1 << 23),
  233. /* The multichannel scans next */
  234. MAX1363_MODE_SCAN_TO_CHANNEL(1, 0x003),
  235. MAX1363_MODE_SCAN_TO_CHANNEL(2, 0x007),
  236. MAX1236_MODE_SCAN_MID_TO_CHANNEL(2, 3, 0x00C),
  237. MAX1363_MODE_SCAN_TO_CHANNEL(3, 0x00F),
  238. MAX1363_MODE_SCAN_TO_CHANNEL(4, 0x01F),
  239. MAX1363_MODE_SCAN_TO_CHANNEL(5, 0x03F),
  240. MAX1363_MODE_SCAN_TO_CHANNEL(6, 0x07F),
  241. MAX1236_MODE_SCAN_MID_TO_CHANNEL(6, 7, 0x0C0),
  242. MAX1363_MODE_SCAN_TO_CHANNEL(7, 0x0FF),
  243. MAX1236_MODE_SCAN_MID_TO_CHANNEL(6, 8, 0x1C0),
  244. MAX1363_MODE_SCAN_TO_CHANNEL(8, 0x1FF),
  245. MAX1236_MODE_SCAN_MID_TO_CHANNEL(6, 9, 0x3C0),
  246. MAX1363_MODE_SCAN_TO_CHANNEL(9, 0x3FF),
  247. MAX1236_MODE_SCAN_MID_TO_CHANNEL(6, 10, 0x7C0),
  248. MAX1363_MODE_SCAN_TO_CHANNEL(10, 0x7FF),
  249. MAX1236_MODE_SCAN_MID_TO_CHANNEL(6, 11, 0xFC0),
  250. MAX1363_MODE_SCAN_TO_CHANNEL(11, 0xFFF),
  251. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(2, 2, 0x003000),
  252. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(4, 3, 0x007000),
  253. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(6, 4, 0x00F000),
  254. MAX1236_MODE_DIFF_SCAN_MID_TO_CHANNEL(8, 2, 0x018000),
  255. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(8, 5, 0x01F000),
  256. MAX1236_MODE_DIFF_SCAN_MID_TO_CHANNEL(10, 3, 0x038000),
  257. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(10, 6, 0x3F000),
  258. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(3, 2, 0x0C0000),
  259. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(5, 3, 0x1C0000),
  260. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(7, 4, 0x3C0000),
  261. MAX1236_MODE_DIFF_SCAN_MID_TO_CHANNEL(9, 2, 0x600000),
  262. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(9, 5, 0x7C0000),
  263. MAX1236_MODE_DIFF_SCAN_MID_TO_CHANNEL(11, 3, 0xE00000),
  264. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(11, 6, 0xFC0000),
  265. };
  266. static const struct max1363_mode
  267. *max1363_match_mode(const unsigned long *mask,
  268. const struct max1363_chip_info *ci)
  269. {
  270. int i;
  271. if (mask)
  272. for (i = 0; i < ci->num_modes; i++)
  273. if (bitmap_subset(mask,
  274. max1363_mode_table[ci->mode_list[i]].
  275. modemask,
  276. MAX1363_MAX_CHANNELS))
  277. return &max1363_mode_table[ci->mode_list[i]];
  278. return NULL;
  279. }
  280. static int max1363_write_basic_config(struct i2c_client *client,
  281. unsigned char d1,
  282. unsigned char d2)
  283. {
  284. u8 tx_buf[2] = {d1, d2};
  285. return i2c_master_send(client, tx_buf, 2);
  286. }
  287. static int max1363_set_scan_mode(struct max1363_state *st)
  288. {
  289. st->configbyte &= ~(MAX1363_CHANNEL_SEL_MASK
  290. | MAX1363_SCAN_MASK
  291. | MAX1363_SE_DE_MASK);
  292. st->configbyte |= st->current_mode->conf;
  293. return max1363_write_basic_config(st->client,
  294. st->setupbyte,
  295. st->configbyte);
  296. }
  297. static int max1363_read_single_chan(struct iio_dev *indio_dev,
  298. struct iio_chan_spec const *chan,
  299. int *val,
  300. long m)
  301. {
  302. int ret = 0;
  303. s32 data;
  304. char rxbuf[2];
  305. struct max1363_state *st = iio_priv(indio_dev);
  306. struct i2c_client *client = st->client;
  307. mutex_lock(&indio_dev->mlock);
  308. /*
  309. * If monitor mode is enabled, the method for reading a single
  310. * channel will have to be rather different and has not yet
  311. * been implemented.
  312. *
  313. * Also, cannot read directly if buffered capture enabled.
  314. */
  315. if (st->monitor_on || iio_buffer_enabled(indio_dev)) {
  316. ret = -EBUSY;
  317. goto error_ret;
  318. }
  319. /* Check to see if current scan mode is correct */
  320. if (st->current_mode != &max1363_mode_table[chan->address]) {
  321. /* Update scan mode if needed */
  322. st->current_mode = &max1363_mode_table[chan->address];
  323. ret = max1363_set_scan_mode(st);
  324. if (ret < 0)
  325. goto error_ret;
  326. }
  327. if (st->chip_info->bits != 8) {
  328. /* Get reading */
  329. data = i2c_master_recv(client, rxbuf, 2);
  330. if (data < 0) {
  331. ret = data;
  332. goto error_ret;
  333. }
  334. data = (s32)(rxbuf[1]) | ((s32)(rxbuf[0] & 0x0F)) << 8;
  335. } else {
  336. /* Get reading */
  337. data = i2c_master_recv(client, rxbuf, 1);
  338. if (data < 0) {
  339. ret = data;
  340. goto error_ret;
  341. }
  342. data = rxbuf[0];
  343. }
  344. *val = data;
  345. error_ret:
  346. mutex_unlock(&indio_dev->mlock);
  347. return ret;
  348. }
  349. static int max1363_read_raw(struct iio_dev *indio_dev,
  350. struct iio_chan_spec const *chan,
  351. int *val,
  352. int *val2,
  353. long m)
  354. {
  355. struct max1363_state *st = iio_priv(indio_dev);
  356. int ret;
  357. switch (m) {
  358. case IIO_CHAN_INFO_RAW:
  359. ret = max1363_read_single_chan(indio_dev, chan, val, m);
  360. if (ret < 0)
  361. return ret;
  362. return IIO_VAL_INT;
  363. case IIO_CHAN_INFO_SCALE:
  364. if ((1 << (st->chip_info->bits + 1)) >
  365. st->chip_info->int_vref_mv) {
  366. *val = 0;
  367. *val2 = 500000;
  368. return IIO_VAL_INT_PLUS_MICRO;
  369. } else {
  370. *val = (st->chip_info->int_vref_mv)
  371. >> st->chip_info->bits;
  372. return IIO_VAL_INT;
  373. }
  374. default:
  375. return -EINVAL;
  376. }
  377. return 0;
  378. }
  379. /* Applies to max1363 */
  380. static const enum max1363_modes max1363_mode_list[] = {
  381. _s0, _s1, _s2, _s3,
  382. s0to1, s0to2, s0to3,
  383. d0m1, d2m3, d1m0, d3m2,
  384. d0m1to2m3, d1m0to3m2,
  385. };
  386. #define MAX1363_EV_M \
  387. (IIO_EV_BIT(IIO_EV_TYPE_THRESH, IIO_EV_DIR_RISING) \
  388. | IIO_EV_BIT(IIO_EV_TYPE_THRESH, IIO_EV_DIR_FALLING))
  389. #define MAX1363_INFO_MASK (IIO_CHAN_INFO_RAW_SEPARATE_BIT | \
  390. IIO_CHAN_INFO_SCALE_SHARED_BIT)
  391. #define MAX1363_CHAN_U(num, addr, si, bits, evmask) \
  392. { \
  393. .type = IIO_VOLTAGE, \
  394. .indexed = 1, \
  395. .channel = num, \
  396. .address = addr, \
  397. .info_mask = MAX1363_INFO_MASK, \
  398. .datasheet_name = "AIN"#num, \
  399. .scan_type = { \
  400. .sign = 'u', \
  401. .realbits = bits, \
  402. .storagebits = (bits > 8) ? 16 : 8, \
  403. .endianness = IIO_BE, \
  404. }, \
  405. .scan_index = si, \
  406. .event_mask = evmask, \
  407. }
  408. /* bipolar channel */
  409. #define MAX1363_CHAN_B(num, num2, addr, si, bits, evmask) \
  410. { \
  411. .type = IIO_VOLTAGE, \
  412. .differential = 1, \
  413. .indexed = 1, \
  414. .channel = num, \
  415. .channel2 = num2, \
  416. .address = addr, \
  417. .info_mask = MAX1363_INFO_MASK, \
  418. .datasheet_name = "AIN"#num"-AIN"#num2, \
  419. .scan_type = { \
  420. .sign = 's', \
  421. .realbits = bits, \
  422. .storagebits = (bits > 8) ? 16 : 8, \
  423. .endianness = IIO_BE, \
  424. }, \
  425. .scan_index = si, \
  426. .event_mask = evmask, \
  427. }
  428. #define MAX1363_4X_CHANS(bits, em) { \
  429. MAX1363_CHAN_U(0, _s0, 0, bits, em), \
  430. MAX1363_CHAN_U(1, _s1, 1, bits, em), \
  431. MAX1363_CHAN_U(2, _s2, 2, bits, em), \
  432. MAX1363_CHAN_U(3, _s3, 3, bits, em), \
  433. MAX1363_CHAN_B(0, 1, d0m1, 4, bits, em), \
  434. MAX1363_CHAN_B(2, 3, d2m3, 5, bits, em), \
  435. MAX1363_CHAN_B(1, 0, d1m0, 6, bits, em), \
  436. MAX1363_CHAN_B(3, 2, d3m2, 7, bits, em), \
  437. IIO_CHAN_SOFT_TIMESTAMP(8) \
  438. }
  439. static const struct iio_chan_spec max1036_channels[] = MAX1363_4X_CHANS(8, 0);
  440. static const struct iio_chan_spec max1136_channels[] = MAX1363_4X_CHANS(10, 0);
  441. static const struct iio_chan_spec max1236_channels[] = MAX1363_4X_CHANS(12, 0);
  442. static const struct iio_chan_spec max1361_channels[] =
  443. MAX1363_4X_CHANS(10, MAX1363_EV_M);
  444. static const struct iio_chan_spec max1363_channels[] =
  445. MAX1363_4X_CHANS(12, MAX1363_EV_M);
  446. /* Applies to max1236, max1237 */
  447. static const enum max1363_modes max1236_mode_list[] = {
  448. _s0, _s1, _s2, _s3,
  449. s0to1, s0to2, s0to3,
  450. d0m1, d2m3, d1m0, d3m2,
  451. d0m1to2m3, d1m0to3m2,
  452. s2to3,
  453. };
  454. /* Applies to max1238, max1239 */
  455. static const enum max1363_modes max1238_mode_list[] = {
  456. _s0, _s1, _s2, _s3, _s4, _s5, _s6, _s7, _s8, _s9, _s10, _s11,
  457. s0to1, s0to2, s0to3, s0to4, s0to5, s0to6,
  458. s0to7, s0to8, s0to9, s0to10, s0to11,
  459. d0m1, d2m3, d4m5, d6m7, d8m9, d10m11,
  460. d1m0, d3m2, d5m4, d7m6, d9m8, d11m10,
  461. d0m1to2m3, d0m1to4m5, d0m1to6m7, d0m1to8m9, d0m1to10m11,
  462. d1m0to3m2, d1m0to5m4, d1m0to7m6, d1m0to9m8, d1m0to11m10,
  463. s6to7, s6to8, s6to9, s6to10, s6to11,
  464. d6m7to8m9, d6m7to10m11, d7m6to9m8, d7m6to11m10,
  465. };
  466. #define MAX1363_12X_CHANS(bits) { \
  467. MAX1363_CHAN_U(0, _s0, 0, bits, 0), \
  468. MAX1363_CHAN_U(1, _s1, 1, bits, 0), \
  469. MAX1363_CHAN_U(2, _s2, 2, bits, 0), \
  470. MAX1363_CHAN_U(3, _s3, 3, bits, 0), \
  471. MAX1363_CHAN_U(4, _s4, 4, bits, 0), \
  472. MAX1363_CHAN_U(5, _s5, 5, bits, 0), \
  473. MAX1363_CHAN_U(6, _s6, 6, bits, 0), \
  474. MAX1363_CHAN_U(7, _s7, 7, bits, 0), \
  475. MAX1363_CHAN_U(8, _s8, 8, bits, 0), \
  476. MAX1363_CHAN_U(9, _s9, 9, bits, 0), \
  477. MAX1363_CHAN_U(10, _s10, 10, bits, 0), \
  478. MAX1363_CHAN_U(11, _s11, 11, bits, 0), \
  479. MAX1363_CHAN_B(0, 1, d0m1, 12, bits, 0), \
  480. MAX1363_CHAN_B(2, 3, d2m3, 13, bits, 0), \
  481. MAX1363_CHAN_B(4, 5, d4m5, 14, bits, 0), \
  482. MAX1363_CHAN_B(6, 7, d6m7, 15, bits, 0), \
  483. MAX1363_CHAN_B(8, 9, d8m9, 16, bits, 0), \
  484. MAX1363_CHAN_B(10, 11, d10m11, 17, bits, 0), \
  485. MAX1363_CHAN_B(1, 0, d1m0, 18, bits, 0), \
  486. MAX1363_CHAN_B(3, 2, d3m2, 19, bits, 0), \
  487. MAX1363_CHAN_B(5, 4, d5m4, 20, bits, 0), \
  488. MAX1363_CHAN_B(7, 6, d7m6, 21, bits, 0), \
  489. MAX1363_CHAN_B(9, 8, d9m8, 22, bits, 0), \
  490. MAX1363_CHAN_B(11, 10, d11m10, 23, bits, 0), \
  491. IIO_CHAN_SOFT_TIMESTAMP(24) \
  492. }
  493. static const struct iio_chan_spec max1038_channels[] = MAX1363_12X_CHANS(8);
  494. static const struct iio_chan_spec max1138_channels[] = MAX1363_12X_CHANS(10);
  495. static const struct iio_chan_spec max1238_channels[] = MAX1363_12X_CHANS(12);
  496. static const enum max1363_modes max11607_mode_list[] = {
  497. _s0, _s1, _s2, _s3,
  498. s0to1, s0to2, s0to3,
  499. s2to3,
  500. d0m1, d2m3, d1m0, d3m2,
  501. d0m1to2m3, d1m0to3m2,
  502. };
  503. static const enum max1363_modes max11608_mode_list[] = {
  504. _s0, _s1, _s2, _s3, _s4, _s5, _s6, _s7,
  505. s0to1, s0to2, s0to3, s0to4, s0to5, s0to6, s0to7,
  506. s6to7,
  507. d0m1, d2m3, d4m5, d6m7,
  508. d1m0, d3m2, d5m4, d7m6,
  509. d0m1to2m3, d0m1to4m5, d0m1to6m7,
  510. d1m0to3m2, d1m0to5m4, d1m0to7m6,
  511. };
  512. #define MAX1363_8X_CHANS(bits) { \
  513. MAX1363_CHAN_U(0, _s0, 0, bits, 0), \
  514. MAX1363_CHAN_U(1, _s1, 1, bits, 0), \
  515. MAX1363_CHAN_U(2, _s2, 2, bits, 0), \
  516. MAX1363_CHAN_U(3, _s3, 3, bits, 0), \
  517. MAX1363_CHAN_U(4, _s4, 4, bits, 0), \
  518. MAX1363_CHAN_U(5, _s5, 5, bits, 0), \
  519. MAX1363_CHAN_U(6, _s6, 6, bits, 0), \
  520. MAX1363_CHAN_U(7, _s7, 7, bits, 0), \
  521. MAX1363_CHAN_B(0, 1, d0m1, 8, bits, 0), \
  522. MAX1363_CHAN_B(2, 3, d2m3, 9, bits, 0), \
  523. MAX1363_CHAN_B(4, 5, d4m5, 10, bits, 0), \
  524. MAX1363_CHAN_B(6, 7, d6m7, 11, bits, 0), \
  525. MAX1363_CHAN_B(1, 0, d1m0, 12, bits, 0), \
  526. MAX1363_CHAN_B(3, 2, d3m2, 13, bits, 0), \
  527. MAX1363_CHAN_B(5, 4, d5m4, 14, bits, 0), \
  528. MAX1363_CHAN_B(7, 6, d7m6, 15, bits, 0), \
  529. IIO_CHAN_SOFT_TIMESTAMP(16) \
  530. }
  531. static const struct iio_chan_spec max11602_channels[] = MAX1363_8X_CHANS(8);
  532. static const struct iio_chan_spec max11608_channels[] = MAX1363_8X_CHANS(10);
  533. static const struct iio_chan_spec max11614_channels[] = MAX1363_8X_CHANS(12);
  534. static const enum max1363_modes max11644_mode_list[] = {
  535. _s0, _s1, s0to1, d0m1, d1m0,
  536. };
  537. #define MAX1363_2X_CHANS(bits) { \
  538. MAX1363_CHAN_U(0, _s0, 0, bits, 0), \
  539. MAX1363_CHAN_U(1, _s1, 1, bits, 0), \
  540. MAX1363_CHAN_B(0, 1, d0m1, 2, bits, 0), \
  541. MAX1363_CHAN_B(1, 0, d1m0, 3, bits, 0), \
  542. IIO_CHAN_SOFT_TIMESTAMP(4) \
  543. }
  544. static const struct iio_chan_spec max11646_channels[] = MAX1363_2X_CHANS(10);
  545. static const struct iio_chan_spec max11644_channels[] = MAX1363_2X_CHANS(12);
  546. enum { max1361,
  547. max1362,
  548. max1363,
  549. max1364,
  550. max1036,
  551. max1037,
  552. max1038,
  553. max1039,
  554. max1136,
  555. max1137,
  556. max1138,
  557. max1139,
  558. max1236,
  559. max1237,
  560. max1238,
  561. max1239,
  562. max11600,
  563. max11601,
  564. max11602,
  565. max11603,
  566. max11604,
  567. max11605,
  568. max11606,
  569. max11607,
  570. max11608,
  571. max11609,
  572. max11610,
  573. max11611,
  574. max11612,
  575. max11613,
  576. max11614,
  577. max11615,
  578. max11616,
  579. max11617,
  580. max11644,
  581. max11645,
  582. max11646,
  583. max11647
  584. };
  585. static const int max1363_monitor_speeds[] = { 133000, 665000, 33300, 16600,
  586. 8300, 4200, 2000, 1000 };
  587. static ssize_t max1363_monitor_show_freq(struct device *dev,
  588. struct device_attribute *attr,
  589. char *buf)
  590. {
  591. struct max1363_state *st = iio_priv(dev_to_iio_dev(dev));
  592. return sprintf(buf, "%d\n", max1363_monitor_speeds[st->monitor_speed]);
  593. }
  594. static ssize_t max1363_monitor_store_freq(struct device *dev,
  595. struct device_attribute *attr,
  596. const char *buf,
  597. size_t len)
  598. {
  599. struct iio_dev *indio_dev = dev_to_iio_dev(dev);
  600. struct max1363_state *st = iio_priv(indio_dev);
  601. int i, ret;
  602. unsigned long val;
  603. bool found = false;
  604. ret = strict_strtoul(buf, 10, &val);
  605. if (ret)
  606. return -EINVAL;
  607. for (i = 0; i < ARRAY_SIZE(max1363_monitor_speeds); i++)
  608. if (val == max1363_monitor_speeds[i]) {
  609. found = true;
  610. break;
  611. }
  612. if (!found)
  613. return -EINVAL;
  614. mutex_lock(&indio_dev->mlock);
  615. st->monitor_speed = i;
  616. mutex_unlock(&indio_dev->mlock);
  617. return 0;
  618. }
  619. static IIO_DEV_ATTR_SAMP_FREQ(S_IRUGO | S_IWUSR,
  620. max1363_monitor_show_freq,
  621. max1363_monitor_store_freq);
  622. static IIO_CONST_ATTR(sampling_frequency_available,
  623. "133000 665000 33300 16600 8300 4200 2000 1000");
  624. static int max1363_read_thresh(struct iio_dev *indio_dev,
  625. u64 event_code,
  626. int *val)
  627. {
  628. struct max1363_state *st = iio_priv(indio_dev);
  629. if (IIO_EVENT_CODE_EXTRACT_DIR(event_code) == IIO_EV_DIR_FALLING)
  630. *val = st->thresh_low[IIO_EVENT_CODE_EXTRACT_CHAN(event_code)];
  631. else
  632. *val = st->thresh_high[IIO_EVENT_CODE_EXTRACT_CHAN(event_code)];
  633. return 0;
  634. }
  635. static int max1363_write_thresh(struct iio_dev *indio_dev,
  636. u64 event_code,
  637. int val)
  638. {
  639. struct max1363_state *st = iio_priv(indio_dev);
  640. /* make it handle signed correctly as well */
  641. switch (st->chip_info->bits) {
  642. case 10:
  643. if (val > 0x3FF)
  644. return -EINVAL;
  645. break;
  646. case 12:
  647. if (val > 0xFFF)
  648. return -EINVAL;
  649. break;
  650. }
  651. switch (IIO_EVENT_CODE_EXTRACT_DIR(event_code)) {
  652. case IIO_EV_DIR_FALLING:
  653. st->thresh_low[IIO_EVENT_CODE_EXTRACT_CHAN(event_code)] = val;
  654. break;
  655. case IIO_EV_DIR_RISING:
  656. st->thresh_high[IIO_EVENT_CODE_EXTRACT_CHAN(event_code)] = val;
  657. break;
  658. }
  659. return 0;
  660. }
  661. static const u64 max1363_event_codes[] = {
  662. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 0,
  663. IIO_EV_TYPE_THRESH, IIO_EV_DIR_FALLING),
  664. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 1,
  665. IIO_EV_TYPE_THRESH, IIO_EV_DIR_FALLING),
  666. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 2,
  667. IIO_EV_TYPE_THRESH, IIO_EV_DIR_FALLING),
  668. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 3,
  669. IIO_EV_TYPE_THRESH, IIO_EV_DIR_FALLING),
  670. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 0,
  671. IIO_EV_TYPE_THRESH, IIO_EV_DIR_RISING),
  672. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 1,
  673. IIO_EV_TYPE_THRESH, IIO_EV_DIR_RISING),
  674. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 2,
  675. IIO_EV_TYPE_THRESH, IIO_EV_DIR_RISING),
  676. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 3,
  677. IIO_EV_TYPE_THRESH, IIO_EV_DIR_RISING),
  678. };
  679. static irqreturn_t max1363_event_handler(int irq, void *private)
  680. {
  681. struct iio_dev *indio_dev = private;
  682. struct max1363_state *st = iio_priv(indio_dev);
  683. s64 timestamp = iio_get_time_ns();
  684. unsigned long mask, loc;
  685. u8 rx;
  686. u8 tx[2] = { st->setupbyte,
  687. MAX1363_MON_INT_ENABLE | (st->monitor_speed << 1) | 0xF0 };
  688. i2c_master_recv(st->client, &rx, 1);
  689. mask = rx;
  690. for_each_set_bit(loc, &mask, 8)
  691. iio_push_event(indio_dev, max1363_event_codes[loc], timestamp);
  692. i2c_master_send(st->client, tx, 2);
  693. return IRQ_HANDLED;
  694. }
  695. static int max1363_read_event_config(struct iio_dev *indio_dev,
  696. u64 event_code)
  697. {
  698. struct max1363_state *st = iio_priv(indio_dev);
  699. int val;
  700. int number = IIO_EVENT_CODE_EXTRACT_CHAN(event_code);
  701. mutex_lock(&indio_dev->mlock);
  702. if (IIO_EVENT_CODE_EXTRACT_DIR(event_code) == IIO_EV_DIR_FALLING)
  703. val = (1 << number) & st->mask_low;
  704. else
  705. val = (1 << number) & st->mask_high;
  706. mutex_unlock(&indio_dev->mlock);
  707. return val;
  708. }
  709. static int max1363_monitor_mode_update(struct max1363_state *st, int enabled)
  710. {
  711. u8 *tx_buf;
  712. int ret, i = 3, j;
  713. unsigned long numelements;
  714. int len;
  715. const long *modemask;
  716. if (!enabled) {
  717. /* transition to buffered capture is not currently supported */
  718. st->setupbyte &= ~MAX1363_SETUP_MONITOR_SETUP;
  719. st->configbyte &= ~MAX1363_SCAN_MASK;
  720. st->monitor_on = false;
  721. return max1363_write_basic_config(st->client,
  722. st->setupbyte,
  723. st->configbyte);
  724. }
  725. /* Ensure we are in the relevant mode */
  726. st->setupbyte |= MAX1363_SETUP_MONITOR_SETUP;
  727. st->configbyte &= ~(MAX1363_CHANNEL_SEL_MASK
  728. | MAX1363_SCAN_MASK
  729. | MAX1363_SE_DE_MASK);
  730. st->configbyte |= MAX1363_CONFIG_SCAN_MONITOR_MODE;
  731. if ((st->mask_low | st->mask_high) & 0x0F) {
  732. st->configbyte |= max1363_mode_table[s0to3].conf;
  733. modemask = max1363_mode_table[s0to3].modemask;
  734. } else if ((st->mask_low | st->mask_high) & 0x30) {
  735. st->configbyte |= max1363_mode_table[d0m1to2m3].conf;
  736. modemask = max1363_mode_table[d0m1to2m3].modemask;
  737. } else {
  738. st->configbyte |= max1363_mode_table[d1m0to3m2].conf;
  739. modemask = max1363_mode_table[d1m0to3m2].modemask;
  740. }
  741. numelements = bitmap_weight(modemask, MAX1363_MAX_CHANNELS);
  742. len = 3 * numelements + 3;
  743. tx_buf = kmalloc(len, GFP_KERNEL);
  744. if (!tx_buf) {
  745. ret = -ENOMEM;
  746. goto error_ret;
  747. }
  748. tx_buf[0] = st->configbyte;
  749. tx_buf[1] = st->setupbyte;
  750. tx_buf[2] = (st->monitor_speed << 1);
  751. /*
  752. * So we need to do yet another bit of nefarious scan mode
  753. * setup to match what we need.
  754. */
  755. for (j = 0; j < 8; j++)
  756. if (test_bit(j, modemask)) {
  757. /* Establish the mode is in the scan */
  758. if (st->mask_low & (1 << j)) {
  759. tx_buf[i] = (st->thresh_low[j] >> 4) & 0xFF;
  760. tx_buf[i + 1] = (st->thresh_low[j] << 4) & 0xF0;
  761. } else if (j < 4) {
  762. tx_buf[i] = 0;
  763. tx_buf[i + 1] = 0;
  764. } else {
  765. tx_buf[i] = 0x80;
  766. tx_buf[i + 1] = 0;
  767. }
  768. if (st->mask_high & (1 << j)) {
  769. tx_buf[i + 1] |=
  770. (st->thresh_high[j] >> 8) & 0x0F;
  771. tx_buf[i + 2] = st->thresh_high[j] & 0xFF;
  772. } else if (j < 4) {
  773. tx_buf[i + 1] |= 0x0F;
  774. tx_buf[i + 2] = 0xFF;
  775. } else {
  776. tx_buf[i + 1] |= 0x07;
  777. tx_buf[i + 2] = 0xFF;
  778. }
  779. i += 3;
  780. }
  781. ret = i2c_master_send(st->client, tx_buf, len);
  782. if (ret < 0)
  783. goto error_ret;
  784. if (ret != len) {
  785. ret = -EIO;
  786. goto error_ret;
  787. }
  788. /*
  789. * Now that we hopefully have sensible thresholds in place it is
  790. * time to turn the interrupts on.
  791. * It is unclear from the data sheet if this should be necessary
  792. * (i.e. whether monitor mode setup is atomic) but it appears to
  793. * be in practice.
  794. */
  795. tx_buf[0] = st->setupbyte;
  796. tx_buf[1] = MAX1363_MON_INT_ENABLE | (st->monitor_speed << 1) | 0xF0;
  797. ret = i2c_master_send(st->client, tx_buf, 2);
  798. if (ret < 0)
  799. goto error_ret;
  800. if (ret != 2) {
  801. ret = -EIO;
  802. goto error_ret;
  803. }
  804. ret = 0;
  805. st->monitor_on = true;
  806. error_ret:
  807. kfree(tx_buf);
  808. return ret;
  809. }
  810. /*
  811. * To keep this manageable we always use one of 3 scan modes.
  812. * Scan 0...3, 0-1,2-3 and 1-0,3-2
  813. */
  814. static inline int __max1363_check_event_mask(int thismask, int checkmask)
  815. {
  816. int ret = 0;
  817. /* Is it unipolar */
  818. if (thismask < 4) {
  819. if (checkmask & ~0x0F) {
  820. ret = -EBUSY;
  821. goto error_ret;
  822. }
  823. } else if (thismask < 6) {
  824. if (checkmask & ~0x30) {
  825. ret = -EBUSY;
  826. goto error_ret;
  827. }
  828. } else if (checkmask & ~0xC0)
  829. ret = -EBUSY;
  830. error_ret:
  831. return ret;
  832. }
  833. static int max1363_write_event_config(struct iio_dev *indio_dev,
  834. u64 event_code,
  835. int state)
  836. {
  837. int ret = 0;
  838. struct max1363_state *st = iio_priv(indio_dev);
  839. u16 unifiedmask;
  840. int number = IIO_EVENT_CODE_EXTRACT_CHAN(event_code);
  841. mutex_lock(&indio_dev->mlock);
  842. unifiedmask = st->mask_low | st->mask_high;
  843. if (IIO_EVENT_CODE_EXTRACT_DIR(event_code) == IIO_EV_DIR_FALLING) {
  844. if (state == 0)
  845. st->mask_low &= ~(1 << number);
  846. else {
  847. ret = __max1363_check_event_mask((1 << number),
  848. unifiedmask);
  849. if (ret)
  850. goto error_ret;
  851. st->mask_low |= (1 << number);
  852. }
  853. } else {
  854. if (state == 0)
  855. st->mask_high &= ~(1 << number);
  856. else {
  857. ret = __max1363_check_event_mask((1 << number),
  858. unifiedmask);
  859. if (ret)
  860. goto error_ret;
  861. st->mask_high |= (1 << number);
  862. }
  863. }
  864. max1363_monitor_mode_update(st, !!(st->mask_high | st->mask_low));
  865. error_ret:
  866. mutex_unlock(&indio_dev->mlock);
  867. return ret;
  868. }
  869. /*
  870. * As with scan_elements, only certain sets of these can
  871. * be combined.
  872. */
  873. static struct attribute *max1363_event_attributes[] = {
  874. &iio_dev_attr_sampling_frequency.dev_attr.attr,
  875. &iio_const_attr_sampling_frequency_available.dev_attr.attr,
  876. NULL,
  877. };
  878. static struct attribute_group max1363_event_attribute_group = {
  879. .attrs = max1363_event_attributes,
  880. .name = "events",
  881. };
  882. static int max1363_update_scan_mode(struct iio_dev *indio_dev,
  883. const unsigned long *scan_mask)
  884. {
  885. struct max1363_state *st = iio_priv(indio_dev);
  886. /*
  887. * Need to figure out the current mode based upon the requested
  888. * scan mask in iio_dev
  889. */
  890. st->current_mode = max1363_match_mode(scan_mask, st->chip_info);
  891. if (!st->current_mode)
  892. return -EINVAL;
  893. max1363_set_scan_mode(st);
  894. return 0;
  895. }
  896. static const struct iio_info max1238_info = {
  897. .read_raw = &max1363_read_raw,
  898. .driver_module = THIS_MODULE,
  899. .update_scan_mode = &max1363_update_scan_mode,
  900. };
  901. static const struct iio_info max1363_info = {
  902. .read_event_value = &max1363_read_thresh,
  903. .write_event_value = &max1363_write_thresh,
  904. .read_event_config = &max1363_read_event_config,
  905. .write_event_config = &max1363_write_event_config,
  906. .read_raw = &max1363_read_raw,
  907. .update_scan_mode = &max1363_update_scan_mode,
  908. .driver_module = THIS_MODULE,
  909. .event_attrs = &max1363_event_attribute_group,
  910. };
  911. /* max1363 and max1368 tested - rest from data sheet */
  912. static const struct max1363_chip_info max1363_chip_info_tbl[] = {
  913. [max1361] = {
  914. .bits = 10,
  915. .int_vref_mv = 2048,
  916. .mode_list = max1363_mode_list,
  917. .num_modes = ARRAY_SIZE(max1363_mode_list),
  918. .default_mode = s0to3,
  919. .channels = max1361_channels,
  920. .num_channels = ARRAY_SIZE(max1361_channels),
  921. .info = &max1363_info,
  922. },
  923. [max1362] = {
  924. .bits = 10,
  925. .int_vref_mv = 4096,
  926. .mode_list = max1363_mode_list,
  927. .num_modes = ARRAY_SIZE(max1363_mode_list),
  928. .default_mode = s0to3,
  929. .channels = max1361_channels,
  930. .num_channels = ARRAY_SIZE(max1361_channels),
  931. .info = &max1363_info,
  932. },
  933. [max1363] = {
  934. .bits = 12,
  935. .int_vref_mv = 2048,
  936. .mode_list = max1363_mode_list,
  937. .num_modes = ARRAY_SIZE(max1363_mode_list),
  938. .default_mode = s0to3,
  939. .channels = max1363_channels,
  940. .num_channels = ARRAY_SIZE(max1363_channels),
  941. .info = &max1363_info,
  942. },
  943. [max1364] = {
  944. .bits = 12,
  945. .int_vref_mv = 4096,
  946. .mode_list = max1363_mode_list,
  947. .num_modes = ARRAY_SIZE(max1363_mode_list),
  948. .default_mode = s0to3,
  949. .channels = max1363_channels,
  950. .num_channels = ARRAY_SIZE(max1363_channels),
  951. .info = &max1363_info,
  952. },
  953. [max1036] = {
  954. .bits = 8,
  955. .int_vref_mv = 4096,
  956. .mode_list = max1236_mode_list,
  957. .num_modes = ARRAY_SIZE(max1236_mode_list),
  958. .default_mode = s0to3,
  959. .info = &max1238_info,
  960. .channels = max1036_channels,
  961. .num_channels = ARRAY_SIZE(max1036_channels),
  962. },
  963. [max1037] = {
  964. .bits = 8,
  965. .int_vref_mv = 2048,
  966. .mode_list = max1236_mode_list,
  967. .num_modes = ARRAY_SIZE(max1236_mode_list),
  968. .default_mode = s0to3,
  969. .info = &max1238_info,
  970. .channels = max1036_channels,
  971. .num_channels = ARRAY_SIZE(max1036_channels),
  972. },
  973. [max1038] = {
  974. .bits = 8,
  975. .int_vref_mv = 4096,
  976. .mode_list = max1238_mode_list,
  977. .num_modes = ARRAY_SIZE(max1238_mode_list),
  978. .default_mode = s0to11,
  979. .info = &max1238_info,
  980. .channels = max1038_channels,
  981. .num_channels = ARRAY_SIZE(max1038_channels),
  982. },
  983. [max1039] = {
  984. .bits = 8,
  985. .int_vref_mv = 2048,
  986. .mode_list = max1238_mode_list,
  987. .num_modes = ARRAY_SIZE(max1238_mode_list),
  988. .default_mode = s0to11,
  989. .info = &max1238_info,
  990. .channels = max1038_channels,
  991. .num_channels = ARRAY_SIZE(max1038_channels),
  992. },
  993. [max1136] = {
  994. .bits = 10,
  995. .int_vref_mv = 4096,
  996. .mode_list = max1236_mode_list,
  997. .num_modes = ARRAY_SIZE(max1236_mode_list),
  998. .default_mode = s0to3,
  999. .info = &max1238_info,
  1000. .channels = max1136_channels,
  1001. .num_channels = ARRAY_SIZE(max1136_channels),
  1002. },
  1003. [max1137] = {
  1004. .bits = 10,
  1005. .int_vref_mv = 2048,
  1006. .mode_list = max1236_mode_list,
  1007. .num_modes = ARRAY_SIZE(max1236_mode_list),
  1008. .default_mode = s0to3,
  1009. .info = &max1238_info,
  1010. .channels = max1136_channels,
  1011. .num_channels = ARRAY_SIZE(max1136_channels),
  1012. },
  1013. [max1138] = {
  1014. .bits = 10,
  1015. .int_vref_mv = 4096,
  1016. .mode_list = max1238_mode_list,
  1017. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1018. .default_mode = s0to11,
  1019. .info = &max1238_info,
  1020. .channels = max1138_channels,
  1021. .num_channels = ARRAY_SIZE(max1138_channels),
  1022. },
  1023. [max1139] = {
  1024. .bits = 10,
  1025. .int_vref_mv = 2048,
  1026. .mode_list = max1238_mode_list,
  1027. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1028. .default_mode = s0to11,
  1029. .info = &max1238_info,
  1030. .channels = max1138_channels,
  1031. .num_channels = ARRAY_SIZE(max1138_channels),
  1032. },
  1033. [max1236] = {
  1034. .bits = 12,
  1035. .int_vref_mv = 4096,
  1036. .mode_list = max1236_mode_list,
  1037. .num_modes = ARRAY_SIZE(max1236_mode_list),
  1038. .default_mode = s0to3,
  1039. .info = &max1238_info,
  1040. .channels = max1236_channels,
  1041. .num_channels = ARRAY_SIZE(max1236_channels),
  1042. },
  1043. [max1237] = {
  1044. .bits = 12,
  1045. .int_vref_mv = 2048,
  1046. .mode_list = max1236_mode_list,
  1047. .num_modes = ARRAY_SIZE(max1236_mode_list),
  1048. .default_mode = s0to3,
  1049. .info = &max1238_info,
  1050. .channels = max1236_channels,
  1051. .num_channels = ARRAY_SIZE(max1236_channels),
  1052. },
  1053. [max1238] = {
  1054. .bits = 12,
  1055. .int_vref_mv = 4096,
  1056. .mode_list = max1238_mode_list,
  1057. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1058. .default_mode = s0to11,
  1059. .info = &max1238_info,
  1060. .channels = max1238_channels,
  1061. .num_channels = ARRAY_SIZE(max1238_channels),
  1062. },
  1063. [max1239] = {
  1064. .bits = 12,
  1065. .int_vref_mv = 2048,
  1066. .mode_list = max1238_mode_list,
  1067. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1068. .default_mode = s0to11,
  1069. .info = &max1238_info,
  1070. .channels = max1238_channels,
  1071. .num_channels = ARRAY_SIZE(max1238_channels),
  1072. },
  1073. [max11600] = {
  1074. .bits = 8,
  1075. .int_vref_mv = 4096,
  1076. .mode_list = max11607_mode_list,
  1077. .num_modes = ARRAY_SIZE(max11607_mode_list),
  1078. .default_mode = s0to3,
  1079. .info = &max1238_info,
  1080. .channels = max1036_channels,
  1081. .num_channels = ARRAY_SIZE(max1036_channels),
  1082. },
  1083. [max11601] = {
  1084. .bits = 8,
  1085. .int_vref_mv = 2048,
  1086. .mode_list = max11607_mode_list,
  1087. .num_modes = ARRAY_SIZE(max11607_mode_list),
  1088. .default_mode = s0to3,
  1089. .info = &max1238_info,
  1090. .channels = max1036_channels,
  1091. .num_channels = ARRAY_SIZE(max1036_channels),
  1092. },
  1093. [max11602] = {
  1094. .bits = 8,
  1095. .int_vref_mv = 4096,
  1096. .mode_list = max11608_mode_list,
  1097. .num_modes = ARRAY_SIZE(max11608_mode_list),
  1098. .default_mode = s0to7,
  1099. .info = &max1238_info,
  1100. .channels = max11602_channels,
  1101. .num_channels = ARRAY_SIZE(max11602_channels),
  1102. },
  1103. [max11603] = {
  1104. .bits = 8,
  1105. .int_vref_mv = 2048,
  1106. .mode_list = max11608_mode_list,
  1107. .num_modes = ARRAY_SIZE(max11608_mode_list),
  1108. .default_mode = s0to7,
  1109. .info = &max1238_info,
  1110. .channels = max11602_channels,
  1111. .num_channels = ARRAY_SIZE(max11602_channels),
  1112. },
  1113. [max11604] = {
  1114. .bits = 8,
  1115. .int_vref_mv = 4098,
  1116. .mode_list = max1238_mode_list,
  1117. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1118. .default_mode = s0to11,
  1119. .info = &max1238_info,
  1120. .channels = max1238_channels,
  1121. .num_channels = ARRAY_SIZE(max1238_channels),
  1122. },
  1123. [max11605] = {
  1124. .bits = 8,
  1125. .int_vref_mv = 2048,
  1126. .mode_list = max1238_mode_list,
  1127. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1128. .default_mode = s0to11,
  1129. .info = &max1238_info,
  1130. .channels = max1238_channels,
  1131. .num_channels = ARRAY_SIZE(max1238_channels),
  1132. },
  1133. [max11606] = {
  1134. .bits = 10,
  1135. .int_vref_mv = 4096,
  1136. .mode_list = max11607_mode_list,
  1137. .num_modes = ARRAY_SIZE(max11607_mode_list),
  1138. .default_mode = s0to3,
  1139. .info = &max1238_info,
  1140. .channels = max1136_channels,
  1141. .num_channels = ARRAY_SIZE(max1136_channels),
  1142. },
  1143. [max11607] = {
  1144. .bits = 10,
  1145. .int_vref_mv = 2048,
  1146. .mode_list = max11607_mode_list,
  1147. .num_modes = ARRAY_SIZE(max11607_mode_list),
  1148. .default_mode = s0to3,
  1149. .info = &max1238_info,
  1150. .channels = max1136_channels,
  1151. .num_channels = ARRAY_SIZE(max1136_channels),
  1152. },
  1153. [max11608] = {
  1154. .bits = 10,
  1155. .int_vref_mv = 4096,
  1156. .mode_list = max11608_mode_list,
  1157. .num_modes = ARRAY_SIZE(max11608_mode_list),
  1158. .default_mode = s0to7,
  1159. .info = &max1238_info,
  1160. .channels = max11608_channels,
  1161. .num_channels = ARRAY_SIZE(max11608_channels),
  1162. },
  1163. [max11609] = {
  1164. .bits = 10,
  1165. .int_vref_mv = 2048,
  1166. .mode_list = max11608_mode_list,
  1167. .num_modes = ARRAY_SIZE(max11608_mode_list),
  1168. .default_mode = s0to7,
  1169. .info = &max1238_info,
  1170. .channels = max11608_channels,
  1171. .num_channels = ARRAY_SIZE(max11608_channels),
  1172. },
  1173. [max11610] = {
  1174. .bits = 10,
  1175. .int_vref_mv = 4098,
  1176. .mode_list = max1238_mode_list,
  1177. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1178. .default_mode = s0to11,
  1179. .info = &max1238_info,
  1180. .channels = max1238_channels,
  1181. .num_channels = ARRAY_SIZE(max1238_channels),
  1182. },
  1183. [max11611] = {
  1184. .bits = 10,
  1185. .int_vref_mv = 2048,
  1186. .mode_list = max1238_mode_list,
  1187. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1188. .default_mode = s0to11,
  1189. .info = &max1238_info,
  1190. .channels = max1238_channels,
  1191. .num_channels = ARRAY_SIZE(max1238_channels),
  1192. },
  1193. [max11612] = {
  1194. .bits = 12,
  1195. .int_vref_mv = 4096,
  1196. .mode_list = max11607_mode_list,
  1197. .num_modes = ARRAY_SIZE(max11607_mode_list),
  1198. .default_mode = s0to3,
  1199. .info = &max1238_info,
  1200. .channels = max1363_channels,
  1201. .num_channels = ARRAY_SIZE(max1363_channels),
  1202. },
  1203. [max11613] = {
  1204. .bits = 12,
  1205. .int_vref_mv = 2048,
  1206. .mode_list = max11607_mode_list,
  1207. .num_modes = ARRAY_SIZE(max11607_mode_list),
  1208. .default_mode = s0to3,
  1209. .info = &max1238_info,
  1210. .channels = max1363_channels,
  1211. .num_channels = ARRAY_SIZE(max1363_channels),
  1212. },
  1213. [max11614] = {
  1214. .bits = 12,
  1215. .int_vref_mv = 4096,
  1216. .mode_list = max11608_mode_list,
  1217. .num_modes = ARRAY_SIZE(max11608_mode_list),
  1218. .default_mode = s0to7,
  1219. .info = &max1238_info,
  1220. .channels = max11614_channels,
  1221. .num_channels = ARRAY_SIZE(max11614_channels),
  1222. },
  1223. [max11615] = {
  1224. .bits = 12,
  1225. .int_vref_mv = 2048,
  1226. .mode_list = max11608_mode_list,
  1227. .num_modes = ARRAY_SIZE(max11608_mode_list),
  1228. .default_mode = s0to7,
  1229. .info = &max1238_info,
  1230. .channels = max11614_channels,
  1231. .num_channels = ARRAY_SIZE(max11614_channels),
  1232. },
  1233. [max11616] = {
  1234. .bits = 12,
  1235. .int_vref_mv = 4098,
  1236. .mode_list = max1238_mode_list,
  1237. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1238. .default_mode = s0to11,
  1239. .info = &max1238_info,
  1240. .channels = max1238_channels,
  1241. .num_channels = ARRAY_SIZE(max1238_channels),
  1242. },
  1243. [max11617] = {
  1244. .bits = 12,
  1245. .int_vref_mv = 2048,
  1246. .mode_list = max1238_mode_list,
  1247. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1248. .default_mode = s0to11,
  1249. .info = &max1238_info,
  1250. .channels = max1238_channels,
  1251. .num_channels = ARRAY_SIZE(max1238_channels),
  1252. },
  1253. [max11644] = {
  1254. .bits = 12,
  1255. .int_vref_mv = 2048,
  1256. .mode_list = max11644_mode_list,
  1257. .num_modes = ARRAY_SIZE(max11644_mode_list),
  1258. .default_mode = s0to1,
  1259. .info = &max1238_info,
  1260. .channels = max11644_channels,
  1261. .num_channels = ARRAY_SIZE(max11644_channels),
  1262. },
  1263. [max11645] = {
  1264. .bits = 12,
  1265. .int_vref_mv = 4096,
  1266. .mode_list = max11644_mode_list,
  1267. .num_modes = ARRAY_SIZE(max11644_mode_list),
  1268. .default_mode = s0to1,
  1269. .info = &max1238_info,
  1270. .channels = max11644_channels,
  1271. .num_channels = ARRAY_SIZE(max11644_channels),
  1272. },
  1273. [max11646] = {
  1274. .bits = 10,
  1275. .int_vref_mv = 2048,
  1276. .mode_list = max11644_mode_list,
  1277. .num_modes = ARRAY_SIZE(max11644_mode_list),
  1278. .default_mode = s0to1,
  1279. .info = &max1238_info,
  1280. .channels = max11646_channels,
  1281. .num_channels = ARRAY_SIZE(max11646_channels),
  1282. },
  1283. [max11647] = {
  1284. .bits = 10,
  1285. .int_vref_mv = 4096,
  1286. .mode_list = max11644_mode_list,
  1287. .num_modes = ARRAY_SIZE(max11644_mode_list),
  1288. .default_mode = s0to1,
  1289. .info = &max1238_info,
  1290. .channels = max11646_channels,
  1291. .num_channels = ARRAY_SIZE(max11646_channels),
  1292. },
  1293. };
  1294. static int max1363_initial_setup(struct max1363_state *st)
  1295. {
  1296. st->setupbyte = MAX1363_SETUP_AIN3_IS_AIN3_REF_IS_VDD
  1297. | MAX1363_SETUP_POWER_UP_INT_REF
  1298. | MAX1363_SETUP_INT_CLOCK
  1299. | MAX1363_SETUP_UNIPOLAR
  1300. | MAX1363_SETUP_NORESET;
  1301. /* Set scan mode writes the config anyway so wait until then*/
  1302. st->setupbyte = MAX1363_SETUP_BYTE(st->setupbyte);
  1303. st->current_mode = &max1363_mode_table[st->chip_info->default_mode];
  1304. st->configbyte = MAX1363_CONFIG_BYTE(st->configbyte);
  1305. return max1363_set_scan_mode(st);
  1306. }
  1307. static int max1363_alloc_scan_masks(struct iio_dev *indio_dev)
  1308. {
  1309. struct max1363_state *st = iio_priv(indio_dev);
  1310. unsigned long *masks;
  1311. int i;
  1312. masks = kzalloc(BITS_TO_LONGS(MAX1363_MAX_CHANNELS)*sizeof(long)*
  1313. (st->chip_info->num_modes + 1), GFP_KERNEL);
  1314. if (!masks)
  1315. return -ENOMEM;
  1316. for (i = 0; i < st->chip_info->num_modes; i++)
  1317. bitmap_copy(masks + BITS_TO_LONGS(MAX1363_MAX_CHANNELS)*i,
  1318. max1363_mode_table[st->chip_info->mode_list[i]]
  1319. .modemask, MAX1363_MAX_CHANNELS);
  1320. indio_dev->available_scan_masks = masks;
  1321. return 0;
  1322. }
  1323. static irqreturn_t max1363_trigger_handler(int irq, void *p)
  1324. {
  1325. struct iio_poll_func *pf = p;
  1326. struct iio_dev *indio_dev = pf->indio_dev;
  1327. struct max1363_state *st = iio_priv(indio_dev);
  1328. s64 time_ns;
  1329. __u8 *rxbuf;
  1330. int b_sent;
  1331. size_t d_size;
  1332. unsigned long numvals = bitmap_weight(st->current_mode->modemask,
  1333. MAX1363_MAX_CHANNELS);
  1334. /* Ensure the timestamp is 8 byte aligned */
  1335. if (st->chip_info->bits != 8)
  1336. d_size = numvals*2;
  1337. else
  1338. d_size = numvals;
  1339. if (indio_dev->scan_timestamp) {
  1340. d_size += sizeof(s64);
  1341. if (d_size % sizeof(s64))
  1342. d_size += sizeof(s64) - (d_size % sizeof(s64));
  1343. }
  1344. /* Monitor mode prevents reading. Whilst not currently implemented
  1345. * might as well have this test in here in the meantime as it does
  1346. * no harm.
  1347. */
  1348. if (numvals == 0)
  1349. goto done;
  1350. rxbuf = kmalloc(d_size, GFP_KERNEL);
  1351. if (rxbuf == NULL)
  1352. goto done;
  1353. if (st->chip_info->bits != 8)
  1354. b_sent = i2c_master_recv(st->client, rxbuf, numvals*2);
  1355. else
  1356. b_sent = i2c_master_recv(st->client, rxbuf, numvals);
  1357. if (b_sent < 0)
  1358. goto done_free;
  1359. time_ns = iio_get_time_ns();
  1360. if (indio_dev->scan_timestamp)
  1361. memcpy(rxbuf + d_size - sizeof(s64), &time_ns, sizeof(time_ns));
  1362. iio_push_to_buffers(indio_dev, rxbuf);
  1363. done_free:
  1364. kfree(rxbuf);
  1365. done:
  1366. iio_trigger_notify_done(indio_dev->trig);
  1367. return IRQ_HANDLED;
  1368. }
  1369. static const struct iio_buffer_setup_ops max1363_buffered_setup_ops = {
  1370. .postenable = &iio_triggered_buffer_postenable,
  1371. .preenable = &iio_sw_buffer_preenable,
  1372. .predisable = &iio_triggered_buffer_predisable,
  1373. };
  1374. static int max1363_register_buffered_funcs_and_init(struct iio_dev *indio_dev)
  1375. {
  1376. struct max1363_state *st = iio_priv(indio_dev);
  1377. int ret = 0;
  1378. indio_dev->buffer = iio_kfifo_allocate(indio_dev);
  1379. if (!indio_dev->buffer) {
  1380. ret = -ENOMEM;
  1381. goto error_ret;
  1382. }
  1383. indio_dev->pollfunc = iio_alloc_pollfunc(NULL,
  1384. &max1363_trigger_handler,
  1385. IRQF_ONESHOT,
  1386. indio_dev,
  1387. "%s_consumer%d",
  1388. st->client->name,
  1389. indio_dev->id);
  1390. if (indio_dev->pollfunc == NULL) {
  1391. ret = -ENOMEM;
  1392. goto error_deallocate_sw_rb;
  1393. }
  1394. /* Buffer functions - here trigger setup related */
  1395. indio_dev->setup_ops = &max1363_buffered_setup_ops;
  1396. /* Flag that polled buffering is possible */
  1397. indio_dev->modes |= INDIO_BUFFER_TRIGGERED;
  1398. return 0;
  1399. error_deallocate_sw_rb:
  1400. iio_kfifo_free(indio_dev->buffer);
  1401. error_ret:
  1402. return ret;
  1403. }
  1404. static void max1363_buffer_cleanup(struct iio_dev *indio_dev)
  1405. {
  1406. /* ensure that the trigger has been detached */
  1407. iio_dealloc_pollfunc(indio_dev->pollfunc);
  1408. iio_kfifo_free(indio_dev->buffer);
  1409. }
  1410. static int max1363_probe(struct i2c_client *client,
  1411. const struct i2c_device_id *id)
  1412. {
  1413. int ret;
  1414. struct max1363_state *st;
  1415. struct iio_dev *indio_dev;
  1416. indio_dev = iio_device_alloc(sizeof(struct max1363_state));
  1417. if (indio_dev == NULL) {
  1418. ret = -ENOMEM;
  1419. goto error_out;
  1420. }
  1421. ret = iio_map_array_register(indio_dev, client->dev.platform_data);
  1422. if (ret < 0)
  1423. goto error_free_device;
  1424. st = iio_priv(indio_dev);
  1425. st->reg = regulator_get(&client->dev, "vcc");
  1426. if (IS_ERR(st->reg)) {
  1427. ret = PTR_ERR(st->reg);
  1428. goto error_unregister_map;
  1429. }
  1430. ret = regulator_enable(st->reg);
  1431. if (ret)
  1432. goto error_put_reg;
  1433. /* this is only used for device removal purposes */
  1434. i2c_set_clientdata(client, indio_dev);
  1435. st->chip_info = &max1363_chip_info_tbl[id->driver_data];
  1436. st->client = client;
  1437. ret = max1363_alloc_scan_masks(indio_dev);
  1438. if (ret)
  1439. goto error_disable_reg;
  1440. /* Estabilish that the iio_dev is a child of the i2c device */
  1441. indio_dev->dev.parent = &client->dev;
  1442. indio_dev->name = id->name;
  1443. indio_dev->channels = st->chip_info->channels;
  1444. indio_dev->num_channels = st->chip_info->num_channels;
  1445. indio_dev->info = st->chip_info->info;
  1446. indio_dev->modes = INDIO_DIRECT_MODE;
  1447. indio_dev->channels = st->chip_info->channels;
  1448. indio_dev->num_channels = st->chip_info->num_channels;
  1449. ret = max1363_initial_setup(st);
  1450. if (ret < 0)
  1451. goto error_free_available_scan_masks;
  1452. ret = max1363_register_buffered_funcs_and_init(indio_dev);
  1453. if (ret)
  1454. goto error_free_available_scan_masks;
  1455. ret = iio_buffer_register(indio_dev,
  1456. st->chip_info->channels,
  1457. st->chip_info->num_channels);
  1458. if (ret)
  1459. goto error_cleanup_buffer;
  1460. if (client->irq) {
  1461. ret = request_threaded_irq(st->client->irq,
  1462. NULL,
  1463. &max1363_event_handler,
  1464. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  1465. "max1363_event",
  1466. indio_dev);
  1467. if (ret)
  1468. goto error_uninit_buffer;
  1469. }
  1470. ret = iio_device_register(indio_dev);
  1471. if (ret < 0)
  1472. goto error_free_irq;
  1473. return 0;
  1474. error_free_irq:
  1475. free_irq(st->client->irq, indio_dev);
  1476. error_uninit_buffer:
  1477. iio_buffer_unregister(indio_dev);
  1478. error_cleanup_buffer:
  1479. max1363_buffer_cleanup(indio_dev);
  1480. error_free_available_scan_masks:
  1481. kfree(indio_dev->available_scan_masks);
  1482. error_unregister_map:
  1483. iio_map_array_unregister(indio_dev, client->dev.platform_data);
  1484. error_disable_reg:
  1485. regulator_disable(st->reg);
  1486. error_put_reg:
  1487. regulator_put(st->reg);
  1488. error_free_device:
  1489. iio_device_free(indio_dev);
  1490. error_out:
  1491. return ret;
  1492. }
  1493. static int max1363_remove(struct i2c_client *client)
  1494. {
  1495. struct iio_dev *indio_dev = i2c_get_clientdata(client);
  1496. struct max1363_state *st = iio_priv(indio_dev);
  1497. iio_device_unregister(indio_dev);
  1498. if (client->irq)
  1499. free_irq(st->client->irq, indio_dev);
  1500. iio_buffer_unregister(indio_dev);
  1501. max1363_buffer_cleanup(indio_dev);
  1502. kfree(indio_dev->available_scan_masks);
  1503. if (!IS_ERR(st->reg)) {
  1504. regulator_disable(st->reg);
  1505. regulator_put(st->reg);
  1506. }
  1507. iio_map_array_unregister(indio_dev, client->dev.platform_data);
  1508. iio_device_free(indio_dev);
  1509. return 0;
  1510. }
  1511. static const struct i2c_device_id max1363_id[] = {
  1512. { "max1361", max1361 },
  1513. { "max1362", max1362 },
  1514. { "max1363", max1363 },
  1515. { "max1364", max1364 },
  1516. { "max1036", max1036 },
  1517. { "max1037", max1037 },
  1518. { "max1038", max1038 },
  1519. { "max1039", max1039 },
  1520. { "max1136", max1136 },
  1521. { "max1137", max1137 },
  1522. { "max1138", max1138 },
  1523. { "max1139", max1139 },
  1524. { "max1236", max1236 },
  1525. { "max1237", max1237 },
  1526. { "max1238", max1238 },
  1527. { "max1239", max1239 },
  1528. { "max11600", max11600 },
  1529. { "max11601", max11601 },
  1530. { "max11602", max11602 },
  1531. { "max11603", max11603 },
  1532. { "max11604", max11604 },
  1533. { "max11605", max11605 },
  1534. { "max11606", max11606 },
  1535. { "max11607", max11607 },
  1536. { "max11608", max11608 },
  1537. { "max11609", max11609 },
  1538. { "max11610", max11610 },
  1539. { "max11611", max11611 },
  1540. { "max11612", max11612 },
  1541. { "max11613", max11613 },
  1542. { "max11614", max11614 },
  1543. { "max11615", max11615 },
  1544. { "max11616", max11616 },
  1545. { "max11617", max11617 },
  1546. {}
  1547. };
  1548. MODULE_DEVICE_TABLE(i2c, max1363_id);
  1549. static struct i2c_driver max1363_driver = {
  1550. .driver = {
  1551. .name = "max1363",
  1552. },
  1553. .probe = max1363_probe,
  1554. .remove = max1363_remove,
  1555. .id_table = max1363_id,
  1556. };
  1557. module_i2c_driver(max1363_driver);
  1558. MODULE_AUTHOR("Jonathan Cameron <jic23@kernel.org>");
  1559. MODULE_DESCRIPTION("Maxim 1363 ADC");
  1560. MODULE_LICENSE("GPL v2");