si.c 131 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include <drm/radeon_drm.h>
  32. #include "sid.h"
  33. #include "atom.h"
  34. #include "si_blit_shaders.h"
  35. #define SI_PFP_UCODE_SIZE 2144
  36. #define SI_PM4_UCODE_SIZE 2144
  37. #define SI_CE_UCODE_SIZE 2144
  38. #define SI_RLC_UCODE_SIZE 2048
  39. #define SI_MC_UCODE_SIZE 7769
  40. MODULE_FIRMWARE("radeon/TAHITI_pfp.bin");
  41. MODULE_FIRMWARE("radeon/TAHITI_me.bin");
  42. MODULE_FIRMWARE("radeon/TAHITI_ce.bin");
  43. MODULE_FIRMWARE("radeon/TAHITI_mc.bin");
  44. MODULE_FIRMWARE("radeon/TAHITI_rlc.bin");
  45. MODULE_FIRMWARE("radeon/PITCAIRN_pfp.bin");
  46. MODULE_FIRMWARE("radeon/PITCAIRN_me.bin");
  47. MODULE_FIRMWARE("radeon/PITCAIRN_ce.bin");
  48. MODULE_FIRMWARE("radeon/PITCAIRN_mc.bin");
  49. MODULE_FIRMWARE("radeon/PITCAIRN_rlc.bin");
  50. MODULE_FIRMWARE("radeon/VERDE_pfp.bin");
  51. MODULE_FIRMWARE("radeon/VERDE_me.bin");
  52. MODULE_FIRMWARE("radeon/VERDE_ce.bin");
  53. MODULE_FIRMWARE("radeon/VERDE_mc.bin");
  54. MODULE_FIRMWARE("radeon/VERDE_rlc.bin");
  55. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  56. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  57. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  58. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  59. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  60. extern u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev);
  61. /* get temperature in millidegrees */
  62. int si_get_temp(struct radeon_device *rdev)
  63. {
  64. u32 temp;
  65. int actual_temp = 0;
  66. temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  67. CTF_TEMP_SHIFT;
  68. if (temp & 0x200)
  69. actual_temp = 255;
  70. else
  71. actual_temp = temp & 0x1ff;
  72. actual_temp = (actual_temp * 1000);
  73. return actual_temp;
  74. }
  75. #define TAHITI_IO_MC_REGS_SIZE 36
  76. static const u32 tahiti_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  77. {0x0000006f, 0x03044000},
  78. {0x00000070, 0x0480c018},
  79. {0x00000071, 0x00000040},
  80. {0x00000072, 0x01000000},
  81. {0x00000074, 0x000000ff},
  82. {0x00000075, 0x00143400},
  83. {0x00000076, 0x08ec0800},
  84. {0x00000077, 0x040000cc},
  85. {0x00000079, 0x00000000},
  86. {0x0000007a, 0x21000409},
  87. {0x0000007c, 0x00000000},
  88. {0x0000007d, 0xe8000000},
  89. {0x0000007e, 0x044408a8},
  90. {0x0000007f, 0x00000003},
  91. {0x00000080, 0x00000000},
  92. {0x00000081, 0x01000000},
  93. {0x00000082, 0x02000000},
  94. {0x00000083, 0x00000000},
  95. {0x00000084, 0xe3f3e4f4},
  96. {0x00000085, 0x00052024},
  97. {0x00000087, 0x00000000},
  98. {0x00000088, 0x66036603},
  99. {0x00000089, 0x01000000},
  100. {0x0000008b, 0x1c0a0000},
  101. {0x0000008c, 0xff010000},
  102. {0x0000008e, 0xffffefff},
  103. {0x0000008f, 0xfff3efff},
  104. {0x00000090, 0xfff3efbf},
  105. {0x00000094, 0x00101101},
  106. {0x00000095, 0x00000fff},
  107. {0x00000096, 0x00116fff},
  108. {0x00000097, 0x60010000},
  109. {0x00000098, 0x10010000},
  110. {0x00000099, 0x00006000},
  111. {0x0000009a, 0x00001000},
  112. {0x0000009f, 0x00a77400}
  113. };
  114. static const u32 pitcairn_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  115. {0x0000006f, 0x03044000},
  116. {0x00000070, 0x0480c018},
  117. {0x00000071, 0x00000040},
  118. {0x00000072, 0x01000000},
  119. {0x00000074, 0x000000ff},
  120. {0x00000075, 0x00143400},
  121. {0x00000076, 0x08ec0800},
  122. {0x00000077, 0x040000cc},
  123. {0x00000079, 0x00000000},
  124. {0x0000007a, 0x21000409},
  125. {0x0000007c, 0x00000000},
  126. {0x0000007d, 0xe8000000},
  127. {0x0000007e, 0x044408a8},
  128. {0x0000007f, 0x00000003},
  129. {0x00000080, 0x00000000},
  130. {0x00000081, 0x01000000},
  131. {0x00000082, 0x02000000},
  132. {0x00000083, 0x00000000},
  133. {0x00000084, 0xe3f3e4f4},
  134. {0x00000085, 0x00052024},
  135. {0x00000087, 0x00000000},
  136. {0x00000088, 0x66036603},
  137. {0x00000089, 0x01000000},
  138. {0x0000008b, 0x1c0a0000},
  139. {0x0000008c, 0xff010000},
  140. {0x0000008e, 0xffffefff},
  141. {0x0000008f, 0xfff3efff},
  142. {0x00000090, 0xfff3efbf},
  143. {0x00000094, 0x00101101},
  144. {0x00000095, 0x00000fff},
  145. {0x00000096, 0x00116fff},
  146. {0x00000097, 0x60010000},
  147. {0x00000098, 0x10010000},
  148. {0x00000099, 0x00006000},
  149. {0x0000009a, 0x00001000},
  150. {0x0000009f, 0x00a47400}
  151. };
  152. static const u32 verde_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  153. {0x0000006f, 0x03044000},
  154. {0x00000070, 0x0480c018},
  155. {0x00000071, 0x00000040},
  156. {0x00000072, 0x01000000},
  157. {0x00000074, 0x000000ff},
  158. {0x00000075, 0x00143400},
  159. {0x00000076, 0x08ec0800},
  160. {0x00000077, 0x040000cc},
  161. {0x00000079, 0x00000000},
  162. {0x0000007a, 0x21000409},
  163. {0x0000007c, 0x00000000},
  164. {0x0000007d, 0xe8000000},
  165. {0x0000007e, 0x044408a8},
  166. {0x0000007f, 0x00000003},
  167. {0x00000080, 0x00000000},
  168. {0x00000081, 0x01000000},
  169. {0x00000082, 0x02000000},
  170. {0x00000083, 0x00000000},
  171. {0x00000084, 0xe3f3e4f4},
  172. {0x00000085, 0x00052024},
  173. {0x00000087, 0x00000000},
  174. {0x00000088, 0x66036603},
  175. {0x00000089, 0x01000000},
  176. {0x0000008b, 0x1c0a0000},
  177. {0x0000008c, 0xff010000},
  178. {0x0000008e, 0xffffefff},
  179. {0x0000008f, 0xfff3efff},
  180. {0x00000090, 0xfff3efbf},
  181. {0x00000094, 0x00101101},
  182. {0x00000095, 0x00000fff},
  183. {0x00000096, 0x00116fff},
  184. {0x00000097, 0x60010000},
  185. {0x00000098, 0x10010000},
  186. {0x00000099, 0x00006000},
  187. {0x0000009a, 0x00001000},
  188. {0x0000009f, 0x00a37400}
  189. };
  190. /* ucode loading */
  191. static int si_mc_load_microcode(struct radeon_device *rdev)
  192. {
  193. const __be32 *fw_data;
  194. u32 running, blackout = 0;
  195. u32 *io_mc_regs;
  196. int i, ucode_size, regs_size;
  197. if (!rdev->mc_fw)
  198. return -EINVAL;
  199. switch (rdev->family) {
  200. case CHIP_TAHITI:
  201. io_mc_regs = (u32 *)&tahiti_io_mc_regs;
  202. ucode_size = SI_MC_UCODE_SIZE;
  203. regs_size = TAHITI_IO_MC_REGS_SIZE;
  204. break;
  205. case CHIP_PITCAIRN:
  206. io_mc_regs = (u32 *)&pitcairn_io_mc_regs;
  207. ucode_size = SI_MC_UCODE_SIZE;
  208. regs_size = TAHITI_IO_MC_REGS_SIZE;
  209. break;
  210. case CHIP_VERDE:
  211. default:
  212. io_mc_regs = (u32 *)&verde_io_mc_regs;
  213. ucode_size = SI_MC_UCODE_SIZE;
  214. regs_size = TAHITI_IO_MC_REGS_SIZE;
  215. break;
  216. }
  217. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  218. if (running == 0) {
  219. if (running) {
  220. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  221. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  222. }
  223. /* reset the engine and set to writable */
  224. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  225. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  226. /* load mc io regs */
  227. for (i = 0; i < regs_size; i++) {
  228. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  229. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  230. }
  231. /* load the MC ucode */
  232. fw_data = (const __be32 *)rdev->mc_fw->data;
  233. for (i = 0; i < ucode_size; i++)
  234. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  235. /* put the engine back into the active state */
  236. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  237. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  238. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  239. /* wait for training to complete */
  240. for (i = 0; i < rdev->usec_timeout; i++) {
  241. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  242. break;
  243. udelay(1);
  244. }
  245. for (i = 0; i < rdev->usec_timeout; i++) {
  246. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  247. break;
  248. udelay(1);
  249. }
  250. if (running)
  251. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  252. }
  253. return 0;
  254. }
  255. static int si_init_microcode(struct radeon_device *rdev)
  256. {
  257. struct platform_device *pdev;
  258. const char *chip_name;
  259. const char *rlc_chip_name;
  260. size_t pfp_req_size, me_req_size, ce_req_size, rlc_req_size, mc_req_size;
  261. char fw_name[30];
  262. int err;
  263. DRM_DEBUG("\n");
  264. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  265. err = IS_ERR(pdev);
  266. if (err) {
  267. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  268. return -EINVAL;
  269. }
  270. switch (rdev->family) {
  271. case CHIP_TAHITI:
  272. chip_name = "TAHITI";
  273. rlc_chip_name = "TAHITI";
  274. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  275. me_req_size = SI_PM4_UCODE_SIZE * 4;
  276. ce_req_size = SI_CE_UCODE_SIZE * 4;
  277. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  278. mc_req_size = SI_MC_UCODE_SIZE * 4;
  279. break;
  280. case CHIP_PITCAIRN:
  281. chip_name = "PITCAIRN";
  282. rlc_chip_name = "PITCAIRN";
  283. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  284. me_req_size = SI_PM4_UCODE_SIZE * 4;
  285. ce_req_size = SI_CE_UCODE_SIZE * 4;
  286. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  287. mc_req_size = SI_MC_UCODE_SIZE * 4;
  288. break;
  289. case CHIP_VERDE:
  290. chip_name = "VERDE";
  291. rlc_chip_name = "VERDE";
  292. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  293. me_req_size = SI_PM4_UCODE_SIZE * 4;
  294. ce_req_size = SI_CE_UCODE_SIZE * 4;
  295. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  296. mc_req_size = SI_MC_UCODE_SIZE * 4;
  297. break;
  298. default: BUG();
  299. }
  300. DRM_INFO("Loading %s Microcode\n", chip_name);
  301. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  302. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  303. if (err)
  304. goto out;
  305. if (rdev->pfp_fw->size != pfp_req_size) {
  306. printk(KERN_ERR
  307. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  308. rdev->pfp_fw->size, fw_name);
  309. err = -EINVAL;
  310. goto out;
  311. }
  312. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  313. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  314. if (err)
  315. goto out;
  316. if (rdev->me_fw->size != me_req_size) {
  317. printk(KERN_ERR
  318. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  319. rdev->me_fw->size, fw_name);
  320. err = -EINVAL;
  321. }
  322. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  323. err = request_firmware(&rdev->ce_fw, fw_name, &pdev->dev);
  324. if (err)
  325. goto out;
  326. if (rdev->ce_fw->size != ce_req_size) {
  327. printk(KERN_ERR
  328. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  329. rdev->ce_fw->size, fw_name);
  330. err = -EINVAL;
  331. }
  332. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  333. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  334. if (err)
  335. goto out;
  336. if (rdev->rlc_fw->size != rlc_req_size) {
  337. printk(KERN_ERR
  338. "si_rlc: Bogus length %zu in firmware \"%s\"\n",
  339. rdev->rlc_fw->size, fw_name);
  340. err = -EINVAL;
  341. }
  342. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  343. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  344. if (err)
  345. goto out;
  346. if (rdev->mc_fw->size != mc_req_size) {
  347. printk(KERN_ERR
  348. "si_mc: Bogus length %zu in firmware \"%s\"\n",
  349. rdev->mc_fw->size, fw_name);
  350. err = -EINVAL;
  351. }
  352. out:
  353. platform_device_unregister(pdev);
  354. if (err) {
  355. if (err != -EINVAL)
  356. printk(KERN_ERR
  357. "si_cp: Failed to load firmware \"%s\"\n",
  358. fw_name);
  359. release_firmware(rdev->pfp_fw);
  360. rdev->pfp_fw = NULL;
  361. release_firmware(rdev->me_fw);
  362. rdev->me_fw = NULL;
  363. release_firmware(rdev->ce_fw);
  364. rdev->ce_fw = NULL;
  365. release_firmware(rdev->rlc_fw);
  366. rdev->rlc_fw = NULL;
  367. release_firmware(rdev->mc_fw);
  368. rdev->mc_fw = NULL;
  369. }
  370. return err;
  371. }
  372. /* watermark setup */
  373. static u32 dce6_line_buffer_adjust(struct radeon_device *rdev,
  374. struct radeon_crtc *radeon_crtc,
  375. struct drm_display_mode *mode,
  376. struct drm_display_mode *other_mode)
  377. {
  378. u32 tmp;
  379. /*
  380. * Line Buffer Setup
  381. * There are 3 line buffers, each one shared by 2 display controllers.
  382. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  383. * the display controllers. The paritioning is done via one of four
  384. * preset allocations specified in bits 21:20:
  385. * 0 - half lb
  386. * 2 - whole lb, other crtc must be disabled
  387. */
  388. /* this can get tricky if we have two large displays on a paired group
  389. * of crtcs. Ideally for multiple large displays we'd assign them to
  390. * non-linked crtcs for maximum line buffer allocation.
  391. */
  392. if (radeon_crtc->base.enabled && mode) {
  393. if (other_mode)
  394. tmp = 0; /* 1/2 */
  395. else
  396. tmp = 2; /* whole */
  397. } else
  398. tmp = 0;
  399. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset,
  400. DC_LB_MEMORY_CONFIG(tmp));
  401. if (radeon_crtc->base.enabled && mode) {
  402. switch (tmp) {
  403. case 0:
  404. default:
  405. return 4096 * 2;
  406. case 2:
  407. return 8192 * 2;
  408. }
  409. }
  410. /* controller not enabled, so no lb used */
  411. return 0;
  412. }
  413. static u32 si_get_number_of_dram_channels(struct radeon_device *rdev)
  414. {
  415. u32 tmp = RREG32(MC_SHARED_CHMAP);
  416. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  417. case 0:
  418. default:
  419. return 1;
  420. case 1:
  421. return 2;
  422. case 2:
  423. return 4;
  424. case 3:
  425. return 8;
  426. case 4:
  427. return 3;
  428. case 5:
  429. return 6;
  430. case 6:
  431. return 10;
  432. case 7:
  433. return 12;
  434. case 8:
  435. return 16;
  436. }
  437. }
  438. struct dce6_wm_params {
  439. u32 dram_channels; /* number of dram channels */
  440. u32 yclk; /* bandwidth per dram data pin in kHz */
  441. u32 sclk; /* engine clock in kHz */
  442. u32 disp_clk; /* display clock in kHz */
  443. u32 src_width; /* viewport width */
  444. u32 active_time; /* active display time in ns */
  445. u32 blank_time; /* blank time in ns */
  446. bool interlaced; /* mode is interlaced */
  447. fixed20_12 vsc; /* vertical scale ratio */
  448. u32 num_heads; /* number of active crtcs */
  449. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  450. u32 lb_size; /* line buffer allocated to pipe */
  451. u32 vtaps; /* vertical scaler taps */
  452. };
  453. static u32 dce6_dram_bandwidth(struct dce6_wm_params *wm)
  454. {
  455. /* Calculate raw DRAM Bandwidth */
  456. fixed20_12 dram_efficiency; /* 0.7 */
  457. fixed20_12 yclk, dram_channels, bandwidth;
  458. fixed20_12 a;
  459. a.full = dfixed_const(1000);
  460. yclk.full = dfixed_const(wm->yclk);
  461. yclk.full = dfixed_div(yclk, a);
  462. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  463. a.full = dfixed_const(10);
  464. dram_efficiency.full = dfixed_const(7);
  465. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  466. bandwidth.full = dfixed_mul(dram_channels, yclk);
  467. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  468. return dfixed_trunc(bandwidth);
  469. }
  470. static u32 dce6_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  471. {
  472. /* Calculate DRAM Bandwidth and the part allocated to display. */
  473. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  474. fixed20_12 yclk, dram_channels, bandwidth;
  475. fixed20_12 a;
  476. a.full = dfixed_const(1000);
  477. yclk.full = dfixed_const(wm->yclk);
  478. yclk.full = dfixed_div(yclk, a);
  479. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  480. a.full = dfixed_const(10);
  481. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  482. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  483. bandwidth.full = dfixed_mul(dram_channels, yclk);
  484. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  485. return dfixed_trunc(bandwidth);
  486. }
  487. static u32 dce6_data_return_bandwidth(struct dce6_wm_params *wm)
  488. {
  489. /* Calculate the display Data return Bandwidth */
  490. fixed20_12 return_efficiency; /* 0.8 */
  491. fixed20_12 sclk, bandwidth;
  492. fixed20_12 a;
  493. a.full = dfixed_const(1000);
  494. sclk.full = dfixed_const(wm->sclk);
  495. sclk.full = dfixed_div(sclk, a);
  496. a.full = dfixed_const(10);
  497. return_efficiency.full = dfixed_const(8);
  498. return_efficiency.full = dfixed_div(return_efficiency, a);
  499. a.full = dfixed_const(32);
  500. bandwidth.full = dfixed_mul(a, sclk);
  501. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  502. return dfixed_trunc(bandwidth);
  503. }
  504. static u32 dce6_get_dmif_bytes_per_request(struct dce6_wm_params *wm)
  505. {
  506. return 32;
  507. }
  508. static u32 dce6_dmif_request_bandwidth(struct dce6_wm_params *wm)
  509. {
  510. /* Calculate the DMIF Request Bandwidth */
  511. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  512. fixed20_12 disp_clk, sclk, bandwidth;
  513. fixed20_12 a, b1, b2;
  514. u32 min_bandwidth;
  515. a.full = dfixed_const(1000);
  516. disp_clk.full = dfixed_const(wm->disp_clk);
  517. disp_clk.full = dfixed_div(disp_clk, a);
  518. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm) / 2);
  519. b1.full = dfixed_mul(a, disp_clk);
  520. a.full = dfixed_const(1000);
  521. sclk.full = dfixed_const(wm->sclk);
  522. sclk.full = dfixed_div(sclk, a);
  523. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm));
  524. b2.full = dfixed_mul(a, sclk);
  525. a.full = dfixed_const(10);
  526. disp_clk_request_efficiency.full = dfixed_const(8);
  527. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  528. min_bandwidth = min(dfixed_trunc(b1), dfixed_trunc(b2));
  529. a.full = dfixed_const(min_bandwidth);
  530. bandwidth.full = dfixed_mul(a, disp_clk_request_efficiency);
  531. return dfixed_trunc(bandwidth);
  532. }
  533. static u32 dce6_available_bandwidth(struct dce6_wm_params *wm)
  534. {
  535. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  536. u32 dram_bandwidth = dce6_dram_bandwidth(wm);
  537. u32 data_return_bandwidth = dce6_data_return_bandwidth(wm);
  538. u32 dmif_req_bandwidth = dce6_dmif_request_bandwidth(wm);
  539. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  540. }
  541. static u32 dce6_average_bandwidth(struct dce6_wm_params *wm)
  542. {
  543. /* Calculate the display mode Average Bandwidth
  544. * DisplayMode should contain the source and destination dimensions,
  545. * timing, etc.
  546. */
  547. fixed20_12 bpp;
  548. fixed20_12 line_time;
  549. fixed20_12 src_width;
  550. fixed20_12 bandwidth;
  551. fixed20_12 a;
  552. a.full = dfixed_const(1000);
  553. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  554. line_time.full = dfixed_div(line_time, a);
  555. bpp.full = dfixed_const(wm->bytes_per_pixel);
  556. src_width.full = dfixed_const(wm->src_width);
  557. bandwidth.full = dfixed_mul(src_width, bpp);
  558. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  559. bandwidth.full = dfixed_div(bandwidth, line_time);
  560. return dfixed_trunc(bandwidth);
  561. }
  562. static u32 dce6_latency_watermark(struct dce6_wm_params *wm)
  563. {
  564. /* First calcualte the latency in ns */
  565. u32 mc_latency = 2000; /* 2000 ns. */
  566. u32 available_bandwidth = dce6_available_bandwidth(wm);
  567. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  568. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  569. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  570. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  571. (wm->num_heads * cursor_line_pair_return_time);
  572. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  573. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  574. u32 tmp, dmif_size = 12288;
  575. fixed20_12 a, b, c;
  576. if (wm->num_heads == 0)
  577. return 0;
  578. a.full = dfixed_const(2);
  579. b.full = dfixed_const(1);
  580. if ((wm->vsc.full > a.full) ||
  581. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  582. (wm->vtaps >= 5) ||
  583. ((wm->vsc.full >= a.full) && wm->interlaced))
  584. max_src_lines_per_dst_line = 4;
  585. else
  586. max_src_lines_per_dst_line = 2;
  587. a.full = dfixed_const(available_bandwidth);
  588. b.full = dfixed_const(wm->num_heads);
  589. a.full = dfixed_div(a, b);
  590. b.full = dfixed_const(mc_latency + 512);
  591. c.full = dfixed_const(wm->disp_clk);
  592. b.full = dfixed_div(b, c);
  593. c.full = dfixed_const(dmif_size);
  594. b.full = dfixed_div(c, b);
  595. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  596. b.full = dfixed_const(1000);
  597. c.full = dfixed_const(wm->disp_clk);
  598. b.full = dfixed_div(c, b);
  599. c.full = dfixed_const(wm->bytes_per_pixel);
  600. b.full = dfixed_mul(b, c);
  601. lb_fill_bw = min(tmp, dfixed_trunc(b));
  602. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  603. b.full = dfixed_const(1000);
  604. c.full = dfixed_const(lb_fill_bw);
  605. b.full = dfixed_div(c, b);
  606. a.full = dfixed_div(a, b);
  607. line_fill_time = dfixed_trunc(a);
  608. if (line_fill_time < wm->active_time)
  609. return latency;
  610. else
  611. return latency + (line_fill_time - wm->active_time);
  612. }
  613. static bool dce6_average_bandwidth_vs_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  614. {
  615. if (dce6_average_bandwidth(wm) <=
  616. (dce6_dram_bandwidth_for_display(wm) / wm->num_heads))
  617. return true;
  618. else
  619. return false;
  620. };
  621. static bool dce6_average_bandwidth_vs_available_bandwidth(struct dce6_wm_params *wm)
  622. {
  623. if (dce6_average_bandwidth(wm) <=
  624. (dce6_available_bandwidth(wm) / wm->num_heads))
  625. return true;
  626. else
  627. return false;
  628. };
  629. static bool dce6_check_latency_hiding(struct dce6_wm_params *wm)
  630. {
  631. u32 lb_partitions = wm->lb_size / wm->src_width;
  632. u32 line_time = wm->active_time + wm->blank_time;
  633. u32 latency_tolerant_lines;
  634. u32 latency_hiding;
  635. fixed20_12 a;
  636. a.full = dfixed_const(1);
  637. if (wm->vsc.full > a.full)
  638. latency_tolerant_lines = 1;
  639. else {
  640. if (lb_partitions <= (wm->vtaps + 1))
  641. latency_tolerant_lines = 1;
  642. else
  643. latency_tolerant_lines = 2;
  644. }
  645. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  646. if (dce6_latency_watermark(wm) <= latency_hiding)
  647. return true;
  648. else
  649. return false;
  650. }
  651. static void dce6_program_watermarks(struct radeon_device *rdev,
  652. struct radeon_crtc *radeon_crtc,
  653. u32 lb_size, u32 num_heads)
  654. {
  655. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  656. struct dce6_wm_params wm;
  657. u32 pixel_period;
  658. u32 line_time = 0;
  659. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  660. u32 priority_a_mark = 0, priority_b_mark = 0;
  661. u32 priority_a_cnt = PRIORITY_OFF;
  662. u32 priority_b_cnt = PRIORITY_OFF;
  663. u32 tmp, arb_control3;
  664. fixed20_12 a, b, c;
  665. if (radeon_crtc->base.enabled && num_heads && mode) {
  666. pixel_period = 1000000 / (u32)mode->clock;
  667. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  668. priority_a_cnt = 0;
  669. priority_b_cnt = 0;
  670. wm.yclk = rdev->pm.current_mclk * 10;
  671. wm.sclk = rdev->pm.current_sclk * 10;
  672. wm.disp_clk = mode->clock;
  673. wm.src_width = mode->crtc_hdisplay;
  674. wm.active_time = mode->crtc_hdisplay * pixel_period;
  675. wm.blank_time = line_time - wm.active_time;
  676. wm.interlaced = false;
  677. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  678. wm.interlaced = true;
  679. wm.vsc = radeon_crtc->vsc;
  680. wm.vtaps = 1;
  681. if (radeon_crtc->rmx_type != RMX_OFF)
  682. wm.vtaps = 2;
  683. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  684. wm.lb_size = lb_size;
  685. if (rdev->family == CHIP_ARUBA)
  686. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  687. else
  688. wm.dram_channels = si_get_number_of_dram_channels(rdev);
  689. wm.num_heads = num_heads;
  690. /* set for high clocks */
  691. latency_watermark_a = min(dce6_latency_watermark(&wm), (u32)65535);
  692. /* set for low clocks */
  693. /* wm.yclk = low clk; wm.sclk = low clk */
  694. latency_watermark_b = min(dce6_latency_watermark(&wm), (u32)65535);
  695. /* possibly force display priority to high */
  696. /* should really do this at mode validation time... */
  697. if (!dce6_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  698. !dce6_average_bandwidth_vs_available_bandwidth(&wm) ||
  699. !dce6_check_latency_hiding(&wm) ||
  700. (rdev->disp_priority == 2)) {
  701. DRM_DEBUG_KMS("force priority to high\n");
  702. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  703. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  704. }
  705. a.full = dfixed_const(1000);
  706. b.full = dfixed_const(mode->clock);
  707. b.full = dfixed_div(b, a);
  708. c.full = dfixed_const(latency_watermark_a);
  709. c.full = dfixed_mul(c, b);
  710. c.full = dfixed_mul(c, radeon_crtc->hsc);
  711. c.full = dfixed_div(c, a);
  712. a.full = dfixed_const(16);
  713. c.full = dfixed_div(c, a);
  714. priority_a_mark = dfixed_trunc(c);
  715. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  716. a.full = dfixed_const(1000);
  717. b.full = dfixed_const(mode->clock);
  718. b.full = dfixed_div(b, a);
  719. c.full = dfixed_const(latency_watermark_b);
  720. c.full = dfixed_mul(c, b);
  721. c.full = dfixed_mul(c, radeon_crtc->hsc);
  722. c.full = dfixed_div(c, a);
  723. a.full = dfixed_const(16);
  724. c.full = dfixed_div(c, a);
  725. priority_b_mark = dfixed_trunc(c);
  726. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  727. }
  728. /* select wm A */
  729. arb_control3 = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  730. tmp = arb_control3;
  731. tmp &= ~LATENCY_WATERMARK_MASK(3);
  732. tmp |= LATENCY_WATERMARK_MASK(1);
  733. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  734. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  735. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  736. LATENCY_HIGH_WATERMARK(line_time)));
  737. /* select wm B */
  738. tmp = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  739. tmp &= ~LATENCY_WATERMARK_MASK(3);
  740. tmp |= LATENCY_WATERMARK_MASK(2);
  741. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  742. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  743. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  744. LATENCY_HIGH_WATERMARK(line_time)));
  745. /* restore original selection */
  746. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, arb_control3);
  747. /* write the priority marks */
  748. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  749. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  750. }
  751. void dce6_bandwidth_update(struct radeon_device *rdev)
  752. {
  753. struct drm_display_mode *mode0 = NULL;
  754. struct drm_display_mode *mode1 = NULL;
  755. u32 num_heads = 0, lb_size;
  756. int i;
  757. radeon_update_display_priority(rdev);
  758. for (i = 0; i < rdev->num_crtc; i++) {
  759. if (rdev->mode_info.crtcs[i]->base.enabled)
  760. num_heads++;
  761. }
  762. for (i = 0; i < rdev->num_crtc; i += 2) {
  763. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  764. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  765. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  766. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  767. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  768. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  769. }
  770. }
  771. /*
  772. * Core functions
  773. */
  774. static void si_tiling_mode_table_init(struct radeon_device *rdev)
  775. {
  776. const u32 num_tile_mode_states = 32;
  777. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  778. switch (rdev->config.si.mem_row_size_in_kb) {
  779. case 1:
  780. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  781. break;
  782. case 2:
  783. default:
  784. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  785. break;
  786. case 4:
  787. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  788. break;
  789. }
  790. if ((rdev->family == CHIP_TAHITI) ||
  791. (rdev->family == CHIP_PITCAIRN)) {
  792. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  793. switch (reg_offset) {
  794. case 0: /* non-AA compressed depth or any compressed stencil */
  795. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  796. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  797. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  798. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  799. NUM_BANKS(ADDR_SURF_16_BANK) |
  800. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  801. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  802. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  803. break;
  804. case 1: /* 2xAA/4xAA compressed depth only */
  805. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  806. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  807. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  808. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  809. NUM_BANKS(ADDR_SURF_16_BANK) |
  810. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  811. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  812. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  813. break;
  814. case 2: /* 8xAA compressed depth only */
  815. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  816. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  817. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  818. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  819. NUM_BANKS(ADDR_SURF_16_BANK) |
  820. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  821. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  822. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  823. break;
  824. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  825. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  826. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  827. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  828. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  829. NUM_BANKS(ADDR_SURF_16_BANK) |
  830. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  831. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  832. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  833. break;
  834. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  835. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  836. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  837. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  838. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  839. NUM_BANKS(ADDR_SURF_16_BANK) |
  840. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  841. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  842. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  843. break;
  844. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  845. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  846. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  847. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  848. TILE_SPLIT(split_equal_to_row_size) |
  849. NUM_BANKS(ADDR_SURF_16_BANK) |
  850. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  851. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  852. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  853. break;
  854. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  855. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  856. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  857. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  858. TILE_SPLIT(split_equal_to_row_size) |
  859. NUM_BANKS(ADDR_SURF_16_BANK) |
  860. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  861. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  862. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  863. break;
  864. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  865. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  866. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  867. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  868. TILE_SPLIT(split_equal_to_row_size) |
  869. NUM_BANKS(ADDR_SURF_16_BANK) |
  870. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  871. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  872. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  873. break;
  874. case 8: /* 1D and 1D Array Surfaces */
  875. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  876. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  877. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  878. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  879. NUM_BANKS(ADDR_SURF_16_BANK) |
  880. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  881. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  882. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  883. break;
  884. case 9: /* Displayable maps. */
  885. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  886. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  887. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  888. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  889. NUM_BANKS(ADDR_SURF_16_BANK) |
  890. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  891. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  892. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  893. break;
  894. case 10: /* Display 8bpp. */
  895. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  896. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  897. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  898. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  899. NUM_BANKS(ADDR_SURF_16_BANK) |
  900. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  901. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  902. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  903. break;
  904. case 11: /* Display 16bpp. */
  905. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  906. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  907. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  908. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  909. NUM_BANKS(ADDR_SURF_16_BANK) |
  910. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  911. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  912. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  913. break;
  914. case 12: /* Display 32bpp. */
  915. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  916. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  917. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  918. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  919. NUM_BANKS(ADDR_SURF_16_BANK) |
  920. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  921. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  922. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  923. break;
  924. case 13: /* Thin. */
  925. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  926. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  927. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  928. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  929. NUM_BANKS(ADDR_SURF_16_BANK) |
  930. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  931. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  932. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  933. break;
  934. case 14: /* Thin 8 bpp. */
  935. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  936. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  937. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  938. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  939. NUM_BANKS(ADDR_SURF_16_BANK) |
  940. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  941. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  942. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  943. break;
  944. case 15: /* Thin 16 bpp. */
  945. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  946. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  947. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  948. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  949. NUM_BANKS(ADDR_SURF_16_BANK) |
  950. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  951. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  952. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  953. break;
  954. case 16: /* Thin 32 bpp. */
  955. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  956. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  957. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  958. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  959. NUM_BANKS(ADDR_SURF_16_BANK) |
  960. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  961. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  962. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  963. break;
  964. case 17: /* Thin 64 bpp. */
  965. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  966. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  967. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  968. TILE_SPLIT(split_equal_to_row_size) |
  969. NUM_BANKS(ADDR_SURF_16_BANK) |
  970. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  971. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  972. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  973. break;
  974. case 21: /* 8 bpp PRT. */
  975. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  976. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  977. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  978. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  979. NUM_BANKS(ADDR_SURF_16_BANK) |
  980. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  981. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  982. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  983. break;
  984. case 22: /* 16 bpp PRT */
  985. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  986. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  987. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  988. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  989. NUM_BANKS(ADDR_SURF_16_BANK) |
  990. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  991. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  992. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  993. break;
  994. case 23: /* 32 bpp PRT */
  995. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  996. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  997. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  998. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  999. NUM_BANKS(ADDR_SURF_16_BANK) |
  1000. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1001. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1002. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1003. break;
  1004. case 24: /* 64 bpp PRT */
  1005. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1006. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1007. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1008. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1009. NUM_BANKS(ADDR_SURF_16_BANK) |
  1010. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1011. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1012. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1013. break;
  1014. case 25: /* 128 bpp PRT */
  1015. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1016. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1017. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1018. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1019. NUM_BANKS(ADDR_SURF_8_BANK) |
  1020. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1021. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1022. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1023. break;
  1024. default:
  1025. gb_tile_moden = 0;
  1026. break;
  1027. }
  1028. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1029. }
  1030. } else if (rdev->family == CHIP_VERDE) {
  1031. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1032. switch (reg_offset) {
  1033. case 0: /* non-AA compressed depth or any compressed stencil */
  1034. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1035. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1036. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1037. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1038. NUM_BANKS(ADDR_SURF_16_BANK) |
  1039. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1040. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1041. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1042. break;
  1043. case 1: /* 2xAA/4xAA compressed depth only */
  1044. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1045. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1046. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1047. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1048. NUM_BANKS(ADDR_SURF_16_BANK) |
  1049. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1050. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1051. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1052. break;
  1053. case 2: /* 8xAA compressed depth only */
  1054. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1055. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1056. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1057. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1058. NUM_BANKS(ADDR_SURF_16_BANK) |
  1059. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1060. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1061. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1062. break;
  1063. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  1064. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1065. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1066. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1067. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1068. NUM_BANKS(ADDR_SURF_16_BANK) |
  1069. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1070. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1071. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1072. break;
  1073. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  1074. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1075. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1076. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1077. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1078. NUM_BANKS(ADDR_SURF_16_BANK) |
  1079. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1080. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1081. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1082. break;
  1083. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  1084. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1085. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1086. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1087. TILE_SPLIT(split_equal_to_row_size) |
  1088. NUM_BANKS(ADDR_SURF_16_BANK) |
  1089. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1090. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1091. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1092. break;
  1093. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  1094. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1095. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1096. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1097. TILE_SPLIT(split_equal_to_row_size) |
  1098. NUM_BANKS(ADDR_SURF_16_BANK) |
  1099. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1100. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1101. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1102. break;
  1103. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  1104. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1105. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1106. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1107. TILE_SPLIT(split_equal_to_row_size) |
  1108. NUM_BANKS(ADDR_SURF_16_BANK) |
  1109. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1110. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1111. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1112. break;
  1113. case 8: /* 1D and 1D Array Surfaces */
  1114. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1115. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1116. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1117. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1118. NUM_BANKS(ADDR_SURF_16_BANK) |
  1119. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1120. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1121. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1122. break;
  1123. case 9: /* Displayable maps. */
  1124. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1125. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1126. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1127. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1128. NUM_BANKS(ADDR_SURF_16_BANK) |
  1129. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1130. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1131. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1132. break;
  1133. case 10: /* Display 8bpp. */
  1134. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1135. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1136. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1137. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1138. NUM_BANKS(ADDR_SURF_16_BANK) |
  1139. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1140. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1141. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1142. break;
  1143. case 11: /* Display 16bpp. */
  1144. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1145. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1146. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1147. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1148. NUM_BANKS(ADDR_SURF_16_BANK) |
  1149. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1150. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1151. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1152. break;
  1153. case 12: /* Display 32bpp. */
  1154. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1155. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1156. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1157. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1158. NUM_BANKS(ADDR_SURF_16_BANK) |
  1159. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1160. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1161. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1162. break;
  1163. case 13: /* Thin. */
  1164. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1165. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1166. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1167. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1168. NUM_BANKS(ADDR_SURF_16_BANK) |
  1169. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1170. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1171. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1172. break;
  1173. case 14: /* Thin 8 bpp. */
  1174. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1175. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1176. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1177. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1178. NUM_BANKS(ADDR_SURF_16_BANK) |
  1179. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1180. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1181. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1182. break;
  1183. case 15: /* Thin 16 bpp. */
  1184. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1185. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1186. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1187. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1188. NUM_BANKS(ADDR_SURF_16_BANK) |
  1189. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1190. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1191. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1192. break;
  1193. case 16: /* Thin 32 bpp. */
  1194. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1195. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1196. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1197. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1198. NUM_BANKS(ADDR_SURF_16_BANK) |
  1199. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1200. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1201. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1202. break;
  1203. case 17: /* Thin 64 bpp. */
  1204. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1205. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1206. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1207. TILE_SPLIT(split_equal_to_row_size) |
  1208. NUM_BANKS(ADDR_SURF_16_BANK) |
  1209. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1210. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1211. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1212. break;
  1213. case 21: /* 8 bpp PRT. */
  1214. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1215. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1216. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1217. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1218. NUM_BANKS(ADDR_SURF_16_BANK) |
  1219. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1220. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1221. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1222. break;
  1223. case 22: /* 16 bpp PRT */
  1224. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1225. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1226. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1227. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1228. NUM_BANKS(ADDR_SURF_16_BANK) |
  1229. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1230. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1231. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1232. break;
  1233. case 23: /* 32 bpp PRT */
  1234. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1235. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1236. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1237. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1238. NUM_BANKS(ADDR_SURF_16_BANK) |
  1239. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1240. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1241. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1242. break;
  1243. case 24: /* 64 bpp PRT */
  1244. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1245. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1246. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1247. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1248. NUM_BANKS(ADDR_SURF_16_BANK) |
  1249. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1250. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1251. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1252. break;
  1253. case 25: /* 128 bpp PRT */
  1254. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1255. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1256. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1257. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1258. NUM_BANKS(ADDR_SURF_8_BANK) |
  1259. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1260. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1261. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1262. break;
  1263. default:
  1264. gb_tile_moden = 0;
  1265. break;
  1266. }
  1267. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1268. }
  1269. } else
  1270. DRM_ERROR("unknown asic: 0x%x\n", rdev->family);
  1271. }
  1272. static void si_select_se_sh(struct radeon_device *rdev,
  1273. u32 se_num, u32 sh_num)
  1274. {
  1275. u32 data = INSTANCE_BROADCAST_WRITES;
  1276. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1277. data = SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  1278. else if (se_num == 0xffffffff)
  1279. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  1280. else if (sh_num == 0xffffffff)
  1281. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  1282. else
  1283. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  1284. WREG32(GRBM_GFX_INDEX, data);
  1285. }
  1286. static u32 si_create_bitmask(u32 bit_width)
  1287. {
  1288. u32 i, mask = 0;
  1289. for (i = 0; i < bit_width; i++) {
  1290. mask <<= 1;
  1291. mask |= 1;
  1292. }
  1293. return mask;
  1294. }
  1295. static u32 si_get_cu_enabled(struct radeon_device *rdev, u32 cu_per_sh)
  1296. {
  1297. u32 data, mask;
  1298. data = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  1299. if (data & 1)
  1300. data &= INACTIVE_CUS_MASK;
  1301. else
  1302. data = 0;
  1303. data |= RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  1304. data >>= INACTIVE_CUS_SHIFT;
  1305. mask = si_create_bitmask(cu_per_sh);
  1306. return ~data & mask;
  1307. }
  1308. static void si_setup_spi(struct radeon_device *rdev,
  1309. u32 se_num, u32 sh_per_se,
  1310. u32 cu_per_sh)
  1311. {
  1312. int i, j, k;
  1313. u32 data, mask, active_cu;
  1314. for (i = 0; i < se_num; i++) {
  1315. for (j = 0; j < sh_per_se; j++) {
  1316. si_select_se_sh(rdev, i, j);
  1317. data = RREG32(SPI_STATIC_THREAD_MGMT_3);
  1318. active_cu = si_get_cu_enabled(rdev, cu_per_sh);
  1319. mask = 1;
  1320. for (k = 0; k < 16; k++) {
  1321. mask <<= k;
  1322. if (active_cu & mask) {
  1323. data &= ~mask;
  1324. WREG32(SPI_STATIC_THREAD_MGMT_3, data);
  1325. break;
  1326. }
  1327. }
  1328. }
  1329. }
  1330. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1331. }
  1332. static u32 si_get_rb_disabled(struct radeon_device *rdev,
  1333. u32 max_rb_num, u32 se_num,
  1334. u32 sh_per_se)
  1335. {
  1336. u32 data, mask;
  1337. data = RREG32(CC_RB_BACKEND_DISABLE);
  1338. if (data & 1)
  1339. data &= BACKEND_DISABLE_MASK;
  1340. else
  1341. data = 0;
  1342. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  1343. data >>= BACKEND_DISABLE_SHIFT;
  1344. mask = si_create_bitmask(max_rb_num / se_num / sh_per_se);
  1345. return data & mask;
  1346. }
  1347. static void si_setup_rb(struct radeon_device *rdev,
  1348. u32 se_num, u32 sh_per_se,
  1349. u32 max_rb_num)
  1350. {
  1351. int i, j;
  1352. u32 data, mask;
  1353. u32 disabled_rbs = 0;
  1354. u32 enabled_rbs = 0;
  1355. for (i = 0; i < se_num; i++) {
  1356. for (j = 0; j < sh_per_se; j++) {
  1357. si_select_se_sh(rdev, i, j);
  1358. data = si_get_rb_disabled(rdev, max_rb_num, se_num, sh_per_se);
  1359. disabled_rbs |= data << ((i * sh_per_se + j) * TAHITI_RB_BITMAP_WIDTH_PER_SH);
  1360. }
  1361. }
  1362. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1363. mask = 1;
  1364. for (i = 0; i < max_rb_num; i++) {
  1365. if (!(disabled_rbs & mask))
  1366. enabled_rbs |= mask;
  1367. mask <<= 1;
  1368. }
  1369. for (i = 0; i < se_num; i++) {
  1370. si_select_se_sh(rdev, i, 0xffffffff);
  1371. data = 0;
  1372. for (j = 0; j < sh_per_se; j++) {
  1373. switch (enabled_rbs & 3) {
  1374. case 1:
  1375. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  1376. break;
  1377. case 2:
  1378. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  1379. break;
  1380. case 3:
  1381. default:
  1382. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  1383. break;
  1384. }
  1385. enabled_rbs >>= 2;
  1386. }
  1387. WREG32(PA_SC_RASTER_CONFIG, data);
  1388. }
  1389. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1390. }
  1391. static void si_gpu_init(struct radeon_device *rdev)
  1392. {
  1393. u32 gb_addr_config = 0;
  1394. u32 mc_shared_chmap, mc_arb_ramcfg;
  1395. u32 sx_debug_1;
  1396. u32 hdp_host_path_cntl;
  1397. u32 tmp;
  1398. int i, j;
  1399. switch (rdev->family) {
  1400. case CHIP_TAHITI:
  1401. rdev->config.si.max_shader_engines = 2;
  1402. rdev->config.si.max_tile_pipes = 12;
  1403. rdev->config.si.max_cu_per_sh = 8;
  1404. rdev->config.si.max_sh_per_se = 2;
  1405. rdev->config.si.max_backends_per_se = 4;
  1406. rdev->config.si.max_texture_channel_caches = 12;
  1407. rdev->config.si.max_gprs = 256;
  1408. rdev->config.si.max_gs_threads = 32;
  1409. rdev->config.si.max_hw_contexts = 8;
  1410. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1411. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  1412. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1413. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1414. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1415. break;
  1416. case CHIP_PITCAIRN:
  1417. rdev->config.si.max_shader_engines = 2;
  1418. rdev->config.si.max_tile_pipes = 8;
  1419. rdev->config.si.max_cu_per_sh = 5;
  1420. rdev->config.si.max_sh_per_se = 2;
  1421. rdev->config.si.max_backends_per_se = 4;
  1422. rdev->config.si.max_texture_channel_caches = 8;
  1423. rdev->config.si.max_gprs = 256;
  1424. rdev->config.si.max_gs_threads = 32;
  1425. rdev->config.si.max_hw_contexts = 8;
  1426. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1427. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  1428. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1429. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1430. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1431. break;
  1432. case CHIP_VERDE:
  1433. default:
  1434. rdev->config.si.max_shader_engines = 1;
  1435. rdev->config.si.max_tile_pipes = 4;
  1436. rdev->config.si.max_cu_per_sh = 2;
  1437. rdev->config.si.max_sh_per_se = 2;
  1438. rdev->config.si.max_backends_per_se = 4;
  1439. rdev->config.si.max_texture_channel_caches = 4;
  1440. rdev->config.si.max_gprs = 256;
  1441. rdev->config.si.max_gs_threads = 32;
  1442. rdev->config.si.max_hw_contexts = 8;
  1443. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1444. rdev->config.si.sc_prim_fifo_size_backend = 0x40;
  1445. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1446. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1447. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1448. break;
  1449. }
  1450. /* Initialize HDP */
  1451. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1452. WREG32((0x2c14 + j), 0x00000000);
  1453. WREG32((0x2c18 + j), 0x00000000);
  1454. WREG32((0x2c1c + j), 0x00000000);
  1455. WREG32((0x2c20 + j), 0x00000000);
  1456. WREG32((0x2c24 + j), 0x00000000);
  1457. }
  1458. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1459. evergreen_fix_pci_max_read_req_size(rdev);
  1460. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1461. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1462. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1463. rdev->config.si.num_tile_pipes = rdev->config.si.max_tile_pipes;
  1464. rdev->config.si.mem_max_burst_length_bytes = 256;
  1465. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  1466. rdev->config.si.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1467. if (rdev->config.si.mem_row_size_in_kb > 4)
  1468. rdev->config.si.mem_row_size_in_kb = 4;
  1469. /* XXX use MC settings? */
  1470. rdev->config.si.shader_engine_tile_size = 32;
  1471. rdev->config.si.num_gpus = 1;
  1472. rdev->config.si.multi_gpu_tile_size = 64;
  1473. /* fix up row size */
  1474. gb_addr_config &= ~ROW_SIZE_MASK;
  1475. switch (rdev->config.si.mem_row_size_in_kb) {
  1476. case 1:
  1477. default:
  1478. gb_addr_config |= ROW_SIZE(0);
  1479. break;
  1480. case 2:
  1481. gb_addr_config |= ROW_SIZE(1);
  1482. break;
  1483. case 4:
  1484. gb_addr_config |= ROW_SIZE(2);
  1485. break;
  1486. }
  1487. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1488. * not have bank info, so create a custom tiling dword.
  1489. * bits 3:0 num_pipes
  1490. * bits 7:4 num_banks
  1491. * bits 11:8 group_size
  1492. * bits 15:12 row_size
  1493. */
  1494. rdev->config.si.tile_config = 0;
  1495. switch (rdev->config.si.num_tile_pipes) {
  1496. case 1:
  1497. rdev->config.si.tile_config |= (0 << 0);
  1498. break;
  1499. case 2:
  1500. rdev->config.si.tile_config |= (1 << 0);
  1501. break;
  1502. case 4:
  1503. rdev->config.si.tile_config |= (2 << 0);
  1504. break;
  1505. case 8:
  1506. default:
  1507. /* XXX what about 12? */
  1508. rdev->config.si.tile_config |= (3 << 0);
  1509. break;
  1510. }
  1511. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  1512. case 0: /* four banks */
  1513. rdev->config.si.tile_config |= 0 << 4;
  1514. break;
  1515. case 1: /* eight banks */
  1516. rdev->config.si.tile_config |= 1 << 4;
  1517. break;
  1518. case 2: /* sixteen banks */
  1519. default:
  1520. rdev->config.si.tile_config |= 2 << 4;
  1521. break;
  1522. }
  1523. rdev->config.si.tile_config |=
  1524. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  1525. rdev->config.si.tile_config |=
  1526. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  1527. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1528. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1529. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1530. WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  1531. WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  1532. si_tiling_mode_table_init(rdev);
  1533. si_setup_rb(rdev, rdev->config.si.max_shader_engines,
  1534. rdev->config.si.max_sh_per_se,
  1535. rdev->config.si.max_backends_per_se);
  1536. si_setup_spi(rdev, rdev->config.si.max_shader_engines,
  1537. rdev->config.si.max_sh_per_se,
  1538. rdev->config.si.max_cu_per_sh);
  1539. /* set HW defaults for 3D engine */
  1540. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1541. ROQ_IB2_START(0x2b)));
  1542. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  1543. sx_debug_1 = RREG32(SX_DEBUG_1);
  1544. WREG32(SX_DEBUG_1, sx_debug_1);
  1545. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1546. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_frontend) |
  1547. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_backend) |
  1548. SC_HIZ_TILE_FIFO_SIZE(rdev->config.si.sc_hiz_tile_fifo_size) |
  1549. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.si.sc_earlyz_tile_fifo_size)));
  1550. WREG32(VGT_NUM_INSTANCES, 1);
  1551. WREG32(CP_PERFMON_CNTL, 0);
  1552. WREG32(SQ_CONFIG, 0);
  1553. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1554. FORCE_EOV_MAX_REZ_CNT(255)));
  1555. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  1556. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  1557. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1558. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1559. WREG32(CB_PERFCOUNTER0_SELECT0, 0);
  1560. WREG32(CB_PERFCOUNTER0_SELECT1, 0);
  1561. WREG32(CB_PERFCOUNTER1_SELECT0, 0);
  1562. WREG32(CB_PERFCOUNTER1_SELECT1, 0);
  1563. WREG32(CB_PERFCOUNTER2_SELECT0, 0);
  1564. WREG32(CB_PERFCOUNTER2_SELECT1, 0);
  1565. WREG32(CB_PERFCOUNTER3_SELECT0, 0);
  1566. WREG32(CB_PERFCOUNTER3_SELECT1, 0);
  1567. tmp = RREG32(HDP_MISC_CNTL);
  1568. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1569. WREG32(HDP_MISC_CNTL, tmp);
  1570. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1571. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1572. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1573. udelay(50);
  1574. }
  1575. /*
  1576. * GPU scratch registers helpers function.
  1577. */
  1578. static void si_scratch_init(struct radeon_device *rdev)
  1579. {
  1580. int i;
  1581. rdev->scratch.num_reg = 7;
  1582. rdev->scratch.reg_base = SCRATCH_REG0;
  1583. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1584. rdev->scratch.free[i] = true;
  1585. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  1586. }
  1587. }
  1588. void si_fence_ring_emit(struct radeon_device *rdev,
  1589. struct radeon_fence *fence)
  1590. {
  1591. struct radeon_ring *ring = &rdev->ring[fence->ring];
  1592. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  1593. /* flush read cache over gart */
  1594. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1595. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1596. radeon_ring_write(ring, 0);
  1597. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1598. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1599. PACKET3_TC_ACTION_ENA |
  1600. PACKET3_SH_KCACHE_ACTION_ENA |
  1601. PACKET3_SH_ICACHE_ACTION_ENA);
  1602. radeon_ring_write(ring, 0xFFFFFFFF);
  1603. radeon_ring_write(ring, 0);
  1604. radeon_ring_write(ring, 10); /* poll interval */
  1605. /* EVENT_WRITE_EOP - flush caches, send int */
  1606. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1607. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
  1608. radeon_ring_write(ring, addr & 0xffffffff);
  1609. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  1610. radeon_ring_write(ring, fence->seq);
  1611. radeon_ring_write(ring, 0);
  1612. }
  1613. /*
  1614. * IB stuff
  1615. */
  1616. void si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1617. {
  1618. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1619. u32 header;
  1620. if (ib->is_const_ib) {
  1621. /* set switch buffer packet before const IB */
  1622. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1623. radeon_ring_write(ring, 0);
  1624. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1625. } else {
  1626. u32 next_rptr;
  1627. if (ring->rptr_save_reg) {
  1628. next_rptr = ring->wptr + 3 + 4 + 8;
  1629. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1630. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1631. PACKET3_SET_CONFIG_REG_START) >> 2));
  1632. radeon_ring_write(ring, next_rptr);
  1633. } else if (rdev->wb.enabled) {
  1634. next_rptr = ring->wptr + 5 + 4 + 8;
  1635. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1636. radeon_ring_write(ring, (1 << 8));
  1637. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1638. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  1639. radeon_ring_write(ring, next_rptr);
  1640. }
  1641. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1642. }
  1643. radeon_ring_write(ring, header);
  1644. radeon_ring_write(ring,
  1645. #ifdef __BIG_ENDIAN
  1646. (2 << 0) |
  1647. #endif
  1648. (ib->gpu_addr & 0xFFFFFFFC));
  1649. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1650. radeon_ring_write(ring, ib->length_dw |
  1651. (ib->vm ? (ib->vm->id << 24) : 0));
  1652. if (!ib->is_const_ib) {
  1653. /* flush read cache over gart for this vmid */
  1654. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1655. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1656. radeon_ring_write(ring, ib->vm ? ib->vm->id : 0);
  1657. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1658. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1659. PACKET3_TC_ACTION_ENA |
  1660. PACKET3_SH_KCACHE_ACTION_ENA |
  1661. PACKET3_SH_ICACHE_ACTION_ENA);
  1662. radeon_ring_write(ring, 0xFFFFFFFF);
  1663. radeon_ring_write(ring, 0);
  1664. radeon_ring_write(ring, 10); /* poll interval */
  1665. }
  1666. }
  1667. /*
  1668. * CP.
  1669. */
  1670. static void si_cp_enable(struct radeon_device *rdev, bool enable)
  1671. {
  1672. if (enable)
  1673. WREG32(CP_ME_CNTL, 0);
  1674. else {
  1675. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1676. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  1677. WREG32(SCRATCH_UMSK, 0);
  1678. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1679. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1680. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1681. }
  1682. udelay(50);
  1683. }
  1684. static int si_cp_load_microcode(struct radeon_device *rdev)
  1685. {
  1686. const __be32 *fw_data;
  1687. int i;
  1688. if (!rdev->me_fw || !rdev->pfp_fw)
  1689. return -EINVAL;
  1690. si_cp_enable(rdev, false);
  1691. /* PFP */
  1692. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1693. WREG32(CP_PFP_UCODE_ADDR, 0);
  1694. for (i = 0; i < SI_PFP_UCODE_SIZE; i++)
  1695. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1696. WREG32(CP_PFP_UCODE_ADDR, 0);
  1697. /* CE */
  1698. fw_data = (const __be32 *)rdev->ce_fw->data;
  1699. WREG32(CP_CE_UCODE_ADDR, 0);
  1700. for (i = 0; i < SI_CE_UCODE_SIZE; i++)
  1701. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  1702. WREG32(CP_CE_UCODE_ADDR, 0);
  1703. /* ME */
  1704. fw_data = (const __be32 *)rdev->me_fw->data;
  1705. WREG32(CP_ME_RAM_WADDR, 0);
  1706. for (i = 0; i < SI_PM4_UCODE_SIZE; i++)
  1707. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1708. WREG32(CP_ME_RAM_WADDR, 0);
  1709. WREG32(CP_PFP_UCODE_ADDR, 0);
  1710. WREG32(CP_CE_UCODE_ADDR, 0);
  1711. WREG32(CP_ME_RAM_WADDR, 0);
  1712. WREG32(CP_ME_RAM_RADDR, 0);
  1713. return 0;
  1714. }
  1715. static int si_cp_start(struct radeon_device *rdev)
  1716. {
  1717. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1718. int r, i;
  1719. r = radeon_ring_lock(rdev, ring, 7 + 4);
  1720. if (r) {
  1721. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1722. return r;
  1723. }
  1724. /* init the CP */
  1725. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1726. radeon_ring_write(ring, 0x1);
  1727. radeon_ring_write(ring, 0x0);
  1728. radeon_ring_write(ring, rdev->config.si.max_hw_contexts - 1);
  1729. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1730. radeon_ring_write(ring, 0);
  1731. radeon_ring_write(ring, 0);
  1732. /* init the CE partitions */
  1733. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1734. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1735. radeon_ring_write(ring, 0xc000);
  1736. radeon_ring_write(ring, 0xe000);
  1737. radeon_ring_unlock_commit(rdev, ring);
  1738. si_cp_enable(rdev, true);
  1739. r = radeon_ring_lock(rdev, ring, si_default_size + 10);
  1740. if (r) {
  1741. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1742. return r;
  1743. }
  1744. /* setup clear context state */
  1745. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1746. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1747. for (i = 0; i < si_default_size; i++)
  1748. radeon_ring_write(ring, si_default_state[i]);
  1749. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1750. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1751. /* set clear context state */
  1752. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1753. radeon_ring_write(ring, 0);
  1754. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1755. radeon_ring_write(ring, 0x00000316);
  1756. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1757. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  1758. radeon_ring_unlock_commit(rdev, ring);
  1759. for (i = RADEON_RING_TYPE_GFX_INDEX; i <= CAYMAN_RING_TYPE_CP2_INDEX; ++i) {
  1760. ring = &rdev->ring[i];
  1761. r = radeon_ring_lock(rdev, ring, 2);
  1762. /* clear the compute context state */
  1763. radeon_ring_write(ring, PACKET3_COMPUTE(PACKET3_CLEAR_STATE, 0));
  1764. radeon_ring_write(ring, 0);
  1765. radeon_ring_unlock_commit(rdev, ring);
  1766. }
  1767. return 0;
  1768. }
  1769. static void si_cp_fini(struct radeon_device *rdev)
  1770. {
  1771. struct radeon_ring *ring;
  1772. si_cp_enable(rdev, false);
  1773. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1774. radeon_ring_fini(rdev, ring);
  1775. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1776. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  1777. radeon_ring_fini(rdev, ring);
  1778. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1779. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  1780. radeon_ring_fini(rdev, ring);
  1781. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1782. }
  1783. static int si_cp_resume(struct radeon_device *rdev)
  1784. {
  1785. struct radeon_ring *ring;
  1786. u32 tmp;
  1787. u32 rb_bufsz;
  1788. int r;
  1789. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1790. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1791. SOFT_RESET_PA |
  1792. SOFT_RESET_VGT |
  1793. SOFT_RESET_SPI |
  1794. SOFT_RESET_SX));
  1795. RREG32(GRBM_SOFT_RESET);
  1796. mdelay(15);
  1797. WREG32(GRBM_SOFT_RESET, 0);
  1798. RREG32(GRBM_SOFT_RESET);
  1799. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1800. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1801. /* Set the write pointer delay */
  1802. WREG32(CP_RB_WPTR_DELAY, 0);
  1803. WREG32(CP_DEBUG, 0);
  1804. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1805. /* ring 0 - compute and gfx */
  1806. /* Set ring buffer size */
  1807. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1808. rb_bufsz = drm_order(ring->ring_size / 8);
  1809. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1810. #ifdef __BIG_ENDIAN
  1811. tmp |= BUF_SWAP_32BIT;
  1812. #endif
  1813. WREG32(CP_RB0_CNTL, tmp);
  1814. /* Initialize the ring buffer's read and write pointers */
  1815. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  1816. ring->wptr = 0;
  1817. WREG32(CP_RB0_WPTR, ring->wptr);
  1818. /* set the wb address whether it's enabled or not */
  1819. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1820. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1821. if (rdev->wb.enabled)
  1822. WREG32(SCRATCH_UMSK, 0xff);
  1823. else {
  1824. tmp |= RB_NO_UPDATE;
  1825. WREG32(SCRATCH_UMSK, 0);
  1826. }
  1827. mdelay(1);
  1828. WREG32(CP_RB0_CNTL, tmp);
  1829. WREG32(CP_RB0_BASE, ring->gpu_addr >> 8);
  1830. ring->rptr = RREG32(CP_RB0_RPTR);
  1831. /* ring1 - compute only */
  1832. /* Set ring buffer size */
  1833. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  1834. rb_bufsz = drm_order(ring->ring_size / 8);
  1835. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1836. #ifdef __BIG_ENDIAN
  1837. tmp |= BUF_SWAP_32BIT;
  1838. #endif
  1839. WREG32(CP_RB1_CNTL, tmp);
  1840. /* Initialize the ring buffer's read and write pointers */
  1841. WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
  1842. ring->wptr = 0;
  1843. WREG32(CP_RB1_WPTR, ring->wptr);
  1844. /* set the wb address whether it's enabled or not */
  1845. WREG32(CP_RB1_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFFFFFFFC);
  1846. WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFF);
  1847. mdelay(1);
  1848. WREG32(CP_RB1_CNTL, tmp);
  1849. WREG32(CP_RB1_BASE, ring->gpu_addr >> 8);
  1850. ring->rptr = RREG32(CP_RB1_RPTR);
  1851. /* ring2 - compute only */
  1852. /* Set ring buffer size */
  1853. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  1854. rb_bufsz = drm_order(ring->ring_size / 8);
  1855. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1856. #ifdef __BIG_ENDIAN
  1857. tmp |= BUF_SWAP_32BIT;
  1858. #endif
  1859. WREG32(CP_RB2_CNTL, tmp);
  1860. /* Initialize the ring buffer's read and write pointers */
  1861. WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
  1862. ring->wptr = 0;
  1863. WREG32(CP_RB2_WPTR, ring->wptr);
  1864. /* set the wb address whether it's enabled or not */
  1865. WREG32(CP_RB2_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFFFFFFFC);
  1866. WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFF);
  1867. mdelay(1);
  1868. WREG32(CP_RB2_CNTL, tmp);
  1869. WREG32(CP_RB2_BASE, ring->gpu_addr >> 8);
  1870. ring->rptr = RREG32(CP_RB2_RPTR);
  1871. /* start the rings */
  1872. si_cp_start(rdev);
  1873. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  1874. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = true;
  1875. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = true;
  1876. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1877. if (r) {
  1878. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1879. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1880. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1881. return r;
  1882. }
  1883. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP1_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]);
  1884. if (r) {
  1885. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1886. }
  1887. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP2_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]);
  1888. if (r) {
  1889. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1890. }
  1891. return 0;
  1892. }
  1893. bool si_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1894. {
  1895. u32 srbm_status;
  1896. u32 grbm_status, grbm_status2;
  1897. u32 grbm_status_se0, grbm_status_se1;
  1898. srbm_status = RREG32(SRBM_STATUS);
  1899. grbm_status = RREG32(GRBM_STATUS);
  1900. grbm_status2 = RREG32(GRBM_STATUS2);
  1901. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  1902. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  1903. if (!(grbm_status & GUI_ACTIVE)) {
  1904. radeon_ring_lockup_update(ring);
  1905. return false;
  1906. }
  1907. /* force CP activities */
  1908. radeon_ring_force_activity(rdev, ring);
  1909. return radeon_ring_test_lockup(rdev, ring);
  1910. }
  1911. static void si_gpu_soft_reset_gfx(struct radeon_device *rdev)
  1912. {
  1913. u32 grbm_reset = 0;
  1914. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1915. return;
  1916. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1917. RREG32(GRBM_STATUS));
  1918. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  1919. RREG32(GRBM_STATUS2));
  1920. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1921. RREG32(GRBM_STATUS_SE0));
  1922. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1923. RREG32(GRBM_STATUS_SE1));
  1924. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1925. RREG32(SRBM_STATUS));
  1926. /* Disable CP parsing/prefetching */
  1927. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  1928. /* reset all the gfx blocks */
  1929. grbm_reset = (SOFT_RESET_CP |
  1930. SOFT_RESET_CB |
  1931. SOFT_RESET_DB |
  1932. SOFT_RESET_GDS |
  1933. SOFT_RESET_PA |
  1934. SOFT_RESET_SC |
  1935. SOFT_RESET_BCI |
  1936. SOFT_RESET_SPI |
  1937. SOFT_RESET_SX |
  1938. SOFT_RESET_TC |
  1939. SOFT_RESET_TA |
  1940. SOFT_RESET_VGT |
  1941. SOFT_RESET_IA);
  1942. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1943. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1944. (void)RREG32(GRBM_SOFT_RESET);
  1945. udelay(50);
  1946. WREG32(GRBM_SOFT_RESET, 0);
  1947. (void)RREG32(GRBM_SOFT_RESET);
  1948. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1949. RREG32(GRBM_STATUS));
  1950. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  1951. RREG32(GRBM_STATUS2));
  1952. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1953. RREG32(GRBM_STATUS_SE0));
  1954. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1955. RREG32(GRBM_STATUS_SE1));
  1956. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1957. RREG32(SRBM_STATUS));
  1958. }
  1959. static void si_gpu_soft_reset_dma(struct radeon_device *rdev)
  1960. {
  1961. u32 tmp;
  1962. if (RREG32(DMA_STATUS_REG) & DMA_IDLE)
  1963. return;
  1964. dev_info(rdev->dev, " DMA_STATUS_REG = 0x%08X\n",
  1965. RREG32(DMA_STATUS_REG));
  1966. /* dma0 */
  1967. tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  1968. tmp &= ~DMA_RB_ENABLE;
  1969. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
  1970. /* dma1 */
  1971. tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  1972. tmp &= ~DMA_RB_ENABLE;
  1973. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
  1974. /* Reset dma */
  1975. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA | SOFT_RESET_DMA1);
  1976. RREG32(SRBM_SOFT_RESET);
  1977. udelay(50);
  1978. WREG32(SRBM_SOFT_RESET, 0);
  1979. dev_info(rdev->dev, " DMA_STATUS_REG = 0x%08X\n",
  1980. RREG32(DMA_STATUS_REG));
  1981. }
  1982. static int si_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1983. {
  1984. struct evergreen_mc_save save;
  1985. if (reset_mask == 0)
  1986. return 0;
  1987. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1988. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1989. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  1990. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1991. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  1992. evergreen_mc_stop(rdev, &save);
  1993. if (radeon_mc_wait_for_idle(rdev)) {
  1994. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1995. }
  1996. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE))
  1997. si_gpu_soft_reset_gfx(rdev);
  1998. if (reset_mask & RADEON_RESET_DMA)
  1999. si_gpu_soft_reset_dma(rdev);
  2000. /* Wait a little for things to settle down */
  2001. udelay(50);
  2002. evergreen_mc_resume(rdev, &save);
  2003. return 0;
  2004. }
  2005. int si_asic_reset(struct radeon_device *rdev)
  2006. {
  2007. return si_gpu_soft_reset(rdev, (RADEON_RESET_GFX |
  2008. RADEON_RESET_COMPUTE |
  2009. RADEON_RESET_DMA));
  2010. }
  2011. /* MC */
  2012. static void si_mc_program(struct radeon_device *rdev)
  2013. {
  2014. struct evergreen_mc_save save;
  2015. u32 tmp;
  2016. int i, j;
  2017. /* Initialize HDP */
  2018. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  2019. WREG32((0x2c14 + j), 0x00000000);
  2020. WREG32((0x2c18 + j), 0x00000000);
  2021. WREG32((0x2c1c + j), 0x00000000);
  2022. WREG32((0x2c20 + j), 0x00000000);
  2023. WREG32((0x2c24 + j), 0x00000000);
  2024. }
  2025. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  2026. evergreen_mc_stop(rdev, &save);
  2027. if (radeon_mc_wait_for_idle(rdev)) {
  2028. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2029. }
  2030. /* Lockout access through VGA aperture*/
  2031. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  2032. /* Update configuration */
  2033. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  2034. rdev->mc.vram_start >> 12);
  2035. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  2036. rdev->mc.vram_end >> 12);
  2037. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  2038. rdev->vram_scratch.gpu_addr >> 12);
  2039. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  2040. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  2041. WREG32(MC_VM_FB_LOCATION, tmp);
  2042. /* XXX double check these! */
  2043. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  2044. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  2045. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  2046. WREG32(MC_VM_AGP_BASE, 0);
  2047. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  2048. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  2049. if (radeon_mc_wait_for_idle(rdev)) {
  2050. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2051. }
  2052. evergreen_mc_resume(rdev, &save);
  2053. /* we need to own VRAM, so turn off the VGA renderer here
  2054. * to stop it overwriting our objects */
  2055. rv515_vga_render_disable(rdev);
  2056. }
  2057. /* SI MC address space is 40 bits */
  2058. static void si_vram_location(struct radeon_device *rdev,
  2059. struct radeon_mc *mc, u64 base)
  2060. {
  2061. mc->vram_start = base;
  2062. if (mc->mc_vram_size > (0xFFFFFFFFFFULL - base + 1)) {
  2063. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  2064. mc->real_vram_size = mc->aper_size;
  2065. mc->mc_vram_size = mc->aper_size;
  2066. }
  2067. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  2068. dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  2069. mc->mc_vram_size >> 20, mc->vram_start,
  2070. mc->vram_end, mc->real_vram_size >> 20);
  2071. }
  2072. static void si_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  2073. {
  2074. u64 size_af, size_bf;
  2075. size_af = ((0xFFFFFFFFFFULL - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  2076. size_bf = mc->vram_start & ~mc->gtt_base_align;
  2077. if (size_bf > size_af) {
  2078. if (mc->gtt_size > size_bf) {
  2079. dev_warn(rdev->dev, "limiting GTT\n");
  2080. mc->gtt_size = size_bf;
  2081. }
  2082. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  2083. } else {
  2084. if (mc->gtt_size > size_af) {
  2085. dev_warn(rdev->dev, "limiting GTT\n");
  2086. mc->gtt_size = size_af;
  2087. }
  2088. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  2089. }
  2090. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  2091. dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  2092. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  2093. }
  2094. static void si_vram_gtt_location(struct radeon_device *rdev,
  2095. struct radeon_mc *mc)
  2096. {
  2097. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  2098. /* leave room for at least 1024M GTT */
  2099. dev_warn(rdev->dev, "limiting VRAM\n");
  2100. mc->real_vram_size = 0xFFC0000000ULL;
  2101. mc->mc_vram_size = 0xFFC0000000ULL;
  2102. }
  2103. si_vram_location(rdev, &rdev->mc, 0);
  2104. rdev->mc.gtt_base_align = 0;
  2105. si_gtt_location(rdev, mc);
  2106. }
  2107. static int si_mc_init(struct radeon_device *rdev)
  2108. {
  2109. u32 tmp;
  2110. int chansize, numchan;
  2111. /* Get VRAM informations */
  2112. rdev->mc.vram_is_ddr = true;
  2113. tmp = RREG32(MC_ARB_RAMCFG);
  2114. if (tmp & CHANSIZE_OVERRIDE) {
  2115. chansize = 16;
  2116. } else if (tmp & CHANSIZE_MASK) {
  2117. chansize = 64;
  2118. } else {
  2119. chansize = 32;
  2120. }
  2121. tmp = RREG32(MC_SHARED_CHMAP);
  2122. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2123. case 0:
  2124. default:
  2125. numchan = 1;
  2126. break;
  2127. case 1:
  2128. numchan = 2;
  2129. break;
  2130. case 2:
  2131. numchan = 4;
  2132. break;
  2133. case 3:
  2134. numchan = 8;
  2135. break;
  2136. case 4:
  2137. numchan = 3;
  2138. break;
  2139. case 5:
  2140. numchan = 6;
  2141. break;
  2142. case 6:
  2143. numchan = 10;
  2144. break;
  2145. case 7:
  2146. numchan = 12;
  2147. break;
  2148. case 8:
  2149. numchan = 16;
  2150. break;
  2151. }
  2152. rdev->mc.vram_width = numchan * chansize;
  2153. /* Could aper size report 0 ? */
  2154. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2155. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2156. /* size in MB on si */
  2157. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2158. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2159. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2160. si_vram_gtt_location(rdev, &rdev->mc);
  2161. radeon_update_bandwidth_info(rdev);
  2162. return 0;
  2163. }
  2164. /*
  2165. * GART
  2166. */
  2167. void si_pcie_gart_tlb_flush(struct radeon_device *rdev)
  2168. {
  2169. /* flush hdp cache */
  2170. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2171. /* bits 0-15 are the VM contexts0-15 */
  2172. WREG32(VM_INVALIDATE_REQUEST, 1);
  2173. }
  2174. static int si_pcie_gart_enable(struct radeon_device *rdev)
  2175. {
  2176. int r, i;
  2177. if (rdev->gart.robj == NULL) {
  2178. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  2179. return -EINVAL;
  2180. }
  2181. r = radeon_gart_table_vram_pin(rdev);
  2182. if (r)
  2183. return r;
  2184. radeon_gart_restore(rdev);
  2185. /* Setup TLB control */
  2186. WREG32(MC_VM_MX_L1_TLB_CNTL,
  2187. (0xA << 7) |
  2188. ENABLE_L1_TLB |
  2189. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2190. ENABLE_ADVANCED_DRIVER_MODEL |
  2191. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2192. /* Setup L2 cache */
  2193. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  2194. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2195. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2196. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2197. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2198. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  2199. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  2200. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  2201. /* setup context0 */
  2202. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  2203. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  2204. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  2205. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  2206. (u32)(rdev->dummy_page.addr >> 12));
  2207. WREG32(VM_CONTEXT0_CNTL2, 0);
  2208. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  2209. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  2210. WREG32(0x15D4, 0);
  2211. WREG32(0x15D8, 0);
  2212. WREG32(0x15DC, 0);
  2213. /* empty context1-15 */
  2214. /* set vm size, must be a multiple of 4 */
  2215. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  2216. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  2217. /* Assign the pt base to something valid for now; the pts used for
  2218. * the VMs are determined by the application and setup and assigned
  2219. * on the fly in the vm part of radeon_gart.c
  2220. */
  2221. for (i = 1; i < 16; i++) {
  2222. if (i < 8)
  2223. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  2224. rdev->gart.table_addr >> 12);
  2225. else
  2226. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  2227. rdev->gart.table_addr >> 12);
  2228. }
  2229. /* enable context1-15 */
  2230. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  2231. (u32)(rdev->dummy_page.addr >> 12));
  2232. WREG32(VM_CONTEXT1_CNTL2, 4);
  2233. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  2234. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2235. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  2236. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2237. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  2238. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2239. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  2240. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2241. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  2242. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2243. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  2244. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2245. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  2246. si_pcie_gart_tlb_flush(rdev);
  2247. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  2248. (unsigned)(rdev->mc.gtt_size >> 20),
  2249. (unsigned long long)rdev->gart.table_addr);
  2250. rdev->gart.ready = true;
  2251. return 0;
  2252. }
  2253. static void si_pcie_gart_disable(struct radeon_device *rdev)
  2254. {
  2255. /* Disable all tables */
  2256. WREG32(VM_CONTEXT0_CNTL, 0);
  2257. WREG32(VM_CONTEXT1_CNTL, 0);
  2258. /* Setup TLB control */
  2259. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2260. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2261. /* Setup L2 cache */
  2262. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2263. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2264. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2265. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2266. WREG32(VM_L2_CNTL2, 0);
  2267. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  2268. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  2269. radeon_gart_table_vram_unpin(rdev);
  2270. }
  2271. static void si_pcie_gart_fini(struct radeon_device *rdev)
  2272. {
  2273. si_pcie_gart_disable(rdev);
  2274. radeon_gart_table_vram_free(rdev);
  2275. radeon_gart_fini(rdev);
  2276. }
  2277. /* vm parser */
  2278. static bool si_vm_reg_valid(u32 reg)
  2279. {
  2280. /* context regs are fine */
  2281. if (reg >= 0x28000)
  2282. return true;
  2283. /* check config regs */
  2284. switch (reg) {
  2285. case GRBM_GFX_INDEX:
  2286. case CP_STRMOUT_CNTL:
  2287. case VGT_VTX_VECT_EJECT_REG:
  2288. case VGT_CACHE_INVALIDATION:
  2289. case VGT_ESGS_RING_SIZE:
  2290. case VGT_GSVS_RING_SIZE:
  2291. case VGT_GS_VERTEX_REUSE:
  2292. case VGT_PRIMITIVE_TYPE:
  2293. case VGT_INDEX_TYPE:
  2294. case VGT_NUM_INDICES:
  2295. case VGT_NUM_INSTANCES:
  2296. case VGT_TF_RING_SIZE:
  2297. case VGT_HS_OFFCHIP_PARAM:
  2298. case VGT_TF_MEMORY_BASE:
  2299. case PA_CL_ENHANCE:
  2300. case PA_SU_LINE_STIPPLE_VALUE:
  2301. case PA_SC_LINE_STIPPLE_STATE:
  2302. case PA_SC_ENHANCE:
  2303. case SQC_CACHES:
  2304. case SPI_STATIC_THREAD_MGMT_1:
  2305. case SPI_STATIC_THREAD_MGMT_2:
  2306. case SPI_STATIC_THREAD_MGMT_3:
  2307. case SPI_PS_MAX_WAVE_ID:
  2308. case SPI_CONFIG_CNTL:
  2309. case SPI_CONFIG_CNTL_1:
  2310. case TA_CNTL_AUX:
  2311. return true;
  2312. default:
  2313. DRM_ERROR("Invalid register 0x%x in CS\n", reg);
  2314. return false;
  2315. }
  2316. }
  2317. static int si_vm_packet3_ce_check(struct radeon_device *rdev,
  2318. u32 *ib, struct radeon_cs_packet *pkt)
  2319. {
  2320. switch (pkt->opcode) {
  2321. case PACKET3_NOP:
  2322. case PACKET3_SET_BASE:
  2323. case PACKET3_SET_CE_DE_COUNTERS:
  2324. case PACKET3_LOAD_CONST_RAM:
  2325. case PACKET3_WRITE_CONST_RAM:
  2326. case PACKET3_WRITE_CONST_RAM_OFFSET:
  2327. case PACKET3_DUMP_CONST_RAM:
  2328. case PACKET3_INCREMENT_CE_COUNTER:
  2329. case PACKET3_WAIT_ON_DE_COUNTER:
  2330. case PACKET3_CE_WRITE:
  2331. break;
  2332. default:
  2333. DRM_ERROR("Invalid CE packet3: 0x%x\n", pkt->opcode);
  2334. return -EINVAL;
  2335. }
  2336. return 0;
  2337. }
  2338. static int si_vm_packet3_gfx_check(struct radeon_device *rdev,
  2339. u32 *ib, struct radeon_cs_packet *pkt)
  2340. {
  2341. u32 idx = pkt->idx + 1;
  2342. u32 idx_value = ib[idx];
  2343. u32 start_reg, end_reg, reg, i;
  2344. u32 command, info;
  2345. switch (pkt->opcode) {
  2346. case PACKET3_NOP:
  2347. case PACKET3_SET_BASE:
  2348. case PACKET3_CLEAR_STATE:
  2349. case PACKET3_INDEX_BUFFER_SIZE:
  2350. case PACKET3_DISPATCH_DIRECT:
  2351. case PACKET3_DISPATCH_INDIRECT:
  2352. case PACKET3_ALLOC_GDS:
  2353. case PACKET3_WRITE_GDS_RAM:
  2354. case PACKET3_ATOMIC_GDS:
  2355. case PACKET3_ATOMIC:
  2356. case PACKET3_OCCLUSION_QUERY:
  2357. case PACKET3_SET_PREDICATION:
  2358. case PACKET3_COND_EXEC:
  2359. case PACKET3_PRED_EXEC:
  2360. case PACKET3_DRAW_INDIRECT:
  2361. case PACKET3_DRAW_INDEX_INDIRECT:
  2362. case PACKET3_INDEX_BASE:
  2363. case PACKET3_DRAW_INDEX_2:
  2364. case PACKET3_CONTEXT_CONTROL:
  2365. case PACKET3_INDEX_TYPE:
  2366. case PACKET3_DRAW_INDIRECT_MULTI:
  2367. case PACKET3_DRAW_INDEX_AUTO:
  2368. case PACKET3_DRAW_INDEX_IMMD:
  2369. case PACKET3_NUM_INSTANCES:
  2370. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  2371. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2372. case PACKET3_DRAW_INDEX_OFFSET_2:
  2373. case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
  2374. case PACKET3_DRAW_INDEX_INDIRECT_MULTI:
  2375. case PACKET3_MPEG_INDEX:
  2376. case PACKET3_WAIT_REG_MEM:
  2377. case PACKET3_MEM_WRITE:
  2378. case PACKET3_PFP_SYNC_ME:
  2379. case PACKET3_SURFACE_SYNC:
  2380. case PACKET3_EVENT_WRITE:
  2381. case PACKET3_EVENT_WRITE_EOP:
  2382. case PACKET3_EVENT_WRITE_EOS:
  2383. case PACKET3_SET_CONTEXT_REG:
  2384. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2385. case PACKET3_SET_SH_REG:
  2386. case PACKET3_SET_SH_REG_OFFSET:
  2387. case PACKET3_INCREMENT_DE_COUNTER:
  2388. case PACKET3_WAIT_ON_CE_COUNTER:
  2389. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  2390. case PACKET3_ME_WRITE:
  2391. break;
  2392. case PACKET3_COPY_DATA:
  2393. if ((idx_value & 0xf00) == 0) {
  2394. reg = ib[idx + 3] * 4;
  2395. if (!si_vm_reg_valid(reg))
  2396. return -EINVAL;
  2397. }
  2398. break;
  2399. case PACKET3_WRITE_DATA:
  2400. if ((idx_value & 0xf00) == 0) {
  2401. start_reg = ib[idx + 1] * 4;
  2402. if (idx_value & 0x10000) {
  2403. if (!si_vm_reg_valid(start_reg))
  2404. return -EINVAL;
  2405. } else {
  2406. for (i = 0; i < (pkt->count - 2); i++) {
  2407. reg = start_reg + (4 * i);
  2408. if (!si_vm_reg_valid(reg))
  2409. return -EINVAL;
  2410. }
  2411. }
  2412. }
  2413. break;
  2414. case PACKET3_COND_WRITE:
  2415. if (idx_value & 0x100) {
  2416. reg = ib[idx + 5] * 4;
  2417. if (!si_vm_reg_valid(reg))
  2418. return -EINVAL;
  2419. }
  2420. break;
  2421. case PACKET3_COPY_DW:
  2422. if (idx_value & 0x2) {
  2423. reg = ib[idx + 3] * 4;
  2424. if (!si_vm_reg_valid(reg))
  2425. return -EINVAL;
  2426. }
  2427. break;
  2428. case PACKET3_SET_CONFIG_REG:
  2429. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  2430. end_reg = 4 * pkt->count + start_reg - 4;
  2431. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  2432. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  2433. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  2434. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  2435. return -EINVAL;
  2436. }
  2437. for (i = 0; i < pkt->count; i++) {
  2438. reg = start_reg + (4 * i);
  2439. if (!si_vm_reg_valid(reg))
  2440. return -EINVAL;
  2441. }
  2442. break;
  2443. case PACKET3_CP_DMA:
  2444. command = ib[idx + 4];
  2445. info = ib[idx + 1];
  2446. if (command & PACKET3_CP_DMA_CMD_SAS) {
  2447. /* src address space is register */
  2448. if (((info & 0x60000000) >> 29) == 0) {
  2449. start_reg = idx_value << 2;
  2450. if (command & PACKET3_CP_DMA_CMD_SAIC) {
  2451. reg = start_reg;
  2452. if (!si_vm_reg_valid(reg)) {
  2453. DRM_ERROR("CP DMA Bad SRC register\n");
  2454. return -EINVAL;
  2455. }
  2456. } else {
  2457. for (i = 0; i < (command & 0x1fffff); i++) {
  2458. reg = start_reg + (4 * i);
  2459. if (!si_vm_reg_valid(reg)) {
  2460. DRM_ERROR("CP DMA Bad SRC register\n");
  2461. return -EINVAL;
  2462. }
  2463. }
  2464. }
  2465. }
  2466. }
  2467. if (command & PACKET3_CP_DMA_CMD_DAS) {
  2468. /* dst address space is register */
  2469. if (((info & 0x00300000) >> 20) == 0) {
  2470. start_reg = ib[idx + 2];
  2471. if (command & PACKET3_CP_DMA_CMD_DAIC) {
  2472. reg = start_reg;
  2473. if (!si_vm_reg_valid(reg)) {
  2474. DRM_ERROR("CP DMA Bad DST register\n");
  2475. return -EINVAL;
  2476. }
  2477. } else {
  2478. for (i = 0; i < (command & 0x1fffff); i++) {
  2479. reg = start_reg + (4 * i);
  2480. if (!si_vm_reg_valid(reg)) {
  2481. DRM_ERROR("CP DMA Bad DST register\n");
  2482. return -EINVAL;
  2483. }
  2484. }
  2485. }
  2486. }
  2487. }
  2488. break;
  2489. default:
  2490. DRM_ERROR("Invalid GFX packet3: 0x%x\n", pkt->opcode);
  2491. return -EINVAL;
  2492. }
  2493. return 0;
  2494. }
  2495. static int si_vm_packet3_compute_check(struct radeon_device *rdev,
  2496. u32 *ib, struct radeon_cs_packet *pkt)
  2497. {
  2498. u32 idx = pkt->idx + 1;
  2499. u32 idx_value = ib[idx];
  2500. u32 start_reg, reg, i;
  2501. switch (pkt->opcode) {
  2502. case PACKET3_NOP:
  2503. case PACKET3_SET_BASE:
  2504. case PACKET3_CLEAR_STATE:
  2505. case PACKET3_DISPATCH_DIRECT:
  2506. case PACKET3_DISPATCH_INDIRECT:
  2507. case PACKET3_ALLOC_GDS:
  2508. case PACKET3_WRITE_GDS_RAM:
  2509. case PACKET3_ATOMIC_GDS:
  2510. case PACKET3_ATOMIC:
  2511. case PACKET3_OCCLUSION_QUERY:
  2512. case PACKET3_SET_PREDICATION:
  2513. case PACKET3_COND_EXEC:
  2514. case PACKET3_PRED_EXEC:
  2515. case PACKET3_CONTEXT_CONTROL:
  2516. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2517. case PACKET3_WAIT_REG_MEM:
  2518. case PACKET3_MEM_WRITE:
  2519. case PACKET3_PFP_SYNC_ME:
  2520. case PACKET3_SURFACE_SYNC:
  2521. case PACKET3_EVENT_WRITE:
  2522. case PACKET3_EVENT_WRITE_EOP:
  2523. case PACKET3_EVENT_WRITE_EOS:
  2524. case PACKET3_SET_CONTEXT_REG:
  2525. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2526. case PACKET3_SET_SH_REG:
  2527. case PACKET3_SET_SH_REG_OFFSET:
  2528. case PACKET3_INCREMENT_DE_COUNTER:
  2529. case PACKET3_WAIT_ON_CE_COUNTER:
  2530. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  2531. case PACKET3_ME_WRITE:
  2532. break;
  2533. case PACKET3_COPY_DATA:
  2534. if ((idx_value & 0xf00) == 0) {
  2535. reg = ib[idx + 3] * 4;
  2536. if (!si_vm_reg_valid(reg))
  2537. return -EINVAL;
  2538. }
  2539. break;
  2540. case PACKET3_WRITE_DATA:
  2541. if ((idx_value & 0xf00) == 0) {
  2542. start_reg = ib[idx + 1] * 4;
  2543. if (idx_value & 0x10000) {
  2544. if (!si_vm_reg_valid(start_reg))
  2545. return -EINVAL;
  2546. } else {
  2547. for (i = 0; i < (pkt->count - 2); i++) {
  2548. reg = start_reg + (4 * i);
  2549. if (!si_vm_reg_valid(reg))
  2550. return -EINVAL;
  2551. }
  2552. }
  2553. }
  2554. break;
  2555. case PACKET3_COND_WRITE:
  2556. if (idx_value & 0x100) {
  2557. reg = ib[idx + 5] * 4;
  2558. if (!si_vm_reg_valid(reg))
  2559. return -EINVAL;
  2560. }
  2561. break;
  2562. case PACKET3_COPY_DW:
  2563. if (idx_value & 0x2) {
  2564. reg = ib[idx + 3] * 4;
  2565. if (!si_vm_reg_valid(reg))
  2566. return -EINVAL;
  2567. }
  2568. break;
  2569. default:
  2570. DRM_ERROR("Invalid Compute packet3: 0x%x\n", pkt->opcode);
  2571. return -EINVAL;
  2572. }
  2573. return 0;
  2574. }
  2575. int si_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  2576. {
  2577. int ret = 0;
  2578. u32 idx = 0;
  2579. struct radeon_cs_packet pkt;
  2580. do {
  2581. pkt.idx = idx;
  2582. pkt.type = CP_PACKET_GET_TYPE(ib->ptr[idx]);
  2583. pkt.count = CP_PACKET_GET_COUNT(ib->ptr[idx]);
  2584. pkt.one_reg_wr = 0;
  2585. switch (pkt.type) {
  2586. case PACKET_TYPE0:
  2587. dev_err(rdev->dev, "Packet0 not allowed!\n");
  2588. ret = -EINVAL;
  2589. break;
  2590. case PACKET_TYPE2:
  2591. idx += 1;
  2592. break;
  2593. case PACKET_TYPE3:
  2594. pkt.opcode = CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
  2595. if (ib->is_const_ib)
  2596. ret = si_vm_packet3_ce_check(rdev, ib->ptr, &pkt);
  2597. else {
  2598. switch (ib->ring) {
  2599. case RADEON_RING_TYPE_GFX_INDEX:
  2600. ret = si_vm_packet3_gfx_check(rdev, ib->ptr, &pkt);
  2601. break;
  2602. case CAYMAN_RING_TYPE_CP1_INDEX:
  2603. case CAYMAN_RING_TYPE_CP2_INDEX:
  2604. ret = si_vm_packet3_compute_check(rdev, ib->ptr, &pkt);
  2605. break;
  2606. default:
  2607. dev_err(rdev->dev, "Non-PM4 ring %d !\n", ib->ring);
  2608. ret = -EINVAL;
  2609. break;
  2610. }
  2611. }
  2612. idx += pkt.count + 2;
  2613. break;
  2614. default:
  2615. dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
  2616. ret = -EINVAL;
  2617. break;
  2618. }
  2619. if (ret)
  2620. break;
  2621. } while (idx < ib->length_dw);
  2622. return ret;
  2623. }
  2624. /*
  2625. * vm
  2626. */
  2627. int si_vm_init(struct radeon_device *rdev)
  2628. {
  2629. /* number of VMs */
  2630. rdev->vm_manager.nvm = 16;
  2631. /* base offset of vram pages */
  2632. rdev->vm_manager.vram_base_offset = 0;
  2633. return 0;
  2634. }
  2635. void si_vm_fini(struct radeon_device *rdev)
  2636. {
  2637. }
  2638. /**
  2639. * si_vm_set_page - update the page tables using the CP
  2640. *
  2641. * @rdev: radeon_device pointer
  2642. * @pe: addr of the page entry
  2643. * @addr: dst addr to write into pe
  2644. * @count: number of page entries to update
  2645. * @incr: increase next addr by incr bytes
  2646. * @flags: access flags
  2647. *
  2648. * Update the page tables using the CP (cayman-si).
  2649. */
  2650. void si_vm_set_page(struct radeon_device *rdev, uint64_t pe,
  2651. uint64_t addr, unsigned count,
  2652. uint32_t incr, uint32_t flags)
  2653. {
  2654. struct radeon_ring *ring = &rdev->ring[rdev->asic->vm.pt_ring_index];
  2655. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  2656. uint64_t value;
  2657. unsigned ndw;
  2658. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  2659. while (count) {
  2660. ndw = 2 + count * 2;
  2661. if (ndw > 0x3FFE)
  2662. ndw = 0x3FFE;
  2663. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, ndw));
  2664. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2665. WRITE_DATA_DST_SEL(1)));
  2666. radeon_ring_write(ring, pe);
  2667. radeon_ring_write(ring, upper_32_bits(pe));
  2668. for (; ndw > 2; ndw -= 2, --count, pe += 8) {
  2669. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2670. value = radeon_vm_map_gart(rdev, addr);
  2671. value &= 0xFFFFFFFFFFFFF000ULL;
  2672. } else if (flags & RADEON_VM_PAGE_VALID) {
  2673. value = addr;
  2674. } else {
  2675. value = 0;
  2676. }
  2677. addr += incr;
  2678. value |= r600_flags;
  2679. radeon_ring_write(ring, value);
  2680. radeon_ring_write(ring, upper_32_bits(value));
  2681. }
  2682. }
  2683. } else {
  2684. /* DMA */
  2685. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2686. while (count) {
  2687. ndw = count * 2;
  2688. if (ndw > 0xFFFFE)
  2689. ndw = 0xFFFFE;
  2690. /* for non-physically contiguous pages (system) */
  2691. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, ndw));
  2692. radeon_ring_write(ring, pe);
  2693. radeon_ring_write(ring, upper_32_bits(pe) & 0xff);
  2694. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  2695. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2696. value = radeon_vm_map_gart(rdev, addr);
  2697. value &= 0xFFFFFFFFFFFFF000ULL;
  2698. } else if (flags & RADEON_VM_PAGE_VALID) {
  2699. value = addr;
  2700. } else {
  2701. value = 0;
  2702. }
  2703. addr += incr;
  2704. value |= r600_flags;
  2705. radeon_ring_write(ring, value);
  2706. radeon_ring_write(ring, upper_32_bits(value));
  2707. }
  2708. }
  2709. } else {
  2710. while (count) {
  2711. ndw = count * 2;
  2712. if (ndw > 0xFFFFE)
  2713. ndw = 0xFFFFE;
  2714. if (flags & RADEON_VM_PAGE_VALID)
  2715. value = addr;
  2716. else
  2717. value = 0;
  2718. /* for physically contiguous pages (vram) */
  2719. radeon_ring_write(ring, DMA_PTE_PDE_PACKET(ndw));
  2720. radeon_ring_write(ring, pe); /* dst addr */
  2721. radeon_ring_write(ring, upper_32_bits(pe) & 0xff);
  2722. radeon_ring_write(ring, r600_flags); /* mask */
  2723. radeon_ring_write(ring, 0);
  2724. radeon_ring_write(ring, value); /* value */
  2725. radeon_ring_write(ring, upper_32_bits(value));
  2726. radeon_ring_write(ring, incr); /* increment size */
  2727. radeon_ring_write(ring, 0);
  2728. pe += ndw * 4;
  2729. addr += (ndw / 2) * incr;
  2730. count -= ndw / 2;
  2731. }
  2732. }
  2733. }
  2734. }
  2735. void si_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  2736. {
  2737. struct radeon_ring *ring = &rdev->ring[ridx];
  2738. if (vm == NULL)
  2739. return;
  2740. /* write new base address */
  2741. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2742. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2743. WRITE_DATA_DST_SEL(0)));
  2744. if (vm->id < 8) {
  2745. radeon_ring_write(ring,
  2746. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  2747. } else {
  2748. radeon_ring_write(ring,
  2749. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  2750. }
  2751. radeon_ring_write(ring, 0);
  2752. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  2753. /* flush hdp cache */
  2754. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2755. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2756. WRITE_DATA_DST_SEL(0)));
  2757. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2758. radeon_ring_write(ring, 0);
  2759. radeon_ring_write(ring, 0x1);
  2760. /* bits 0-15 are the VM contexts0-15 */
  2761. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2762. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2763. WRITE_DATA_DST_SEL(0)));
  2764. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  2765. radeon_ring_write(ring, 0);
  2766. radeon_ring_write(ring, 1 << vm->id);
  2767. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2768. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2769. radeon_ring_write(ring, 0x0);
  2770. }
  2771. void si_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  2772. {
  2773. struct radeon_ring *ring = &rdev->ring[ridx];
  2774. if (vm == NULL)
  2775. return;
  2776. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  2777. if (vm->id < 8) {
  2778. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2));
  2779. } else {
  2780. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2));
  2781. }
  2782. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  2783. /* flush hdp cache */
  2784. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  2785. radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
  2786. radeon_ring_write(ring, 1);
  2787. /* bits 0-7 are the VM contexts0-7 */
  2788. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  2789. radeon_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST >> 2));
  2790. radeon_ring_write(ring, 1 << vm->id);
  2791. }
  2792. /*
  2793. * RLC
  2794. */
  2795. void si_rlc_fini(struct radeon_device *rdev)
  2796. {
  2797. int r;
  2798. /* save restore block */
  2799. if (rdev->rlc.save_restore_obj) {
  2800. r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
  2801. if (unlikely(r != 0))
  2802. dev_warn(rdev->dev, "(%d) reserve RLC sr bo failed\n", r);
  2803. radeon_bo_unpin(rdev->rlc.save_restore_obj);
  2804. radeon_bo_unreserve(rdev->rlc.save_restore_obj);
  2805. radeon_bo_unref(&rdev->rlc.save_restore_obj);
  2806. rdev->rlc.save_restore_obj = NULL;
  2807. }
  2808. /* clear state block */
  2809. if (rdev->rlc.clear_state_obj) {
  2810. r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
  2811. if (unlikely(r != 0))
  2812. dev_warn(rdev->dev, "(%d) reserve RLC c bo failed\n", r);
  2813. radeon_bo_unpin(rdev->rlc.clear_state_obj);
  2814. radeon_bo_unreserve(rdev->rlc.clear_state_obj);
  2815. radeon_bo_unref(&rdev->rlc.clear_state_obj);
  2816. rdev->rlc.clear_state_obj = NULL;
  2817. }
  2818. }
  2819. int si_rlc_init(struct radeon_device *rdev)
  2820. {
  2821. int r;
  2822. /* save restore block */
  2823. if (rdev->rlc.save_restore_obj == NULL) {
  2824. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  2825. RADEON_GEM_DOMAIN_VRAM, NULL,
  2826. &rdev->rlc.save_restore_obj);
  2827. if (r) {
  2828. dev_warn(rdev->dev, "(%d) create RLC sr bo failed\n", r);
  2829. return r;
  2830. }
  2831. }
  2832. r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
  2833. if (unlikely(r != 0)) {
  2834. si_rlc_fini(rdev);
  2835. return r;
  2836. }
  2837. r = radeon_bo_pin(rdev->rlc.save_restore_obj, RADEON_GEM_DOMAIN_VRAM,
  2838. &rdev->rlc.save_restore_gpu_addr);
  2839. radeon_bo_unreserve(rdev->rlc.save_restore_obj);
  2840. if (r) {
  2841. dev_warn(rdev->dev, "(%d) pin RLC sr bo failed\n", r);
  2842. si_rlc_fini(rdev);
  2843. return r;
  2844. }
  2845. /* clear state block */
  2846. if (rdev->rlc.clear_state_obj == NULL) {
  2847. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  2848. RADEON_GEM_DOMAIN_VRAM, NULL,
  2849. &rdev->rlc.clear_state_obj);
  2850. if (r) {
  2851. dev_warn(rdev->dev, "(%d) create RLC c bo failed\n", r);
  2852. si_rlc_fini(rdev);
  2853. return r;
  2854. }
  2855. }
  2856. r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
  2857. if (unlikely(r != 0)) {
  2858. si_rlc_fini(rdev);
  2859. return r;
  2860. }
  2861. r = radeon_bo_pin(rdev->rlc.clear_state_obj, RADEON_GEM_DOMAIN_VRAM,
  2862. &rdev->rlc.clear_state_gpu_addr);
  2863. radeon_bo_unreserve(rdev->rlc.clear_state_obj);
  2864. if (r) {
  2865. dev_warn(rdev->dev, "(%d) pin RLC c bo failed\n", r);
  2866. si_rlc_fini(rdev);
  2867. return r;
  2868. }
  2869. return 0;
  2870. }
  2871. static void si_rlc_stop(struct radeon_device *rdev)
  2872. {
  2873. WREG32(RLC_CNTL, 0);
  2874. }
  2875. static void si_rlc_start(struct radeon_device *rdev)
  2876. {
  2877. WREG32(RLC_CNTL, RLC_ENABLE);
  2878. }
  2879. static int si_rlc_resume(struct radeon_device *rdev)
  2880. {
  2881. u32 i;
  2882. const __be32 *fw_data;
  2883. if (!rdev->rlc_fw)
  2884. return -EINVAL;
  2885. si_rlc_stop(rdev);
  2886. WREG32(RLC_RL_BASE, 0);
  2887. WREG32(RLC_RL_SIZE, 0);
  2888. WREG32(RLC_LB_CNTL, 0);
  2889. WREG32(RLC_LB_CNTR_MAX, 0xffffffff);
  2890. WREG32(RLC_LB_CNTR_INIT, 0);
  2891. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  2892. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  2893. WREG32(RLC_MC_CNTL, 0);
  2894. WREG32(RLC_UCODE_CNTL, 0);
  2895. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2896. for (i = 0; i < SI_RLC_UCODE_SIZE; i++) {
  2897. WREG32(RLC_UCODE_ADDR, i);
  2898. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2899. }
  2900. WREG32(RLC_UCODE_ADDR, 0);
  2901. si_rlc_start(rdev);
  2902. return 0;
  2903. }
  2904. static void si_enable_interrupts(struct radeon_device *rdev)
  2905. {
  2906. u32 ih_cntl = RREG32(IH_CNTL);
  2907. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2908. ih_cntl |= ENABLE_INTR;
  2909. ih_rb_cntl |= IH_RB_ENABLE;
  2910. WREG32(IH_CNTL, ih_cntl);
  2911. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2912. rdev->ih.enabled = true;
  2913. }
  2914. static void si_disable_interrupts(struct radeon_device *rdev)
  2915. {
  2916. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2917. u32 ih_cntl = RREG32(IH_CNTL);
  2918. ih_rb_cntl &= ~IH_RB_ENABLE;
  2919. ih_cntl &= ~ENABLE_INTR;
  2920. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2921. WREG32(IH_CNTL, ih_cntl);
  2922. /* set rptr, wptr to 0 */
  2923. WREG32(IH_RB_RPTR, 0);
  2924. WREG32(IH_RB_WPTR, 0);
  2925. rdev->ih.enabled = false;
  2926. rdev->ih.rptr = 0;
  2927. }
  2928. static void si_disable_interrupt_state(struct radeon_device *rdev)
  2929. {
  2930. u32 tmp;
  2931. WREG32(CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2932. WREG32(CP_INT_CNTL_RING1, 0);
  2933. WREG32(CP_INT_CNTL_RING2, 0);
  2934. tmp = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  2935. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, tmp);
  2936. tmp = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  2937. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, tmp);
  2938. WREG32(GRBM_INT_CNTL, 0);
  2939. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2940. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2941. if (rdev->num_crtc >= 4) {
  2942. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2943. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2944. }
  2945. if (rdev->num_crtc >= 6) {
  2946. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2947. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2948. }
  2949. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2950. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2951. if (rdev->num_crtc >= 4) {
  2952. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2953. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2954. }
  2955. if (rdev->num_crtc >= 6) {
  2956. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2957. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2958. }
  2959. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2960. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2961. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2962. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2963. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2964. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2965. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2966. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2967. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2968. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2969. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2970. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2971. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2972. }
  2973. static int si_irq_init(struct radeon_device *rdev)
  2974. {
  2975. int ret = 0;
  2976. int rb_bufsz;
  2977. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2978. /* allocate ring */
  2979. ret = r600_ih_ring_alloc(rdev);
  2980. if (ret)
  2981. return ret;
  2982. /* disable irqs */
  2983. si_disable_interrupts(rdev);
  2984. /* init rlc */
  2985. ret = si_rlc_resume(rdev);
  2986. if (ret) {
  2987. r600_ih_ring_fini(rdev);
  2988. return ret;
  2989. }
  2990. /* setup interrupt control */
  2991. /* set dummy read address to ring address */
  2992. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2993. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2994. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2995. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2996. */
  2997. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2998. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2999. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3000. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3001. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3002. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  3003. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3004. IH_WPTR_OVERFLOW_CLEAR |
  3005. (rb_bufsz << 1));
  3006. if (rdev->wb.enabled)
  3007. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3008. /* set the writeback address whether it's enabled or not */
  3009. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3010. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3011. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3012. /* set rptr, wptr to 0 */
  3013. WREG32(IH_RB_RPTR, 0);
  3014. WREG32(IH_RB_WPTR, 0);
  3015. /* Default settings for IH_CNTL (disabled at first) */
  3016. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  3017. /* RPTR_REARM only works if msi's are enabled */
  3018. if (rdev->msi_enabled)
  3019. ih_cntl |= RPTR_REARM;
  3020. WREG32(IH_CNTL, ih_cntl);
  3021. /* force the active interrupt state to all disabled */
  3022. si_disable_interrupt_state(rdev);
  3023. pci_set_master(rdev->pdev);
  3024. /* enable irqs */
  3025. si_enable_interrupts(rdev);
  3026. return ret;
  3027. }
  3028. int si_irq_set(struct radeon_device *rdev)
  3029. {
  3030. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3031. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  3032. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  3033. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  3034. u32 grbm_int_cntl = 0;
  3035. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  3036. u32 dma_cntl, dma_cntl1;
  3037. if (!rdev->irq.installed) {
  3038. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3039. return -EINVAL;
  3040. }
  3041. /* don't enable anything if the ih is disabled */
  3042. if (!rdev->ih.enabled) {
  3043. si_disable_interrupts(rdev);
  3044. /* force the active interrupt state to all disabled */
  3045. si_disable_interrupt_state(rdev);
  3046. return 0;
  3047. }
  3048. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3049. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3050. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3051. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3052. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3053. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3054. dma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3055. dma_cntl1 = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3056. /* enable CP interrupts on all rings */
  3057. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3058. DRM_DEBUG("si_irq_set: sw int gfx\n");
  3059. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3060. }
  3061. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  3062. DRM_DEBUG("si_irq_set: sw int cp1\n");
  3063. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  3064. }
  3065. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  3066. DRM_DEBUG("si_irq_set: sw int cp2\n");
  3067. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  3068. }
  3069. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3070. DRM_DEBUG("si_irq_set: sw int dma\n");
  3071. dma_cntl |= TRAP_ENABLE;
  3072. }
  3073. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  3074. DRM_DEBUG("si_irq_set: sw int dma1\n");
  3075. dma_cntl1 |= TRAP_ENABLE;
  3076. }
  3077. if (rdev->irq.crtc_vblank_int[0] ||
  3078. atomic_read(&rdev->irq.pflip[0])) {
  3079. DRM_DEBUG("si_irq_set: vblank 0\n");
  3080. crtc1 |= VBLANK_INT_MASK;
  3081. }
  3082. if (rdev->irq.crtc_vblank_int[1] ||
  3083. atomic_read(&rdev->irq.pflip[1])) {
  3084. DRM_DEBUG("si_irq_set: vblank 1\n");
  3085. crtc2 |= VBLANK_INT_MASK;
  3086. }
  3087. if (rdev->irq.crtc_vblank_int[2] ||
  3088. atomic_read(&rdev->irq.pflip[2])) {
  3089. DRM_DEBUG("si_irq_set: vblank 2\n");
  3090. crtc3 |= VBLANK_INT_MASK;
  3091. }
  3092. if (rdev->irq.crtc_vblank_int[3] ||
  3093. atomic_read(&rdev->irq.pflip[3])) {
  3094. DRM_DEBUG("si_irq_set: vblank 3\n");
  3095. crtc4 |= VBLANK_INT_MASK;
  3096. }
  3097. if (rdev->irq.crtc_vblank_int[4] ||
  3098. atomic_read(&rdev->irq.pflip[4])) {
  3099. DRM_DEBUG("si_irq_set: vblank 4\n");
  3100. crtc5 |= VBLANK_INT_MASK;
  3101. }
  3102. if (rdev->irq.crtc_vblank_int[5] ||
  3103. atomic_read(&rdev->irq.pflip[5])) {
  3104. DRM_DEBUG("si_irq_set: vblank 5\n");
  3105. crtc6 |= VBLANK_INT_MASK;
  3106. }
  3107. if (rdev->irq.hpd[0]) {
  3108. DRM_DEBUG("si_irq_set: hpd 1\n");
  3109. hpd1 |= DC_HPDx_INT_EN;
  3110. }
  3111. if (rdev->irq.hpd[1]) {
  3112. DRM_DEBUG("si_irq_set: hpd 2\n");
  3113. hpd2 |= DC_HPDx_INT_EN;
  3114. }
  3115. if (rdev->irq.hpd[2]) {
  3116. DRM_DEBUG("si_irq_set: hpd 3\n");
  3117. hpd3 |= DC_HPDx_INT_EN;
  3118. }
  3119. if (rdev->irq.hpd[3]) {
  3120. DRM_DEBUG("si_irq_set: hpd 4\n");
  3121. hpd4 |= DC_HPDx_INT_EN;
  3122. }
  3123. if (rdev->irq.hpd[4]) {
  3124. DRM_DEBUG("si_irq_set: hpd 5\n");
  3125. hpd5 |= DC_HPDx_INT_EN;
  3126. }
  3127. if (rdev->irq.hpd[5]) {
  3128. DRM_DEBUG("si_irq_set: hpd 6\n");
  3129. hpd6 |= DC_HPDx_INT_EN;
  3130. }
  3131. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  3132. WREG32(CP_INT_CNTL_RING1, cp_int_cntl1);
  3133. WREG32(CP_INT_CNTL_RING2, cp_int_cntl2);
  3134. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, dma_cntl);
  3135. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, dma_cntl1);
  3136. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3137. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  3138. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  3139. if (rdev->num_crtc >= 4) {
  3140. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  3141. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  3142. }
  3143. if (rdev->num_crtc >= 6) {
  3144. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  3145. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  3146. }
  3147. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  3148. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  3149. if (rdev->num_crtc >= 4) {
  3150. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  3151. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  3152. }
  3153. if (rdev->num_crtc >= 6) {
  3154. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  3155. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  3156. }
  3157. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3158. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3159. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3160. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3161. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3162. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3163. return 0;
  3164. }
  3165. static inline void si_irq_ack(struct radeon_device *rdev)
  3166. {
  3167. u32 tmp;
  3168. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3169. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3170. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  3171. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  3172. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  3173. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  3174. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  3175. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  3176. if (rdev->num_crtc >= 4) {
  3177. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  3178. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  3179. }
  3180. if (rdev->num_crtc >= 6) {
  3181. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  3182. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  3183. }
  3184. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  3185. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3186. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  3187. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3188. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  3189. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  3190. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  3191. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  3192. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  3193. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  3194. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  3195. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  3196. if (rdev->num_crtc >= 4) {
  3197. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  3198. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3199. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  3200. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3201. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  3202. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  3203. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  3204. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  3205. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  3206. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  3207. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  3208. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  3209. }
  3210. if (rdev->num_crtc >= 6) {
  3211. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  3212. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3213. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  3214. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3215. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  3216. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  3217. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  3218. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  3219. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  3220. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  3221. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  3222. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  3223. }
  3224. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  3225. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3226. tmp |= DC_HPDx_INT_ACK;
  3227. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3228. }
  3229. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  3230. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3231. tmp |= DC_HPDx_INT_ACK;
  3232. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3233. }
  3234. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3235. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3236. tmp |= DC_HPDx_INT_ACK;
  3237. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3238. }
  3239. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3240. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3241. tmp |= DC_HPDx_INT_ACK;
  3242. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3243. }
  3244. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3245. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3246. tmp |= DC_HPDx_INT_ACK;
  3247. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3248. }
  3249. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3250. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3251. tmp |= DC_HPDx_INT_ACK;
  3252. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3253. }
  3254. }
  3255. static void si_irq_disable(struct radeon_device *rdev)
  3256. {
  3257. si_disable_interrupts(rdev);
  3258. /* Wait and acknowledge irq */
  3259. mdelay(1);
  3260. si_irq_ack(rdev);
  3261. si_disable_interrupt_state(rdev);
  3262. }
  3263. static void si_irq_suspend(struct radeon_device *rdev)
  3264. {
  3265. si_irq_disable(rdev);
  3266. si_rlc_stop(rdev);
  3267. }
  3268. static void si_irq_fini(struct radeon_device *rdev)
  3269. {
  3270. si_irq_suspend(rdev);
  3271. r600_ih_ring_fini(rdev);
  3272. }
  3273. static inline u32 si_get_ih_wptr(struct radeon_device *rdev)
  3274. {
  3275. u32 wptr, tmp;
  3276. if (rdev->wb.enabled)
  3277. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3278. else
  3279. wptr = RREG32(IH_RB_WPTR);
  3280. if (wptr & RB_OVERFLOW) {
  3281. /* When a ring buffer overflow happen start parsing interrupt
  3282. * from the last not overwritten vector (wptr + 16). Hopefully
  3283. * this should allow us to catchup.
  3284. */
  3285. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3286. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3287. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3288. tmp = RREG32(IH_RB_CNTL);
  3289. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3290. WREG32(IH_RB_CNTL, tmp);
  3291. }
  3292. return (wptr & rdev->ih.ptr_mask);
  3293. }
  3294. /* SI IV Ring
  3295. * Each IV ring entry is 128 bits:
  3296. * [7:0] - interrupt source id
  3297. * [31:8] - reserved
  3298. * [59:32] - interrupt source data
  3299. * [63:60] - reserved
  3300. * [71:64] - RINGID
  3301. * [79:72] - VMID
  3302. * [127:80] - reserved
  3303. */
  3304. int si_irq_process(struct radeon_device *rdev)
  3305. {
  3306. u32 wptr;
  3307. u32 rptr;
  3308. u32 src_id, src_data, ring_id;
  3309. u32 ring_index;
  3310. bool queue_hotplug = false;
  3311. if (!rdev->ih.enabled || rdev->shutdown)
  3312. return IRQ_NONE;
  3313. wptr = si_get_ih_wptr(rdev);
  3314. restart_ih:
  3315. /* is somebody else already processing irqs? */
  3316. if (atomic_xchg(&rdev->ih.lock, 1))
  3317. return IRQ_NONE;
  3318. rptr = rdev->ih.rptr;
  3319. DRM_DEBUG("si_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3320. /* Order reading of wptr vs. reading of IH ring data */
  3321. rmb();
  3322. /* display interrupts */
  3323. si_irq_ack(rdev);
  3324. while (rptr != wptr) {
  3325. /* wptr/rptr are in bytes! */
  3326. ring_index = rptr / 4;
  3327. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3328. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3329. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  3330. switch (src_id) {
  3331. case 1: /* D1 vblank/vline */
  3332. switch (src_data) {
  3333. case 0: /* D1 vblank */
  3334. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3335. if (rdev->irq.crtc_vblank_int[0]) {
  3336. drm_handle_vblank(rdev->ddev, 0);
  3337. rdev->pm.vblank_sync = true;
  3338. wake_up(&rdev->irq.vblank_queue);
  3339. }
  3340. if (atomic_read(&rdev->irq.pflip[0]))
  3341. radeon_crtc_handle_flip(rdev, 0);
  3342. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3343. DRM_DEBUG("IH: D1 vblank\n");
  3344. }
  3345. break;
  3346. case 1: /* D1 vline */
  3347. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  3348. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3349. DRM_DEBUG("IH: D1 vline\n");
  3350. }
  3351. break;
  3352. default:
  3353. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3354. break;
  3355. }
  3356. break;
  3357. case 2: /* D2 vblank/vline */
  3358. switch (src_data) {
  3359. case 0: /* D2 vblank */
  3360. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  3361. if (rdev->irq.crtc_vblank_int[1]) {
  3362. drm_handle_vblank(rdev->ddev, 1);
  3363. rdev->pm.vblank_sync = true;
  3364. wake_up(&rdev->irq.vblank_queue);
  3365. }
  3366. if (atomic_read(&rdev->irq.pflip[1]))
  3367. radeon_crtc_handle_flip(rdev, 1);
  3368. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  3369. DRM_DEBUG("IH: D2 vblank\n");
  3370. }
  3371. break;
  3372. case 1: /* D2 vline */
  3373. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  3374. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  3375. DRM_DEBUG("IH: D2 vline\n");
  3376. }
  3377. break;
  3378. default:
  3379. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3380. break;
  3381. }
  3382. break;
  3383. case 3: /* D3 vblank/vline */
  3384. switch (src_data) {
  3385. case 0: /* D3 vblank */
  3386. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  3387. if (rdev->irq.crtc_vblank_int[2]) {
  3388. drm_handle_vblank(rdev->ddev, 2);
  3389. rdev->pm.vblank_sync = true;
  3390. wake_up(&rdev->irq.vblank_queue);
  3391. }
  3392. if (atomic_read(&rdev->irq.pflip[2]))
  3393. radeon_crtc_handle_flip(rdev, 2);
  3394. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  3395. DRM_DEBUG("IH: D3 vblank\n");
  3396. }
  3397. break;
  3398. case 1: /* D3 vline */
  3399. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  3400. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  3401. DRM_DEBUG("IH: D3 vline\n");
  3402. }
  3403. break;
  3404. default:
  3405. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3406. break;
  3407. }
  3408. break;
  3409. case 4: /* D4 vblank/vline */
  3410. switch (src_data) {
  3411. case 0: /* D4 vblank */
  3412. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  3413. if (rdev->irq.crtc_vblank_int[3]) {
  3414. drm_handle_vblank(rdev->ddev, 3);
  3415. rdev->pm.vblank_sync = true;
  3416. wake_up(&rdev->irq.vblank_queue);
  3417. }
  3418. if (atomic_read(&rdev->irq.pflip[3]))
  3419. radeon_crtc_handle_flip(rdev, 3);
  3420. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  3421. DRM_DEBUG("IH: D4 vblank\n");
  3422. }
  3423. break;
  3424. case 1: /* D4 vline */
  3425. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  3426. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  3427. DRM_DEBUG("IH: D4 vline\n");
  3428. }
  3429. break;
  3430. default:
  3431. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3432. break;
  3433. }
  3434. break;
  3435. case 5: /* D5 vblank/vline */
  3436. switch (src_data) {
  3437. case 0: /* D5 vblank */
  3438. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  3439. if (rdev->irq.crtc_vblank_int[4]) {
  3440. drm_handle_vblank(rdev->ddev, 4);
  3441. rdev->pm.vblank_sync = true;
  3442. wake_up(&rdev->irq.vblank_queue);
  3443. }
  3444. if (atomic_read(&rdev->irq.pflip[4]))
  3445. radeon_crtc_handle_flip(rdev, 4);
  3446. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  3447. DRM_DEBUG("IH: D5 vblank\n");
  3448. }
  3449. break;
  3450. case 1: /* D5 vline */
  3451. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  3452. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  3453. DRM_DEBUG("IH: D5 vline\n");
  3454. }
  3455. break;
  3456. default:
  3457. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3458. break;
  3459. }
  3460. break;
  3461. case 6: /* D6 vblank/vline */
  3462. switch (src_data) {
  3463. case 0: /* D6 vblank */
  3464. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  3465. if (rdev->irq.crtc_vblank_int[5]) {
  3466. drm_handle_vblank(rdev->ddev, 5);
  3467. rdev->pm.vblank_sync = true;
  3468. wake_up(&rdev->irq.vblank_queue);
  3469. }
  3470. if (atomic_read(&rdev->irq.pflip[5]))
  3471. radeon_crtc_handle_flip(rdev, 5);
  3472. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  3473. DRM_DEBUG("IH: D6 vblank\n");
  3474. }
  3475. break;
  3476. case 1: /* D6 vline */
  3477. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  3478. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  3479. DRM_DEBUG("IH: D6 vline\n");
  3480. }
  3481. break;
  3482. default:
  3483. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3484. break;
  3485. }
  3486. break;
  3487. case 42: /* HPD hotplug */
  3488. switch (src_data) {
  3489. case 0:
  3490. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  3491. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  3492. queue_hotplug = true;
  3493. DRM_DEBUG("IH: HPD1\n");
  3494. }
  3495. break;
  3496. case 1:
  3497. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  3498. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  3499. queue_hotplug = true;
  3500. DRM_DEBUG("IH: HPD2\n");
  3501. }
  3502. break;
  3503. case 2:
  3504. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3505. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  3506. queue_hotplug = true;
  3507. DRM_DEBUG("IH: HPD3\n");
  3508. }
  3509. break;
  3510. case 3:
  3511. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3512. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  3513. queue_hotplug = true;
  3514. DRM_DEBUG("IH: HPD4\n");
  3515. }
  3516. break;
  3517. case 4:
  3518. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3519. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  3520. queue_hotplug = true;
  3521. DRM_DEBUG("IH: HPD5\n");
  3522. }
  3523. break;
  3524. case 5:
  3525. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3526. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  3527. queue_hotplug = true;
  3528. DRM_DEBUG("IH: HPD6\n");
  3529. }
  3530. break;
  3531. default:
  3532. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3533. break;
  3534. }
  3535. break;
  3536. case 146:
  3537. case 147:
  3538. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  3539. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  3540. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  3541. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  3542. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  3543. /* reset addr and status */
  3544. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  3545. break;
  3546. case 176: /* RINGID0 CP_INT */
  3547. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3548. break;
  3549. case 177: /* RINGID1 CP_INT */
  3550. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3551. break;
  3552. case 178: /* RINGID2 CP_INT */
  3553. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3554. break;
  3555. case 181: /* CP EOP event */
  3556. DRM_DEBUG("IH: CP EOP\n");
  3557. switch (ring_id) {
  3558. case 0:
  3559. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3560. break;
  3561. case 1:
  3562. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3563. break;
  3564. case 2:
  3565. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3566. break;
  3567. }
  3568. break;
  3569. case 224: /* DMA trap event */
  3570. DRM_DEBUG("IH: DMA trap\n");
  3571. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3572. break;
  3573. case 233: /* GUI IDLE */
  3574. DRM_DEBUG("IH: GUI idle\n");
  3575. break;
  3576. case 244: /* DMA trap event */
  3577. DRM_DEBUG("IH: DMA1 trap\n");
  3578. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  3579. break;
  3580. default:
  3581. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3582. break;
  3583. }
  3584. /* wptr/rptr are in bytes! */
  3585. rptr += 16;
  3586. rptr &= rdev->ih.ptr_mask;
  3587. }
  3588. if (queue_hotplug)
  3589. schedule_work(&rdev->hotplug_work);
  3590. rdev->ih.rptr = rptr;
  3591. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3592. atomic_set(&rdev->ih.lock, 0);
  3593. /* make sure wptr hasn't changed while processing */
  3594. wptr = si_get_ih_wptr(rdev);
  3595. if (wptr != rptr)
  3596. goto restart_ih;
  3597. return IRQ_HANDLED;
  3598. }
  3599. /**
  3600. * si_copy_dma - copy pages using the DMA engine
  3601. *
  3602. * @rdev: radeon_device pointer
  3603. * @src_offset: src GPU address
  3604. * @dst_offset: dst GPU address
  3605. * @num_gpu_pages: number of GPU pages to xfer
  3606. * @fence: radeon fence object
  3607. *
  3608. * Copy GPU paging using the DMA engine (SI).
  3609. * Used by the radeon ttm implementation to move pages if
  3610. * registered as the asic copy callback.
  3611. */
  3612. int si_copy_dma(struct radeon_device *rdev,
  3613. uint64_t src_offset, uint64_t dst_offset,
  3614. unsigned num_gpu_pages,
  3615. struct radeon_fence **fence)
  3616. {
  3617. struct radeon_semaphore *sem = NULL;
  3618. int ring_index = rdev->asic->copy.dma_ring_index;
  3619. struct radeon_ring *ring = &rdev->ring[ring_index];
  3620. u32 size_in_bytes, cur_size_in_bytes;
  3621. int i, num_loops;
  3622. int r = 0;
  3623. r = radeon_semaphore_create(rdev, &sem);
  3624. if (r) {
  3625. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3626. return r;
  3627. }
  3628. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  3629. num_loops = DIV_ROUND_UP(size_in_bytes, 0xfffff);
  3630. r = radeon_ring_lock(rdev, ring, num_loops * 5 + 11);
  3631. if (r) {
  3632. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3633. radeon_semaphore_free(rdev, &sem, NULL);
  3634. return r;
  3635. }
  3636. if (radeon_fence_need_sync(*fence, ring->idx)) {
  3637. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  3638. ring->idx);
  3639. radeon_fence_note_sync(*fence, ring->idx);
  3640. } else {
  3641. radeon_semaphore_free(rdev, &sem, NULL);
  3642. }
  3643. for (i = 0; i < num_loops; i++) {
  3644. cur_size_in_bytes = size_in_bytes;
  3645. if (cur_size_in_bytes > 0xFFFFF)
  3646. cur_size_in_bytes = 0xFFFFF;
  3647. size_in_bytes -= cur_size_in_bytes;
  3648. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 1, 0, 0, cur_size_in_bytes));
  3649. radeon_ring_write(ring, dst_offset & 0xffffffff);
  3650. radeon_ring_write(ring, src_offset & 0xffffffff);
  3651. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  3652. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xff);
  3653. src_offset += cur_size_in_bytes;
  3654. dst_offset += cur_size_in_bytes;
  3655. }
  3656. r = radeon_fence_emit(rdev, fence, ring->idx);
  3657. if (r) {
  3658. radeon_ring_unlock_undo(rdev, ring);
  3659. return r;
  3660. }
  3661. radeon_ring_unlock_commit(rdev, ring);
  3662. radeon_semaphore_free(rdev, &sem, *fence);
  3663. return r;
  3664. }
  3665. /*
  3666. * startup/shutdown callbacks
  3667. */
  3668. static int si_startup(struct radeon_device *rdev)
  3669. {
  3670. struct radeon_ring *ring;
  3671. int r;
  3672. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  3673. !rdev->rlc_fw || !rdev->mc_fw) {
  3674. r = si_init_microcode(rdev);
  3675. if (r) {
  3676. DRM_ERROR("Failed to load firmware!\n");
  3677. return r;
  3678. }
  3679. }
  3680. r = si_mc_load_microcode(rdev);
  3681. if (r) {
  3682. DRM_ERROR("Failed to load MC firmware!\n");
  3683. return r;
  3684. }
  3685. r = r600_vram_scratch_init(rdev);
  3686. if (r)
  3687. return r;
  3688. si_mc_program(rdev);
  3689. r = si_pcie_gart_enable(rdev);
  3690. if (r)
  3691. return r;
  3692. si_gpu_init(rdev);
  3693. #if 0
  3694. r = evergreen_blit_init(rdev);
  3695. if (r) {
  3696. r600_blit_fini(rdev);
  3697. rdev->asic->copy = NULL;
  3698. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  3699. }
  3700. #endif
  3701. /* allocate rlc buffers */
  3702. r = si_rlc_init(rdev);
  3703. if (r) {
  3704. DRM_ERROR("Failed to init rlc BOs!\n");
  3705. return r;
  3706. }
  3707. /* allocate wb buffer */
  3708. r = radeon_wb_init(rdev);
  3709. if (r)
  3710. return r;
  3711. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3712. if (r) {
  3713. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3714. return r;
  3715. }
  3716. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3717. if (r) {
  3718. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3719. return r;
  3720. }
  3721. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3722. if (r) {
  3723. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3724. return r;
  3725. }
  3726. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  3727. if (r) {
  3728. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  3729. return r;
  3730. }
  3731. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  3732. if (r) {
  3733. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  3734. return r;
  3735. }
  3736. /* Enable IRQ */
  3737. r = si_irq_init(rdev);
  3738. if (r) {
  3739. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  3740. radeon_irq_kms_fini(rdev);
  3741. return r;
  3742. }
  3743. si_irq_set(rdev);
  3744. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3745. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  3746. CP_RB0_RPTR, CP_RB0_WPTR,
  3747. 0, 0xfffff, RADEON_CP_PACKET2);
  3748. if (r)
  3749. return r;
  3750. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  3751. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  3752. CP_RB1_RPTR, CP_RB1_WPTR,
  3753. 0, 0xfffff, RADEON_CP_PACKET2);
  3754. if (r)
  3755. return r;
  3756. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  3757. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  3758. CP_RB2_RPTR, CP_RB2_WPTR,
  3759. 0, 0xfffff, RADEON_CP_PACKET2);
  3760. if (r)
  3761. return r;
  3762. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  3763. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  3764. DMA_RB_RPTR + DMA0_REGISTER_OFFSET,
  3765. DMA_RB_WPTR + DMA0_REGISTER_OFFSET,
  3766. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
  3767. if (r)
  3768. return r;
  3769. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  3770. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  3771. DMA_RB_RPTR + DMA1_REGISTER_OFFSET,
  3772. DMA_RB_WPTR + DMA1_REGISTER_OFFSET,
  3773. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
  3774. if (r)
  3775. return r;
  3776. r = si_cp_load_microcode(rdev);
  3777. if (r)
  3778. return r;
  3779. r = si_cp_resume(rdev);
  3780. if (r)
  3781. return r;
  3782. r = cayman_dma_resume(rdev);
  3783. if (r)
  3784. return r;
  3785. r = radeon_ib_pool_init(rdev);
  3786. if (r) {
  3787. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3788. return r;
  3789. }
  3790. r = radeon_vm_manager_init(rdev);
  3791. if (r) {
  3792. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  3793. return r;
  3794. }
  3795. return 0;
  3796. }
  3797. int si_resume(struct radeon_device *rdev)
  3798. {
  3799. int r;
  3800. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  3801. * posting will perform necessary task to bring back GPU into good
  3802. * shape.
  3803. */
  3804. /* post card */
  3805. atom_asic_init(rdev->mode_info.atom_context);
  3806. rdev->accel_working = true;
  3807. r = si_startup(rdev);
  3808. if (r) {
  3809. DRM_ERROR("si startup failed on resume\n");
  3810. rdev->accel_working = false;
  3811. return r;
  3812. }
  3813. return r;
  3814. }
  3815. int si_suspend(struct radeon_device *rdev)
  3816. {
  3817. si_cp_enable(rdev, false);
  3818. cayman_dma_stop(rdev);
  3819. si_irq_suspend(rdev);
  3820. radeon_wb_disable(rdev);
  3821. si_pcie_gart_disable(rdev);
  3822. return 0;
  3823. }
  3824. /* Plan is to move initialization in that function and use
  3825. * helper function so that radeon_device_init pretty much
  3826. * do nothing more than calling asic specific function. This
  3827. * should also allow to remove a bunch of callback function
  3828. * like vram_info.
  3829. */
  3830. int si_init(struct radeon_device *rdev)
  3831. {
  3832. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3833. int r;
  3834. /* Read BIOS */
  3835. if (!radeon_get_bios(rdev)) {
  3836. if (ASIC_IS_AVIVO(rdev))
  3837. return -EINVAL;
  3838. }
  3839. /* Must be an ATOMBIOS */
  3840. if (!rdev->is_atom_bios) {
  3841. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  3842. return -EINVAL;
  3843. }
  3844. r = radeon_atombios_init(rdev);
  3845. if (r)
  3846. return r;
  3847. /* Post card if necessary */
  3848. if (!radeon_card_posted(rdev)) {
  3849. if (!rdev->bios) {
  3850. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  3851. return -EINVAL;
  3852. }
  3853. DRM_INFO("GPU not posted. posting now...\n");
  3854. atom_asic_init(rdev->mode_info.atom_context);
  3855. }
  3856. /* Initialize scratch registers */
  3857. si_scratch_init(rdev);
  3858. /* Initialize surface registers */
  3859. radeon_surface_init(rdev);
  3860. /* Initialize clocks */
  3861. radeon_get_clock_info(rdev->ddev);
  3862. /* Fence driver */
  3863. r = radeon_fence_driver_init(rdev);
  3864. if (r)
  3865. return r;
  3866. /* initialize memory controller */
  3867. r = si_mc_init(rdev);
  3868. if (r)
  3869. return r;
  3870. /* Memory manager */
  3871. r = radeon_bo_init(rdev);
  3872. if (r)
  3873. return r;
  3874. r = radeon_irq_kms_init(rdev);
  3875. if (r)
  3876. return r;
  3877. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3878. ring->ring_obj = NULL;
  3879. r600_ring_init(rdev, ring, 1024 * 1024);
  3880. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  3881. ring->ring_obj = NULL;
  3882. r600_ring_init(rdev, ring, 1024 * 1024);
  3883. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  3884. ring->ring_obj = NULL;
  3885. r600_ring_init(rdev, ring, 1024 * 1024);
  3886. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  3887. ring->ring_obj = NULL;
  3888. r600_ring_init(rdev, ring, 64 * 1024);
  3889. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  3890. ring->ring_obj = NULL;
  3891. r600_ring_init(rdev, ring, 64 * 1024);
  3892. rdev->ih.ring_obj = NULL;
  3893. r600_ih_ring_init(rdev, 64 * 1024);
  3894. r = r600_pcie_gart_init(rdev);
  3895. if (r)
  3896. return r;
  3897. rdev->accel_working = true;
  3898. r = si_startup(rdev);
  3899. if (r) {
  3900. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3901. si_cp_fini(rdev);
  3902. cayman_dma_fini(rdev);
  3903. si_irq_fini(rdev);
  3904. si_rlc_fini(rdev);
  3905. radeon_wb_fini(rdev);
  3906. radeon_ib_pool_fini(rdev);
  3907. radeon_vm_manager_fini(rdev);
  3908. radeon_irq_kms_fini(rdev);
  3909. si_pcie_gart_fini(rdev);
  3910. rdev->accel_working = false;
  3911. }
  3912. /* Don't start up if the MC ucode is missing.
  3913. * The default clocks and voltages before the MC ucode
  3914. * is loaded are not suffient for advanced operations.
  3915. */
  3916. if (!rdev->mc_fw) {
  3917. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  3918. return -EINVAL;
  3919. }
  3920. return 0;
  3921. }
  3922. void si_fini(struct radeon_device *rdev)
  3923. {
  3924. #if 0
  3925. r600_blit_fini(rdev);
  3926. #endif
  3927. si_cp_fini(rdev);
  3928. cayman_dma_fini(rdev);
  3929. si_irq_fini(rdev);
  3930. si_rlc_fini(rdev);
  3931. radeon_wb_fini(rdev);
  3932. radeon_vm_manager_fini(rdev);
  3933. radeon_ib_pool_fini(rdev);
  3934. radeon_irq_kms_fini(rdev);
  3935. si_pcie_gart_fini(rdev);
  3936. r600_vram_scratch_fini(rdev);
  3937. radeon_gem_fini(rdev);
  3938. radeon_fence_driver_fini(rdev);
  3939. radeon_bo_fini(rdev);
  3940. radeon_atombios_fini(rdev);
  3941. kfree(rdev->bios);
  3942. rdev->bios = NULL;
  3943. }
  3944. /**
  3945. * si_get_gpu_clock - return GPU clock counter snapshot
  3946. *
  3947. * @rdev: radeon_device pointer
  3948. *
  3949. * Fetches a GPU clock counter snapshot (SI).
  3950. * Returns the 64 bit clock counter snapshot.
  3951. */
  3952. uint64_t si_get_gpu_clock(struct radeon_device *rdev)
  3953. {
  3954. uint64_t clock;
  3955. mutex_lock(&rdev->gpu_clock_mutex);
  3956. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3957. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  3958. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3959. mutex_unlock(&rdev->gpu_clock_mutex);
  3960. return clock;
  3961. }