rv770.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include <drm/radeon_drm.h>
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. static void rv770_pcie_gen2_enable(struct radeon_device *rdev);
  43. u32 rv770_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  44. {
  45. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  46. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  47. int i;
  48. /* Lock the graphics update lock */
  49. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  50. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  51. /* update the scanout addresses */
  52. if (radeon_crtc->crtc_id) {
  53. WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  54. WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  55. } else {
  56. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  57. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  58. }
  59. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  60. (u32)crtc_base);
  61. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  62. (u32)crtc_base);
  63. /* Wait for update_pending to go high. */
  64. for (i = 0; i < rdev->usec_timeout; i++) {
  65. if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
  66. break;
  67. udelay(1);
  68. }
  69. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  70. /* Unlock the lock, so double-buffering can take place inside vblank */
  71. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  72. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  73. /* Return current update_pending status: */
  74. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  75. }
  76. /* get temperature in millidegrees */
  77. int rv770_get_temp(struct radeon_device *rdev)
  78. {
  79. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  80. ASIC_T_SHIFT;
  81. int actual_temp;
  82. if (temp & 0x400)
  83. actual_temp = -256;
  84. else if (temp & 0x200)
  85. actual_temp = 255;
  86. else if (temp & 0x100) {
  87. actual_temp = temp & 0x1ff;
  88. actual_temp |= ~0x1ff;
  89. } else
  90. actual_temp = temp & 0xff;
  91. return (actual_temp * 1000) / 2;
  92. }
  93. void rv770_pm_misc(struct radeon_device *rdev)
  94. {
  95. int req_ps_idx = rdev->pm.requested_power_state_index;
  96. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  97. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  98. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  99. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  100. /* 0xff01 is a flag rather then an actual voltage */
  101. if (voltage->voltage == 0xff01)
  102. return;
  103. if (voltage->voltage != rdev->pm.current_vddc) {
  104. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  105. rdev->pm.current_vddc = voltage->voltage;
  106. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  107. }
  108. }
  109. }
  110. /*
  111. * GART
  112. */
  113. static int rv770_pcie_gart_enable(struct radeon_device *rdev)
  114. {
  115. u32 tmp;
  116. int r, i;
  117. if (rdev->gart.robj == NULL) {
  118. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  119. return -EINVAL;
  120. }
  121. r = radeon_gart_table_vram_pin(rdev);
  122. if (r)
  123. return r;
  124. radeon_gart_restore(rdev);
  125. /* Setup L2 cache */
  126. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  127. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  128. EFFECTIVE_L2_QUEUE_SIZE(7));
  129. WREG32(VM_L2_CNTL2, 0);
  130. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  131. /* Setup TLB control */
  132. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  133. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  134. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  135. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  136. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  137. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  138. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  139. if (rdev->family == CHIP_RV740)
  140. WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
  141. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  142. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  143. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  144. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  145. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  146. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  147. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  148. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  149. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  150. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  151. (u32)(rdev->dummy_page.addr >> 12));
  152. for (i = 1; i < 7; i++)
  153. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  154. r600_pcie_gart_tlb_flush(rdev);
  155. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  156. (unsigned)(rdev->mc.gtt_size >> 20),
  157. (unsigned long long)rdev->gart.table_addr);
  158. rdev->gart.ready = true;
  159. return 0;
  160. }
  161. static void rv770_pcie_gart_disable(struct radeon_device *rdev)
  162. {
  163. u32 tmp;
  164. int i;
  165. /* Disable all tables */
  166. for (i = 0; i < 7; i++)
  167. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  168. /* Setup L2 cache */
  169. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  170. EFFECTIVE_L2_QUEUE_SIZE(7));
  171. WREG32(VM_L2_CNTL2, 0);
  172. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  173. /* Setup TLB control */
  174. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  175. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  176. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  177. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  178. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  179. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  180. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  181. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  182. radeon_gart_table_vram_unpin(rdev);
  183. }
  184. static void rv770_pcie_gart_fini(struct radeon_device *rdev)
  185. {
  186. radeon_gart_fini(rdev);
  187. rv770_pcie_gart_disable(rdev);
  188. radeon_gart_table_vram_free(rdev);
  189. }
  190. static void rv770_agp_enable(struct radeon_device *rdev)
  191. {
  192. u32 tmp;
  193. int i;
  194. /* Setup L2 cache */
  195. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  196. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  197. EFFECTIVE_L2_QUEUE_SIZE(7));
  198. WREG32(VM_L2_CNTL2, 0);
  199. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  200. /* Setup TLB control */
  201. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  202. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  203. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  204. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  205. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  206. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  207. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  208. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  209. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  210. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  211. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  212. for (i = 0; i < 7; i++)
  213. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  214. }
  215. static void rv770_mc_program(struct radeon_device *rdev)
  216. {
  217. struct rv515_mc_save save;
  218. u32 tmp;
  219. int i, j;
  220. /* Initialize HDP */
  221. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  222. WREG32((0x2c14 + j), 0x00000000);
  223. WREG32((0x2c18 + j), 0x00000000);
  224. WREG32((0x2c1c + j), 0x00000000);
  225. WREG32((0x2c20 + j), 0x00000000);
  226. WREG32((0x2c24 + j), 0x00000000);
  227. }
  228. /* r7xx hw bug. Read from HDP_DEBUG1 rather
  229. * than writing to HDP_REG_COHERENCY_FLUSH_CNTL
  230. */
  231. tmp = RREG32(HDP_DEBUG1);
  232. rv515_mc_stop(rdev, &save);
  233. if (r600_mc_wait_for_idle(rdev)) {
  234. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  235. }
  236. /* Lockout access through VGA aperture*/
  237. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  238. /* Update configuration */
  239. if (rdev->flags & RADEON_IS_AGP) {
  240. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  241. /* VRAM before AGP */
  242. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  243. rdev->mc.vram_start >> 12);
  244. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  245. rdev->mc.gtt_end >> 12);
  246. } else {
  247. /* VRAM after AGP */
  248. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  249. rdev->mc.gtt_start >> 12);
  250. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  251. rdev->mc.vram_end >> 12);
  252. }
  253. } else {
  254. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  255. rdev->mc.vram_start >> 12);
  256. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  257. rdev->mc.vram_end >> 12);
  258. }
  259. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  260. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  261. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  262. WREG32(MC_VM_FB_LOCATION, tmp);
  263. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  264. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  265. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  266. if (rdev->flags & RADEON_IS_AGP) {
  267. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  268. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  269. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  270. } else {
  271. WREG32(MC_VM_AGP_BASE, 0);
  272. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  273. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  274. }
  275. if (r600_mc_wait_for_idle(rdev)) {
  276. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  277. }
  278. rv515_mc_resume(rdev, &save);
  279. /* we need to own VRAM, so turn off the VGA renderer here
  280. * to stop it overwriting our objects */
  281. rv515_vga_render_disable(rdev);
  282. }
  283. /*
  284. * CP.
  285. */
  286. void r700_cp_stop(struct radeon_device *rdev)
  287. {
  288. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  289. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  290. WREG32(SCRATCH_UMSK, 0);
  291. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  292. }
  293. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  294. {
  295. const __be32 *fw_data;
  296. int i;
  297. if (!rdev->me_fw || !rdev->pfp_fw)
  298. return -EINVAL;
  299. r700_cp_stop(rdev);
  300. WREG32(CP_RB_CNTL,
  301. #ifdef __BIG_ENDIAN
  302. BUF_SWAP_32BIT |
  303. #endif
  304. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  305. /* Reset cp */
  306. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  307. RREG32(GRBM_SOFT_RESET);
  308. mdelay(15);
  309. WREG32(GRBM_SOFT_RESET, 0);
  310. fw_data = (const __be32 *)rdev->pfp_fw->data;
  311. WREG32(CP_PFP_UCODE_ADDR, 0);
  312. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  313. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  314. WREG32(CP_PFP_UCODE_ADDR, 0);
  315. fw_data = (const __be32 *)rdev->me_fw->data;
  316. WREG32(CP_ME_RAM_WADDR, 0);
  317. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  318. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  319. WREG32(CP_PFP_UCODE_ADDR, 0);
  320. WREG32(CP_ME_RAM_WADDR, 0);
  321. WREG32(CP_ME_RAM_RADDR, 0);
  322. return 0;
  323. }
  324. void r700_cp_fini(struct radeon_device *rdev)
  325. {
  326. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  327. r700_cp_stop(rdev);
  328. radeon_ring_fini(rdev, ring);
  329. radeon_scratch_free(rdev, ring->rptr_save_reg);
  330. }
  331. /*
  332. * Core functions
  333. */
  334. static void rv770_gpu_init(struct radeon_device *rdev)
  335. {
  336. int i, j, num_qd_pipes;
  337. u32 ta_aux_cntl;
  338. u32 sx_debug_1;
  339. u32 smx_dc_ctl0;
  340. u32 db_debug3;
  341. u32 num_gs_verts_per_thread;
  342. u32 vgt_gs_per_es;
  343. u32 gs_prim_buffer_depth = 0;
  344. u32 sq_ms_fifo_sizes;
  345. u32 sq_config;
  346. u32 sq_thread_resource_mgmt;
  347. u32 hdp_host_path_cntl;
  348. u32 sq_dyn_gpr_size_simd_ab_0;
  349. u32 gb_tiling_config = 0;
  350. u32 cc_rb_backend_disable = 0;
  351. u32 cc_gc_shader_pipe_config = 0;
  352. u32 mc_arb_ramcfg;
  353. u32 db_debug4, tmp;
  354. u32 inactive_pipes, shader_pipe_config;
  355. u32 disabled_rb_mask;
  356. unsigned active_number;
  357. /* setup chip specs */
  358. rdev->config.rv770.tiling_group_size = 256;
  359. switch (rdev->family) {
  360. case CHIP_RV770:
  361. rdev->config.rv770.max_pipes = 4;
  362. rdev->config.rv770.max_tile_pipes = 8;
  363. rdev->config.rv770.max_simds = 10;
  364. rdev->config.rv770.max_backends = 4;
  365. rdev->config.rv770.max_gprs = 256;
  366. rdev->config.rv770.max_threads = 248;
  367. rdev->config.rv770.max_stack_entries = 512;
  368. rdev->config.rv770.max_hw_contexts = 8;
  369. rdev->config.rv770.max_gs_threads = 16 * 2;
  370. rdev->config.rv770.sx_max_export_size = 128;
  371. rdev->config.rv770.sx_max_export_pos_size = 16;
  372. rdev->config.rv770.sx_max_export_smx_size = 112;
  373. rdev->config.rv770.sq_num_cf_insts = 2;
  374. rdev->config.rv770.sx_num_of_sets = 7;
  375. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  376. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  377. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  378. break;
  379. case CHIP_RV730:
  380. rdev->config.rv770.max_pipes = 2;
  381. rdev->config.rv770.max_tile_pipes = 4;
  382. rdev->config.rv770.max_simds = 8;
  383. rdev->config.rv770.max_backends = 2;
  384. rdev->config.rv770.max_gprs = 128;
  385. rdev->config.rv770.max_threads = 248;
  386. rdev->config.rv770.max_stack_entries = 256;
  387. rdev->config.rv770.max_hw_contexts = 8;
  388. rdev->config.rv770.max_gs_threads = 16 * 2;
  389. rdev->config.rv770.sx_max_export_size = 256;
  390. rdev->config.rv770.sx_max_export_pos_size = 32;
  391. rdev->config.rv770.sx_max_export_smx_size = 224;
  392. rdev->config.rv770.sq_num_cf_insts = 2;
  393. rdev->config.rv770.sx_num_of_sets = 7;
  394. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  395. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  396. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  397. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  398. rdev->config.rv770.sx_max_export_pos_size -= 16;
  399. rdev->config.rv770.sx_max_export_smx_size += 16;
  400. }
  401. break;
  402. case CHIP_RV710:
  403. rdev->config.rv770.max_pipes = 2;
  404. rdev->config.rv770.max_tile_pipes = 2;
  405. rdev->config.rv770.max_simds = 2;
  406. rdev->config.rv770.max_backends = 1;
  407. rdev->config.rv770.max_gprs = 256;
  408. rdev->config.rv770.max_threads = 192;
  409. rdev->config.rv770.max_stack_entries = 256;
  410. rdev->config.rv770.max_hw_contexts = 4;
  411. rdev->config.rv770.max_gs_threads = 8 * 2;
  412. rdev->config.rv770.sx_max_export_size = 128;
  413. rdev->config.rv770.sx_max_export_pos_size = 16;
  414. rdev->config.rv770.sx_max_export_smx_size = 112;
  415. rdev->config.rv770.sq_num_cf_insts = 1;
  416. rdev->config.rv770.sx_num_of_sets = 7;
  417. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  418. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  419. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  420. break;
  421. case CHIP_RV740:
  422. rdev->config.rv770.max_pipes = 4;
  423. rdev->config.rv770.max_tile_pipes = 4;
  424. rdev->config.rv770.max_simds = 8;
  425. rdev->config.rv770.max_backends = 4;
  426. rdev->config.rv770.max_gprs = 256;
  427. rdev->config.rv770.max_threads = 248;
  428. rdev->config.rv770.max_stack_entries = 512;
  429. rdev->config.rv770.max_hw_contexts = 8;
  430. rdev->config.rv770.max_gs_threads = 16 * 2;
  431. rdev->config.rv770.sx_max_export_size = 256;
  432. rdev->config.rv770.sx_max_export_pos_size = 32;
  433. rdev->config.rv770.sx_max_export_smx_size = 224;
  434. rdev->config.rv770.sq_num_cf_insts = 2;
  435. rdev->config.rv770.sx_num_of_sets = 7;
  436. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  437. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  438. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  439. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  440. rdev->config.rv770.sx_max_export_pos_size -= 16;
  441. rdev->config.rv770.sx_max_export_smx_size += 16;
  442. }
  443. break;
  444. default:
  445. break;
  446. }
  447. /* Initialize HDP */
  448. j = 0;
  449. for (i = 0; i < 32; i++) {
  450. WREG32((0x2c14 + j), 0x00000000);
  451. WREG32((0x2c18 + j), 0x00000000);
  452. WREG32((0x2c1c + j), 0x00000000);
  453. WREG32((0x2c20 + j), 0x00000000);
  454. WREG32((0x2c24 + j), 0x00000000);
  455. j += 0x18;
  456. }
  457. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  458. /* setup tiling, simd, pipe config */
  459. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  460. shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG);
  461. inactive_pipes = (shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> INACTIVE_QD_PIPES_SHIFT;
  462. for (i = 0, tmp = 1, active_number = 0; i < R7XX_MAX_PIPES; i++) {
  463. if (!(inactive_pipes & tmp)) {
  464. active_number++;
  465. }
  466. tmp <<= 1;
  467. }
  468. if (active_number == 1) {
  469. WREG32(SPI_CONFIG_CNTL, DISABLE_INTERP_1);
  470. } else {
  471. WREG32(SPI_CONFIG_CNTL, 0);
  472. }
  473. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  474. tmp = R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_rb_backend_disable >> 16);
  475. if (tmp < rdev->config.rv770.max_backends) {
  476. rdev->config.rv770.max_backends = tmp;
  477. }
  478. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  479. tmp = R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R7XX_MAX_PIPES_MASK);
  480. if (tmp < rdev->config.rv770.max_pipes) {
  481. rdev->config.rv770.max_pipes = tmp;
  482. }
  483. tmp = R7XX_MAX_SIMDS - r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R7XX_MAX_SIMDS_MASK);
  484. if (tmp < rdev->config.rv770.max_simds) {
  485. rdev->config.rv770.max_simds = tmp;
  486. }
  487. switch (rdev->config.rv770.max_tile_pipes) {
  488. case 1:
  489. default:
  490. gb_tiling_config = PIPE_TILING(0);
  491. break;
  492. case 2:
  493. gb_tiling_config = PIPE_TILING(1);
  494. break;
  495. case 4:
  496. gb_tiling_config = PIPE_TILING(2);
  497. break;
  498. case 8:
  499. gb_tiling_config = PIPE_TILING(3);
  500. break;
  501. }
  502. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  503. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R7XX_MAX_BACKENDS_MASK;
  504. tmp = (gb_tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  505. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.rv770.max_backends,
  506. R7XX_MAX_BACKENDS, disabled_rb_mask);
  507. gb_tiling_config |= tmp << 16;
  508. rdev->config.rv770.backend_map = tmp;
  509. if (rdev->family == CHIP_RV770)
  510. gb_tiling_config |= BANK_TILING(1);
  511. else {
  512. if ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT)
  513. gb_tiling_config |= BANK_TILING(1);
  514. else
  515. gb_tiling_config |= BANK_TILING(0);
  516. }
  517. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  518. gb_tiling_config |= GROUP_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  519. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  520. gb_tiling_config |= ROW_TILING(3);
  521. gb_tiling_config |= SAMPLE_SPLIT(3);
  522. } else {
  523. gb_tiling_config |=
  524. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  525. gb_tiling_config |=
  526. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  527. }
  528. gb_tiling_config |= BANK_SWAPS(1);
  529. rdev->config.rv770.tile_config = gb_tiling_config;
  530. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  531. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  532. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  533. WREG32(DMA_TILING_CONFIG, (gb_tiling_config & 0xffff));
  534. WREG32(DMA_TILING_CONFIG2, (gb_tiling_config & 0xffff));
  535. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  536. WREG32(CGTS_TCC_DISABLE, 0);
  537. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  538. WREG32(CGTS_USER_TCC_DISABLE, 0);
  539. num_qd_pipes = R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  540. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  541. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  542. /* set HW defaults for 3D engine */
  543. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  544. ROQ_IB2_START(0x2b)));
  545. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  546. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  547. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  548. sx_debug_1 = RREG32(SX_DEBUG_1);
  549. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  550. WREG32(SX_DEBUG_1, sx_debug_1);
  551. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  552. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  553. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  554. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  555. if (rdev->family != CHIP_RV740)
  556. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  557. GS_FLUSH_CTL(4) |
  558. ACK_FLUSH_CTL(3) |
  559. SYNC_FLUSH_CTL));
  560. if (rdev->family != CHIP_RV770)
  561. WREG32(SMX_SAR_CTL0, 0x00003f3f);
  562. db_debug3 = RREG32(DB_DEBUG3);
  563. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  564. switch (rdev->family) {
  565. case CHIP_RV770:
  566. case CHIP_RV740:
  567. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  568. break;
  569. case CHIP_RV710:
  570. case CHIP_RV730:
  571. default:
  572. db_debug3 |= DB_CLK_OFF_DELAY(2);
  573. break;
  574. }
  575. WREG32(DB_DEBUG3, db_debug3);
  576. if (rdev->family != CHIP_RV770) {
  577. db_debug4 = RREG32(DB_DEBUG4);
  578. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  579. WREG32(DB_DEBUG4, db_debug4);
  580. }
  581. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  582. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  583. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  584. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  585. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  586. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  587. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  588. WREG32(VGT_NUM_INSTANCES, 1);
  589. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  590. WREG32(CP_PERFMON_CNTL, 0);
  591. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  592. DONE_FIFO_HIWATER(0xe0) |
  593. ALU_UPDATE_FIFO_HIWATER(0x8));
  594. switch (rdev->family) {
  595. case CHIP_RV770:
  596. case CHIP_RV730:
  597. case CHIP_RV710:
  598. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  599. break;
  600. case CHIP_RV740:
  601. default:
  602. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  603. break;
  604. }
  605. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  606. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  607. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  608. */
  609. sq_config = RREG32(SQ_CONFIG);
  610. sq_config &= ~(PS_PRIO(3) |
  611. VS_PRIO(3) |
  612. GS_PRIO(3) |
  613. ES_PRIO(3));
  614. sq_config |= (DX9_CONSTS |
  615. VC_ENABLE |
  616. EXPORT_SRC_C |
  617. PS_PRIO(0) |
  618. VS_PRIO(1) |
  619. GS_PRIO(2) |
  620. ES_PRIO(3));
  621. if (rdev->family == CHIP_RV710)
  622. /* no vertex cache */
  623. sq_config &= ~VC_ENABLE;
  624. WREG32(SQ_CONFIG, sq_config);
  625. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  626. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  627. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  628. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  629. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  630. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  631. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  632. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  633. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  634. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  635. else
  636. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  637. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  638. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  639. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  640. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  641. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  642. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  643. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  644. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  645. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  646. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  647. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  648. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  649. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  650. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  651. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  652. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  653. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  654. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  655. FORCE_EOV_MAX_REZ_CNT(255)));
  656. if (rdev->family == CHIP_RV710)
  657. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  658. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  659. else
  660. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  661. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  662. switch (rdev->family) {
  663. case CHIP_RV770:
  664. case CHIP_RV730:
  665. case CHIP_RV740:
  666. gs_prim_buffer_depth = 384;
  667. break;
  668. case CHIP_RV710:
  669. gs_prim_buffer_depth = 128;
  670. break;
  671. default:
  672. break;
  673. }
  674. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  675. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  676. /* Max value for this is 256 */
  677. if (vgt_gs_per_es > 256)
  678. vgt_gs_per_es = 256;
  679. WREG32(VGT_ES_PER_GS, 128);
  680. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  681. WREG32(VGT_GS_PER_VS, 2);
  682. /* more default values. 2D/3D driver should adjust as needed */
  683. WREG32(VGT_GS_VERTEX_REUSE, 16);
  684. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  685. WREG32(VGT_STRMOUT_EN, 0);
  686. WREG32(SX_MISC, 0);
  687. WREG32(PA_SC_MODE_CNTL, 0);
  688. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  689. WREG32(PA_SC_AA_CONFIG, 0);
  690. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  691. WREG32(PA_SC_LINE_STIPPLE, 0);
  692. WREG32(SPI_INPUT_Z, 0);
  693. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  694. WREG32(CB_COLOR7_FRAG, 0);
  695. /* clear render buffer base addresses */
  696. WREG32(CB_COLOR0_BASE, 0);
  697. WREG32(CB_COLOR1_BASE, 0);
  698. WREG32(CB_COLOR2_BASE, 0);
  699. WREG32(CB_COLOR3_BASE, 0);
  700. WREG32(CB_COLOR4_BASE, 0);
  701. WREG32(CB_COLOR5_BASE, 0);
  702. WREG32(CB_COLOR6_BASE, 0);
  703. WREG32(CB_COLOR7_BASE, 0);
  704. WREG32(TCP_CNTL, 0);
  705. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  706. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  707. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  708. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  709. NUM_CLIP_SEQ(3)));
  710. WREG32(VC_ENHANCE, 0);
  711. }
  712. void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  713. {
  714. u64 size_bf, size_af;
  715. if (mc->mc_vram_size > 0xE0000000) {
  716. /* leave room for at least 512M GTT */
  717. dev_warn(rdev->dev, "limiting VRAM\n");
  718. mc->real_vram_size = 0xE0000000;
  719. mc->mc_vram_size = 0xE0000000;
  720. }
  721. if (rdev->flags & RADEON_IS_AGP) {
  722. size_bf = mc->gtt_start;
  723. size_af = 0xFFFFFFFF - mc->gtt_end;
  724. if (size_bf > size_af) {
  725. if (mc->mc_vram_size > size_bf) {
  726. dev_warn(rdev->dev, "limiting VRAM\n");
  727. mc->real_vram_size = size_bf;
  728. mc->mc_vram_size = size_bf;
  729. }
  730. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  731. } else {
  732. if (mc->mc_vram_size > size_af) {
  733. dev_warn(rdev->dev, "limiting VRAM\n");
  734. mc->real_vram_size = size_af;
  735. mc->mc_vram_size = size_af;
  736. }
  737. mc->vram_start = mc->gtt_end + 1;
  738. }
  739. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  740. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  741. mc->mc_vram_size >> 20, mc->vram_start,
  742. mc->vram_end, mc->real_vram_size >> 20);
  743. } else {
  744. radeon_vram_location(rdev, &rdev->mc, 0);
  745. rdev->mc.gtt_base_align = 0;
  746. radeon_gtt_location(rdev, mc);
  747. }
  748. }
  749. static int rv770_mc_init(struct radeon_device *rdev)
  750. {
  751. u32 tmp;
  752. int chansize, numchan;
  753. /* Get VRAM informations */
  754. rdev->mc.vram_is_ddr = true;
  755. tmp = RREG32(MC_ARB_RAMCFG);
  756. if (tmp & CHANSIZE_OVERRIDE) {
  757. chansize = 16;
  758. } else if (tmp & CHANSIZE_MASK) {
  759. chansize = 64;
  760. } else {
  761. chansize = 32;
  762. }
  763. tmp = RREG32(MC_SHARED_CHMAP);
  764. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  765. case 0:
  766. default:
  767. numchan = 1;
  768. break;
  769. case 1:
  770. numchan = 2;
  771. break;
  772. case 2:
  773. numchan = 4;
  774. break;
  775. case 3:
  776. numchan = 8;
  777. break;
  778. }
  779. rdev->mc.vram_width = numchan * chansize;
  780. /* Could aper size report 0 ? */
  781. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  782. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  783. /* Setup GPU memory space */
  784. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  785. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  786. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  787. r700_vram_gtt_location(rdev, &rdev->mc);
  788. radeon_update_bandwidth_info(rdev);
  789. return 0;
  790. }
  791. /**
  792. * rv770_copy_dma - copy pages using the DMA engine
  793. *
  794. * @rdev: radeon_device pointer
  795. * @src_offset: src GPU address
  796. * @dst_offset: dst GPU address
  797. * @num_gpu_pages: number of GPU pages to xfer
  798. * @fence: radeon fence object
  799. *
  800. * Copy GPU paging using the DMA engine (r7xx).
  801. * Used by the radeon ttm implementation to move pages if
  802. * registered as the asic copy callback.
  803. */
  804. int rv770_copy_dma(struct radeon_device *rdev,
  805. uint64_t src_offset, uint64_t dst_offset,
  806. unsigned num_gpu_pages,
  807. struct radeon_fence **fence)
  808. {
  809. struct radeon_semaphore *sem = NULL;
  810. int ring_index = rdev->asic->copy.dma_ring_index;
  811. struct radeon_ring *ring = &rdev->ring[ring_index];
  812. u32 size_in_dw, cur_size_in_dw;
  813. int i, num_loops;
  814. int r = 0;
  815. r = radeon_semaphore_create(rdev, &sem);
  816. if (r) {
  817. DRM_ERROR("radeon: moving bo (%d).\n", r);
  818. return r;
  819. }
  820. size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
  821. num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFF);
  822. r = radeon_ring_lock(rdev, ring, num_loops * 5 + 8);
  823. if (r) {
  824. DRM_ERROR("radeon: moving bo (%d).\n", r);
  825. radeon_semaphore_free(rdev, &sem, NULL);
  826. return r;
  827. }
  828. if (radeon_fence_need_sync(*fence, ring->idx)) {
  829. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  830. ring->idx);
  831. radeon_fence_note_sync(*fence, ring->idx);
  832. } else {
  833. radeon_semaphore_free(rdev, &sem, NULL);
  834. }
  835. for (i = 0; i < num_loops; i++) {
  836. cur_size_in_dw = size_in_dw;
  837. if (cur_size_in_dw > 0xFFFF)
  838. cur_size_in_dw = 0xFFFF;
  839. size_in_dw -= cur_size_in_dw;
  840. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
  841. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  842. radeon_ring_write(ring, src_offset & 0xfffffffc);
  843. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  844. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xff);
  845. src_offset += cur_size_in_dw * 4;
  846. dst_offset += cur_size_in_dw * 4;
  847. }
  848. r = radeon_fence_emit(rdev, fence, ring->idx);
  849. if (r) {
  850. radeon_ring_unlock_undo(rdev, ring);
  851. return r;
  852. }
  853. radeon_ring_unlock_commit(rdev, ring);
  854. radeon_semaphore_free(rdev, &sem, *fence);
  855. return r;
  856. }
  857. static int rv770_startup(struct radeon_device *rdev)
  858. {
  859. struct radeon_ring *ring;
  860. int r;
  861. /* enable pcie gen2 link */
  862. rv770_pcie_gen2_enable(rdev);
  863. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  864. r = r600_init_microcode(rdev);
  865. if (r) {
  866. DRM_ERROR("Failed to load firmware!\n");
  867. return r;
  868. }
  869. }
  870. r = r600_vram_scratch_init(rdev);
  871. if (r)
  872. return r;
  873. rv770_mc_program(rdev);
  874. if (rdev->flags & RADEON_IS_AGP) {
  875. rv770_agp_enable(rdev);
  876. } else {
  877. r = rv770_pcie_gart_enable(rdev);
  878. if (r)
  879. return r;
  880. }
  881. rv770_gpu_init(rdev);
  882. r = r600_blit_init(rdev);
  883. if (r) {
  884. r600_blit_fini(rdev);
  885. rdev->asic->copy.copy = NULL;
  886. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  887. }
  888. /* allocate wb buffer */
  889. r = radeon_wb_init(rdev);
  890. if (r)
  891. return r;
  892. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  893. if (r) {
  894. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  895. return r;
  896. }
  897. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  898. if (r) {
  899. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  900. return r;
  901. }
  902. /* Enable IRQ */
  903. r = r600_irq_init(rdev);
  904. if (r) {
  905. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  906. radeon_irq_kms_fini(rdev);
  907. return r;
  908. }
  909. r600_irq_set(rdev);
  910. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  911. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  912. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  913. 0, 0xfffff, RADEON_CP_PACKET2);
  914. if (r)
  915. return r;
  916. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  917. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  918. DMA_RB_RPTR, DMA_RB_WPTR,
  919. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  920. if (r)
  921. return r;
  922. r = rv770_cp_load_microcode(rdev);
  923. if (r)
  924. return r;
  925. r = r600_cp_resume(rdev);
  926. if (r)
  927. return r;
  928. r = r600_dma_resume(rdev);
  929. if (r)
  930. return r;
  931. r = radeon_ib_pool_init(rdev);
  932. if (r) {
  933. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  934. return r;
  935. }
  936. r = r600_audio_init(rdev);
  937. if (r) {
  938. DRM_ERROR("radeon: audio init failed\n");
  939. return r;
  940. }
  941. return 0;
  942. }
  943. int rv770_resume(struct radeon_device *rdev)
  944. {
  945. int r;
  946. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  947. * posting will perform necessary task to bring back GPU into good
  948. * shape.
  949. */
  950. /* post card */
  951. atom_asic_init(rdev->mode_info.atom_context);
  952. rdev->accel_working = true;
  953. r = rv770_startup(rdev);
  954. if (r) {
  955. DRM_ERROR("r600 startup failed on resume\n");
  956. rdev->accel_working = false;
  957. return r;
  958. }
  959. return r;
  960. }
  961. int rv770_suspend(struct radeon_device *rdev)
  962. {
  963. r600_audio_fini(rdev);
  964. r700_cp_stop(rdev);
  965. r600_dma_stop(rdev);
  966. r600_irq_suspend(rdev);
  967. radeon_wb_disable(rdev);
  968. rv770_pcie_gart_disable(rdev);
  969. return 0;
  970. }
  971. /* Plan is to move initialization in that function and use
  972. * helper function so that radeon_device_init pretty much
  973. * do nothing more than calling asic specific function. This
  974. * should also allow to remove a bunch of callback function
  975. * like vram_info.
  976. */
  977. int rv770_init(struct radeon_device *rdev)
  978. {
  979. int r;
  980. /* Read BIOS */
  981. if (!radeon_get_bios(rdev)) {
  982. if (ASIC_IS_AVIVO(rdev))
  983. return -EINVAL;
  984. }
  985. /* Must be an ATOMBIOS */
  986. if (!rdev->is_atom_bios) {
  987. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  988. return -EINVAL;
  989. }
  990. r = radeon_atombios_init(rdev);
  991. if (r)
  992. return r;
  993. /* Post card if necessary */
  994. if (!radeon_card_posted(rdev)) {
  995. if (!rdev->bios) {
  996. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  997. return -EINVAL;
  998. }
  999. DRM_INFO("GPU not posted. posting now...\n");
  1000. atom_asic_init(rdev->mode_info.atom_context);
  1001. }
  1002. /* Initialize scratch registers */
  1003. r600_scratch_init(rdev);
  1004. /* Initialize surface registers */
  1005. radeon_surface_init(rdev);
  1006. /* Initialize clocks */
  1007. radeon_get_clock_info(rdev->ddev);
  1008. /* Fence driver */
  1009. r = radeon_fence_driver_init(rdev);
  1010. if (r)
  1011. return r;
  1012. /* initialize AGP */
  1013. if (rdev->flags & RADEON_IS_AGP) {
  1014. r = radeon_agp_init(rdev);
  1015. if (r)
  1016. radeon_agp_disable(rdev);
  1017. }
  1018. r = rv770_mc_init(rdev);
  1019. if (r)
  1020. return r;
  1021. /* Memory manager */
  1022. r = radeon_bo_init(rdev);
  1023. if (r)
  1024. return r;
  1025. r = radeon_irq_kms_init(rdev);
  1026. if (r)
  1027. return r;
  1028. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  1029. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  1030. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  1031. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  1032. rdev->ih.ring_obj = NULL;
  1033. r600_ih_ring_init(rdev, 64 * 1024);
  1034. r = r600_pcie_gart_init(rdev);
  1035. if (r)
  1036. return r;
  1037. rdev->accel_working = true;
  1038. r = rv770_startup(rdev);
  1039. if (r) {
  1040. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1041. r700_cp_fini(rdev);
  1042. r600_dma_fini(rdev);
  1043. r600_irq_fini(rdev);
  1044. radeon_wb_fini(rdev);
  1045. radeon_ib_pool_fini(rdev);
  1046. radeon_irq_kms_fini(rdev);
  1047. rv770_pcie_gart_fini(rdev);
  1048. rdev->accel_working = false;
  1049. }
  1050. return 0;
  1051. }
  1052. void rv770_fini(struct radeon_device *rdev)
  1053. {
  1054. r600_blit_fini(rdev);
  1055. r700_cp_fini(rdev);
  1056. r600_dma_fini(rdev);
  1057. r600_irq_fini(rdev);
  1058. radeon_wb_fini(rdev);
  1059. radeon_ib_pool_fini(rdev);
  1060. radeon_irq_kms_fini(rdev);
  1061. rv770_pcie_gart_fini(rdev);
  1062. r600_vram_scratch_fini(rdev);
  1063. radeon_gem_fini(rdev);
  1064. radeon_fence_driver_fini(rdev);
  1065. radeon_agp_fini(rdev);
  1066. radeon_bo_fini(rdev);
  1067. radeon_atombios_fini(rdev);
  1068. kfree(rdev->bios);
  1069. rdev->bios = NULL;
  1070. }
  1071. static void rv770_pcie_gen2_enable(struct radeon_device *rdev)
  1072. {
  1073. u32 link_width_cntl, lanes, speed_cntl, tmp;
  1074. u16 link_cntl2;
  1075. u32 mask;
  1076. int ret;
  1077. if (radeon_pcie_gen2 == 0)
  1078. return;
  1079. if (rdev->flags & RADEON_IS_IGP)
  1080. return;
  1081. if (!(rdev->flags & RADEON_IS_PCIE))
  1082. return;
  1083. /* x2 cards have a special sequence */
  1084. if (ASIC_IS_X2(rdev))
  1085. return;
  1086. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  1087. if (ret != 0)
  1088. return;
  1089. if (!(mask & DRM_PCIE_SPEED_50))
  1090. return;
  1091. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  1092. /* advertise upconfig capability */
  1093. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1094. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1095. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1096. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1097. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  1098. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  1099. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  1100. LC_RECONFIG_ARC_MISSING_ESCAPE);
  1101. link_width_cntl |= lanes | LC_RECONFIG_NOW |
  1102. LC_RENEGOTIATE_EN | LC_UPCONFIGURE_SUPPORT;
  1103. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1104. } else {
  1105. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1106. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1107. }
  1108. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1109. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  1110. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  1111. tmp = RREG32(0x541c);
  1112. WREG32(0x541c, tmp | 0x8);
  1113. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  1114. link_cntl2 = RREG16(0x4088);
  1115. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  1116. link_cntl2 |= 0x2;
  1117. WREG16(0x4088, link_cntl2);
  1118. WREG32(MM_CFGREGS_CNTL, 0);
  1119. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1120. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  1121. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1122. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1123. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  1124. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1125. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1126. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  1127. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1128. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1129. speed_cntl |= LC_GEN2_EN_STRAP;
  1130. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1131. } else {
  1132. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1133. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  1134. if (1)
  1135. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1136. else
  1137. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1138. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1139. }
  1140. }