rv515.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include "rv515d.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "atom.h"
  35. #include "rv515_reg_safe.h"
  36. /* This files gather functions specifics to: rv515 */
  37. static int rv515_debugfs_pipes_info_init(struct radeon_device *rdev);
  38. static int rv515_debugfs_ga_info_init(struct radeon_device *rdev);
  39. static void rv515_gpu_init(struct radeon_device *rdev);
  40. int rv515_mc_wait_for_idle(struct radeon_device *rdev);
  41. static const u32 crtc_offsets[2] =
  42. {
  43. 0,
  44. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  45. };
  46. void rv515_debugfs(struct radeon_device *rdev)
  47. {
  48. if (r100_debugfs_rbbm_init(rdev)) {
  49. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  50. }
  51. if (rv515_debugfs_pipes_info_init(rdev)) {
  52. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  53. }
  54. if (rv515_debugfs_ga_info_init(rdev)) {
  55. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  56. }
  57. }
  58. void rv515_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
  59. {
  60. int r;
  61. r = radeon_ring_lock(rdev, ring, 64);
  62. if (r) {
  63. return;
  64. }
  65. radeon_ring_write(ring, PACKET0(ISYNC_CNTL, 0));
  66. radeon_ring_write(ring,
  67. ISYNC_ANY2D_IDLE3D |
  68. ISYNC_ANY3D_IDLE2D |
  69. ISYNC_WAIT_IDLEGUI |
  70. ISYNC_CPSCRATCH_IDLEGUI);
  71. radeon_ring_write(ring, PACKET0(WAIT_UNTIL, 0));
  72. radeon_ring_write(ring, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
  73. radeon_ring_write(ring, PACKET0(R300_DST_PIPE_CONFIG, 0));
  74. radeon_ring_write(ring, R300_PIPE_AUTO_CONFIG);
  75. radeon_ring_write(ring, PACKET0(GB_SELECT, 0));
  76. radeon_ring_write(ring, 0);
  77. radeon_ring_write(ring, PACKET0(GB_ENABLE, 0));
  78. radeon_ring_write(ring, 0);
  79. radeon_ring_write(ring, PACKET0(R500_SU_REG_DEST, 0));
  80. radeon_ring_write(ring, (1 << rdev->num_gb_pipes) - 1);
  81. radeon_ring_write(ring, PACKET0(VAP_INDEX_OFFSET, 0));
  82. radeon_ring_write(ring, 0);
  83. radeon_ring_write(ring, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
  84. radeon_ring_write(ring, RB3D_DC_FLUSH | RB3D_DC_FREE);
  85. radeon_ring_write(ring, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
  86. radeon_ring_write(ring, ZC_FLUSH | ZC_FREE);
  87. radeon_ring_write(ring, PACKET0(WAIT_UNTIL, 0));
  88. radeon_ring_write(ring, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
  89. radeon_ring_write(ring, PACKET0(GB_AA_CONFIG, 0));
  90. radeon_ring_write(ring, 0);
  91. radeon_ring_write(ring, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
  92. radeon_ring_write(ring, RB3D_DC_FLUSH | RB3D_DC_FREE);
  93. radeon_ring_write(ring, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
  94. radeon_ring_write(ring, ZC_FLUSH | ZC_FREE);
  95. radeon_ring_write(ring, PACKET0(GB_MSPOS0, 0));
  96. radeon_ring_write(ring,
  97. ((6 << MS_X0_SHIFT) |
  98. (6 << MS_Y0_SHIFT) |
  99. (6 << MS_X1_SHIFT) |
  100. (6 << MS_Y1_SHIFT) |
  101. (6 << MS_X2_SHIFT) |
  102. (6 << MS_Y2_SHIFT) |
  103. (6 << MSBD0_Y_SHIFT) |
  104. (6 << MSBD0_X_SHIFT)));
  105. radeon_ring_write(ring, PACKET0(GB_MSPOS1, 0));
  106. radeon_ring_write(ring,
  107. ((6 << MS_X3_SHIFT) |
  108. (6 << MS_Y3_SHIFT) |
  109. (6 << MS_X4_SHIFT) |
  110. (6 << MS_Y4_SHIFT) |
  111. (6 << MS_X5_SHIFT) |
  112. (6 << MS_Y5_SHIFT) |
  113. (6 << MSBD1_SHIFT)));
  114. radeon_ring_write(ring, PACKET0(GA_ENHANCE, 0));
  115. radeon_ring_write(ring, GA_DEADLOCK_CNTL | GA_FASTSYNC_CNTL);
  116. radeon_ring_write(ring, PACKET0(GA_POLY_MODE, 0));
  117. radeon_ring_write(ring, FRONT_PTYPE_TRIANGE | BACK_PTYPE_TRIANGE);
  118. radeon_ring_write(ring, PACKET0(GA_ROUND_MODE, 0));
  119. radeon_ring_write(ring, GEOMETRY_ROUND_NEAREST | COLOR_ROUND_NEAREST);
  120. radeon_ring_write(ring, PACKET0(0x20C8, 0));
  121. radeon_ring_write(ring, 0);
  122. radeon_ring_unlock_commit(rdev, ring);
  123. }
  124. int rv515_mc_wait_for_idle(struct radeon_device *rdev)
  125. {
  126. unsigned i;
  127. uint32_t tmp;
  128. for (i = 0; i < rdev->usec_timeout; i++) {
  129. /* read MC_STATUS */
  130. tmp = RREG32_MC(MC_STATUS);
  131. if (tmp & MC_STATUS_IDLE) {
  132. return 0;
  133. }
  134. DRM_UDELAY(1);
  135. }
  136. return -1;
  137. }
  138. void rv515_vga_render_disable(struct radeon_device *rdev)
  139. {
  140. WREG32(R_000300_VGA_RENDER_CONTROL,
  141. RREG32(R_000300_VGA_RENDER_CONTROL) & C_000300_VGA_VSTATUS_CNTL);
  142. }
  143. static void rv515_gpu_init(struct radeon_device *rdev)
  144. {
  145. unsigned pipe_select_current, gb_pipe_select, tmp;
  146. if (r100_gui_wait_for_idle(rdev)) {
  147. printk(KERN_WARNING "Failed to wait GUI idle while "
  148. "resetting GPU. Bad things might happen.\n");
  149. }
  150. rv515_vga_render_disable(rdev);
  151. r420_pipes_init(rdev);
  152. gb_pipe_select = RREG32(R400_GB_PIPE_SELECT);
  153. tmp = RREG32(R300_DST_PIPE_CONFIG);
  154. pipe_select_current = (tmp >> 2) & 3;
  155. tmp = (1 << pipe_select_current) |
  156. (((gb_pipe_select >> 8) & 0xF) << 4);
  157. WREG32_PLL(0x000D, tmp);
  158. if (r100_gui_wait_for_idle(rdev)) {
  159. printk(KERN_WARNING "Failed to wait GUI idle while "
  160. "resetting GPU. Bad things might happen.\n");
  161. }
  162. if (rv515_mc_wait_for_idle(rdev)) {
  163. printk(KERN_WARNING "Failed to wait MC idle while "
  164. "programming pipes. Bad things might happen.\n");
  165. }
  166. }
  167. static void rv515_vram_get_type(struct radeon_device *rdev)
  168. {
  169. uint32_t tmp;
  170. rdev->mc.vram_width = 128;
  171. rdev->mc.vram_is_ddr = true;
  172. tmp = RREG32_MC(RV515_MC_CNTL) & MEM_NUM_CHANNELS_MASK;
  173. switch (tmp) {
  174. case 0:
  175. rdev->mc.vram_width = 64;
  176. break;
  177. case 1:
  178. rdev->mc.vram_width = 128;
  179. break;
  180. default:
  181. rdev->mc.vram_width = 128;
  182. break;
  183. }
  184. }
  185. static void rv515_mc_init(struct radeon_device *rdev)
  186. {
  187. rv515_vram_get_type(rdev);
  188. r100_vram_init_sizes(rdev);
  189. radeon_vram_location(rdev, &rdev->mc, 0);
  190. rdev->mc.gtt_base_align = 0;
  191. if (!(rdev->flags & RADEON_IS_AGP))
  192. radeon_gtt_location(rdev, &rdev->mc);
  193. radeon_update_bandwidth_info(rdev);
  194. }
  195. uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  196. {
  197. uint32_t r;
  198. WREG32(MC_IND_INDEX, 0x7f0000 | (reg & 0xffff));
  199. r = RREG32(MC_IND_DATA);
  200. WREG32(MC_IND_INDEX, 0);
  201. return r;
  202. }
  203. void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  204. {
  205. WREG32(MC_IND_INDEX, 0xff0000 | ((reg) & 0xffff));
  206. WREG32(MC_IND_DATA, (v));
  207. WREG32(MC_IND_INDEX, 0);
  208. }
  209. #if defined(CONFIG_DEBUG_FS)
  210. static int rv515_debugfs_pipes_info(struct seq_file *m, void *data)
  211. {
  212. struct drm_info_node *node = (struct drm_info_node *) m->private;
  213. struct drm_device *dev = node->minor->dev;
  214. struct radeon_device *rdev = dev->dev_private;
  215. uint32_t tmp;
  216. tmp = RREG32(GB_PIPE_SELECT);
  217. seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
  218. tmp = RREG32(SU_REG_DEST);
  219. seq_printf(m, "SU_REG_DEST 0x%08x\n", tmp);
  220. tmp = RREG32(GB_TILE_CONFIG);
  221. seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
  222. tmp = RREG32(DST_PIPE_CONFIG);
  223. seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
  224. return 0;
  225. }
  226. static int rv515_debugfs_ga_info(struct seq_file *m, void *data)
  227. {
  228. struct drm_info_node *node = (struct drm_info_node *) m->private;
  229. struct drm_device *dev = node->minor->dev;
  230. struct radeon_device *rdev = dev->dev_private;
  231. uint32_t tmp;
  232. tmp = RREG32(0x2140);
  233. seq_printf(m, "VAP_CNTL_STATUS 0x%08x\n", tmp);
  234. radeon_asic_reset(rdev);
  235. tmp = RREG32(0x425C);
  236. seq_printf(m, "GA_IDLE 0x%08x\n", tmp);
  237. return 0;
  238. }
  239. static struct drm_info_list rv515_pipes_info_list[] = {
  240. {"rv515_pipes_info", rv515_debugfs_pipes_info, 0, NULL},
  241. };
  242. static struct drm_info_list rv515_ga_info_list[] = {
  243. {"rv515_ga_info", rv515_debugfs_ga_info, 0, NULL},
  244. };
  245. #endif
  246. static int rv515_debugfs_pipes_info_init(struct radeon_device *rdev)
  247. {
  248. #if defined(CONFIG_DEBUG_FS)
  249. return radeon_debugfs_add_files(rdev, rv515_pipes_info_list, 1);
  250. #else
  251. return 0;
  252. #endif
  253. }
  254. static int rv515_debugfs_ga_info_init(struct radeon_device *rdev)
  255. {
  256. #if defined(CONFIG_DEBUG_FS)
  257. return radeon_debugfs_add_files(rdev, rv515_ga_info_list, 1);
  258. #else
  259. return 0;
  260. #endif
  261. }
  262. void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save)
  263. {
  264. u32 crtc_enabled, tmp, frame_count, blackout;
  265. int i, j;
  266. save->vga_render_control = RREG32(R_000300_VGA_RENDER_CONTROL);
  267. save->vga_hdp_control = RREG32(R_000328_VGA_HDP_CONTROL);
  268. /* disable VGA render */
  269. WREG32(R_000300_VGA_RENDER_CONTROL, 0);
  270. /* blank the display controllers */
  271. for (i = 0; i < rdev->num_crtc; i++) {
  272. crtc_enabled = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN;
  273. if (crtc_enabled) {
  274. save->crtc_enabled[i] = true;
  275. tmp = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]);
  276. if (!(tmp & AVIVO_CRTC_DISP_READ_REQUEST_DISABLE)) {
  277. radeon_wait_for_vblank(rdev, i);
  278. tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  279. WREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i], tmp);
  280. }
  281. /* wait for the next frame */
  282. frame_count = radeon_get_vblank_counter(rdev, i);
  283. for (j = 0; j < rdev->usec_timeout; j++) {
  284. if (radeon_get_vblank_counter(rdev, i) != frame_count)
  285. break;
  286. udelay(1);
  287. }
  288. } else {
  289. save->crtc_enabled[i] = false;
  290. }
  291. }
  292. radeon_mc_wait_for_idle(rdev);
  293. if (rdev->family >= CHIP_R600) {
  294. if (rdev->family >= CHIP_RV770)
  295. blackout = RREG32(R700_MC_CITF_CNTL);
  296. else
  297. blackout = RREG32(R600_CITF_CNTL);
  298. if ((blackout & R600_BLACKOUT_MASK) != R600_BLACKOUT_MASK) {
  299. /* Block CPU access */
  300. WREG32(R600_BIF_FB_EN, 0);
  301. /* blackout the MC */
  302. blackout |= R600_BLACKOUT_MASK;
  303. if (rdev->family >= CHIP_RV770)
  304. WREG32(R700_MC_CITF_CNTL, blackout);
  305. else
  306. WREG32(R600_CITF_CNTL, blackout);
  307. }
  308. }
  309. }
  310. void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save)
  311. {
  312. u32 tmp, frame_count;
  313. int i, j;
  314. /* update crtc base addresses */
  315. for (i = 0; i < rdev->num_crtc; i++) {
  316. if (rdev->family >= CHIP_RV770) {
  317. if (i == 1) {
  318. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH,
  319. upper_32_bits(rdev->mc.vram_start));
  320. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH,
  321. upper_32_bits(rdev->mc.vram_start));
  322. } else {
  323. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH,
  324. upper_32_bits(rdev->mc.vram_start));
  325. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH,
  326. upper_32_bits(rdev->mc.vram_start));
  327. }
  328. }
  329. WREG32(R_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  330. (u32)rdev->mc.vram_start);
  331. WREG32(R_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  332. (u32)rdev->mc.vram_start);
  333. }
  334. WREG32(R_000310_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  335. if (rdev->family >= CHIP_R600) {
  336. /* unblackout the MC */
  337. if (rdev->family >= CHIP_RV770)
  338. tmp = RREG32(R700_MC_CITF_CNTL);
  339. else
  340. tmp = RREG32(R600_CITF_CNTL);
  341. tmp &= ~R600_BLACKOUT_MASK;
  342. if (rdev->family >= CHIP_RV770)
  343. WREG32(R700_MC_CITF_CNTL, tmp);
  344. else
  345. WREG32(R600_CITF_CNTL, tmp);
  346. /* allow CPU access */
  347. WREG32(R600_BIF_FB_EN, R600_FB_READ_EN | R600_FB_WRITE_EN);
  348. }
  349. for (i = 0; i < rdev->num_crtc; i++) {
  350. if (save->crtc_enabled[i]) {
  351. tmp = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]);
  352. tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  353. WREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i], tmp);
  354. /* wait for the next frame */
  355. frame_count = radeon_get_vblank_counter(rdev, i);
  356. for (j = 0; j < rdev->usec_timeout; j++) {
  357. if (radeon_get_vblank_counter(rdev, i) != frame_count)
  358. break;
  359. udelay(1);
  360. }
  361. }
  362. }
  363. /* Unlock vga access */
  364. WREG32(R_000328_VGA_HDP_CONTROL, save->vga_hdp_control);
  365. mdelay(1);
  366. WREG32(R_000300_VGA_RENDER_CONTROL, save->vga_render_control);
  367. }
  368. static void rv515_mc_program(struct radeon_device *rdev)
  369. {
  370. struct rv515_mc_save save;
  371. /* Stops all mc clients */
  372. rv515_mc_stop(rdev, &save);
  373. /* Wait for mc idle */
  374. if (rv515_mc_wait_for_idle(rdev))
  375. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  376. /* Write VRAM size in case we are limiting it */
  377. WREG32(R_0000F8_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  378. /* Program MC, should be a 32bits limited address space */
  379. WREG32_MC(R_000001_MC_FB_LOCATION,
  380. S_000001_MC_FB_START(rdev->mc.vram_start >> 16) |
  381. S_000001_MC_FB_TOP(rdev->mc.vram_end >> 16));
  382. WREG32(R_000134_HDP_FB_LOCATION,
  383. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  384. if (rdev->flags & RADEON_IS_AGP) {
  385. WREG32_MC(R_000002_MC_AGP_LOCATION,
  386. S_000002_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  387. S_000002_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  388. WREG32_MC(R_000003_MC_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  389. WREG32_MC(R_000004_MC_AGP_BASE_2,
  390. S_000004_AGP_BASE_ADDR_2(upper_32_bits(rdev->mc.agp_base)));
  391. } else {
  392. WREG32_MC(R_000002_MC_AGP_LOCATION, 0xFFFFFFFF);
  393. WREG32_MC(R_000003_MC_AGP_BASE, 0);
  394. WREG32_MC(R_000004_MC_AGP_BASE_2, 0);
  395. }
  396. rv515_mc_resume(rdev, &save);
  397. }
  398. void rv515_clock_startup(struct radeon_device *rdev)
  399. {
  400. if (radeon_dynclks != -1 && radeon_dynclks)
  401. radeon_atom_set_clock_gating(rdev, 1);
  402. /* We need to force on some of the block */
  403. WREG32_PLL(R_00000F_CP_DYN_CNTL,
  404. RREG32_PLL(R_00000F_CP_DYN_CNTL) | S_00000F_CP_FORCEON(1));
  405. WREG32_PLL(R_000011_E2_DYN_CNTL,
  406. RREG32_PLL(R_000011_E2_DYN_CNTL) | S_000011_E2_FORCEON(1));
  407. WREG32_PLL(R_000013_IDCT_DYN_CNTL,
  408. RREG32_PLL(R_000013_IDCT_DYN_CNTL) | S_000013_IDCT_FORCEON(1));
  409. }
  410. static int rv515_startup(struct radeon_device *rdev)
  411. {
  412. int r;
  413. rv515_mc_program(rdev);
  414. /* Resume clock */
  415. rv515_clock_startup(rdev);
  416. /* Initialize GPU configuration (# pipes, ...) */
  417. rv515_gpu_init(rdev);
  418. /* Initialize GART (initialize after TTM so we can allocate
  419. * memory through TTM but finalize after TTM) */
  420. if (rdev->flags & RADEON_IS_PCIE) {
  421. r = rv370_pcie_gart_enable(rdev);
  422. if (r)
  423. return r;
  424. }
  425. /* allocate wb buffer */
  426. r = radeon_wb_init(rdev);
  427. if (r)
  428. return r;
  429. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  430. if (r) {
  431. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  432. return r;
  433. }
  434. /* Enable IRQ */
  435. rs600_irq_set(rdev);
  436. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  437. /* 1M ring buffer */
  438. r = r100_cp_init(rdev, 1024 * 1024);
  439. if (r) {
  440. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  441. return r;
  442. }
  443. r = radeon_ib_pool_init(rdev);
  444. if (r) {
  445. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  446. return r;
  447. }
  448. return 0;
  449. }
  450. int rv515_resume(struct radeon_device *rdev)
  451. {
  452. int r;
  453. /* Make sur GART are not working */
  454. if (rdev->flags & RADEON_IS_PCIE)
  455. rv370_pcie_gart_disable(rdev);
  456. /* Resume clock before doing reset */
  457. rv515_clock_startup(rdev);
  458. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  459. if (radeon_asic_reset(rdev)) {
  460. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  461. RREG32(R_000E40_RBBM_STATUS),
  462. RREG32(R_0007C0_CP_STAT));
  463. }
  464. /* post */
  465. atom_asic_init(rdev->mode_info.atom_context);
  466. /* Resume clock after posting */
  467. rv515_clock_startup(rdev);
  468. /* Initialize surface registers */
  469. radeon_surface_init(rdev);
  470. rdev->accel_working = true;
  471. r = rv515_startup(rdev);
  472. if (r) {
  473. rdev->accel_working = false;
  474. }
  475. return r;
  476. }
  477. int rv515_suspend(struct radeon_device *rdev)
  478. {
  479. r100_cp_disable(rdev);
  480. radeon_wb_disable(rdev);
  481. rs600_irq_disable(rdev);
  482. if (rdev->flags & RADEON_IS_PCIE)
  483. rv370_pcie_gart_disable(rdev);
  484. return 0;
  485. }
  486. void rv515_set_safe_registers(struct radeon_device *rdev)
  487. {
  488. rdev->config.r300.reg_safe_bm = rv515_reg_safe_bm;
  489. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rv515_reg_safe_bm);
  490. }
  491. void rv515_fini(struct radeon_device *rdev)
  492. {
  493. r100_cp_fini(rdev);
  494. radeon_wb_fini(rdev);
  495. radeon_ib_pool_fini(rdev);
  496. radeon_gem_fini(rdev);
  497. rv370_pcie_gart_fini(rdev);
  498. radeon_agp_fini(rdev);
  499. radeon_irq_kms_fini(rdev);
  500. radeon_fence_driver_fini(rdev);
  501. radeon_bo_fini(rdev);
  502. radeon_atombios_fini(rdev);
  503. kfree(rdev->bios);
  504. rdev->bios = NULL;
  505. }
  506. int rv515_init(struct radeon_device *rdev)
  507. {
  508. int r;
  509. /* Initialize scratch registers */
  510. radeon_scratch_init(rdev);
  511. /* Initialize surface registers */
  512. radeon_surface_init(rdev);
  513. /* TODO: disable VGA need to use VGA request */
  514. /* restore some register to sane defaults */
  515. r100_restore_sanity(rdev);
  516. /* BIOS*/
  517. if (!radeon_get_bios(rdev)) {
  518. if (ASIC_IS_AVIVO(rdev))
  519. return -EINVAL;
  520. }
  521. if (rdev->is_atom_bios) {
  522. r = radeon_atombios_init(rdev);
  523. if (r)
  524. return r;
  525. } else {
  526. dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
  527. return -EINVAL;
  528. }
  529. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  530. if (radeon_asic_reset(rdev)) {
  531. dev_warn(rdev->dev,
  532. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  533. RREG32(R_000E40_RBBM_STATUS),
  534. RREG32(R_0007C0_CP_STAT));
  535. }
  536. /* check if cards are posted or not */
  537. if (radeon_boot_test_post_card(rdev) == false)
  538. return -EINVAL;
  539. /* Initialize clocks */
  540. radeon_get_clock_info(rdev->ddev);
  541. /* initialize AGP */
  542. if (rdev->flags & RADEON_IS_AGP) {
  543. r = radeon_agp_init(rdev);
  544. if (r) {
  545. radeon_agp_disable(rdev);
  546. }
  547. }
  548. /* initialize memory controller */
  549. rv515_mc_init(rdev);
  550. rv515_debugfs(rdev);
  551. /* Fence driver */
  552. r = radeon_fence_driver_init(rdev);
  553. if (r)
  554. return r;
  555. r = radeon_irq_kms_init(rdev);
  556. if (r)
  557. return r;
  558. /* Memory manager */
  559. r = radeon_bo_init(rdev);
  560. if (r)
  561. return r;
  562. r = rv370_pcie_gart_init(rdev);
  563. if (r)
  564. return r;
  565. rv515_set_safe_registers(rdev);
  566. rdev->accel_working = true;
  567. r = rv515_startup(rdev);
  568. if (r) {
  569. /* Somethings want wront with the accel init stop accel */
  570. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  571. r100_cp_fini(rdev);
  572. radeon_wb_fini(rdev);
  573. radeon_ib_pool_fini(rdev);
  574. radeon_irq_kms_fini(rdev);
  575. rv370_pcie_gart_fini(rdev);
  576. radeon_agp_fini(rdev);
  577. rdev->accel_working = false;
  578. }
  579. return 0;
  580. }
  581. void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *crtc)
  582. {
  583. int index_reg = 0x6578 + crtc->crtc_offset;
  584. int data_reg = 0x657c + crtc->crtc_offset;
  585. WREG32(0x659C + crtc->crtc_offset, 0x0);
  586. WREG32(0x6594 + crtc->crtc_offset, 0x705);
  587. WREG32(0x65A4 + crtc->crtc_offset, 0x10001);
  588. WREG32(0x65D8 + crtc->crtc_offset, 0x0);
  589. WREG32(0x65B0 + crtc->crtc_offset, 0x0);
  590. WREG32(0x65C0 + crtc->crtc_offset, 0x0);
  591. WREG32(0x65D4 + crtc->crtc_offset, 0x0);
  592. WREG32(index_reg, 0x0);
  593. WREG32(data_reg, 0x841880A8);
  594. WREG32(index_reg, 0x1);
  595. WREG32(data_reg, 0x84208680);
  596. WREG32(index_reg, 0x2);
  597. WREG32(data_reg, 0xBFF880B0);
  598. WREG32(index_reg, 0x100);
  599. WREG32(data_reg, 0x83D88088);
  600. WREG32(index_reg, 0x101);
  601. WREG32(data_reg, 0x84608680);
  602. WREG32(index_reg, 0x102);
  603. WREG32(data_reg, 0xBFF080D0);
  604. WREG32(index_reg, 0x200);
  605. WREG32(data_reg, 0x83988068);
  606. WREG32(index_reg, 0x201);
  607. WREG32(data_reg, 0x84A08680);
  608. WREG32(index_reg, 0x202);
  609. WREG32(data_reg, 0xBFF080F8);
  610. WREG32(index_reg, 0x300);
  611. WREG32(data_reg, 0x83588058);
  612. WREG32(index_reg, 0x301);
  613. WREG32(data_reg, 0x84E08660);
  614. WREG32(index_reg, 0x302);
  615. WREG32(data_reg, 0xBFF88120);
  616. WREG32(index_reg, 0x400);
  617. WREG32(data_reg, 0x83188040);
  618. WREG32(index_reg, 0x401);
  619. WREG32(data_reg, 0x85008660);
  620. WREG32(index_reg, 0x402);
  621. WREG32(data_reg, 0xBFF88150);
  622. WREG32(index_reg, 0x500);
  623. WREG32(data_reg, 0x82D88030);
  624. WREG32(index_reg, 0x501);
  625. WREG32(data_reg, 0x85408640);
  626. WREG32(index_reg, 0x502);
  627. WREG32(data_reg, 0xBFF88180);
  628. WREG32(index_reg, 0x600);
  629. WREG32(data_reg, 0x82A08018);
  630. WREG32(index_reg, 0x601);
  631. WREG32(data_reg, 0x85808620);
  632. WREG32(index_reg, 0x602);
  633. WREG32(data_reg, 0xBFF081B8);
  634. WREG32(index_reg, 0x700);
  635. WREG32(data_reg, 0x82608010);
  636. WREG32(index_reg, 0x701);
  637. WREG32(data_reg, 0x85A08600);
  638. WREG32(index_reg, 0x702);
  639. WREG32(data_reg, 0x800081F0);
  640. WREG32(index_reg, 0x800);
  641. WREG32(data_reg, 0x8228BFF8);
  642. WREG32(index_reg, 0x801);
  643. WREG32(data_reg, 0x85E085E0);
  644. WREG32(index_reg, 0x802);
  645. WREG32(data_reg, 0xBFF88228);
  646. WREG32(index_reg, 0x10000);
  647. WREG32(data_reg, 0x82A8BF00);
  648. WREG32(index_reg, 0x10001);
  649. WREG32(data_reg, 0x82A08CC0);
  650. WREG32(index_reg, 0x10002);
  651. WREG32(data_reg, 0x8008BEF8);
  652. WREG32(index_reg, 0x10100);
  653. WREG32(data_reg, 0x81F0BF28);
  654. WREG32(index_reg, 0x10101);
  655. WREG32(data_reg, 0x83608CA0);
  656. WREG32(index_reg, 0x10102);
  657. WREG32(data_reg, 0x8018BED0);
  658. WREG32(index_reg, 0x10200);
  659. WREG32(data_reg, 0x8148BF38);
  660. WREG32(index_reg, 0x10201);
  661. WREG32(data_reg, 0x84408C80);
  662. WREG32(index_reg, 0x10202);
  663. WREG32(data_reg, 0x8008BEB8);
  664. WREG32(index_reg, 0x10300);
  665. WREG32(data_reg, 0x80B0BF78);
  666. WREG32(index_reg, 0x10301);
  667. WREG32(data_reg, 0x85008C20);
  668. WREG32(index_reg, 0x10302);
  669. WREG32(data_reg, 0x8020BEA0);
  670. WREG32(index_reg, 0x10400);
  671. WREG32(data_reg, 0x8028BF90);
  672. WREG32(index_reg, 0x10401);
  673. WREG32(data_reg, 0x85E08BC0);
  674. WREG32(index_reg, 0x10402);
  675. WREG32(data_reg, 0x8018BE90);
  676. WREG32(index_reg, 0x10500);
  677. WREG32(data_reg, 0xBFB8BFB0);
  678. WREG32(index_reg, 0x10501);
  679. WREG32(data_reg, 0x86C08B40);
  680. WREG32(index_reg, 0x10502);
  681. WREG32(data_reg, 0x8010BE90);
  682. WREG32(index_reg, 0x10600);
  683. WREG32(data_reg, 0xBF58BFC8);
  684. WREG32(index_reg, 0x10601);
  685. WREG32(data_reg, 0x87A08AA0);
  686. WREG32(index_reg, 0x10602);
  687. WREG32(data_reg, 0x8010BE98);
  688. WREG32(index_reg, 0x10700);
  689. WREG32(data_reg, 0xBF10BFF0);
  690. WREG32(index_reg, 0x10701);
  691. WREG32(data_reg, 0x886089E0);
  692. WREG32(index_reg, 0x10702);
  693. WREG32(data_reg, 0x8018BEB0);
  694. WREG32(index_reg, 0x10800);
  695. WREG32(data_reg, 0xBED8BFE8);
  696. WREG32(index_reg, 0x10801);
  697. WREG32(data_reg, 0x89408940);
  698. WREG32(index_reg, 0x10802);
  699. WREG32(data_reg, 0xBFE8BED8);
  700. WREG32(index_reg, 0x20000);
  701. WREG32(data_reg, 0x80008000);
  702. WREG32(index_reg, 0x20001);
  703. WREG32(data_reg, 0x90008000);
  704. WREG32(index_reg, 0x20002);
  705. WREG32(data_reg, 0x80008000);
  706. WREG32(index_reg, 0x20003);
  707. WREG32(data_reg, 0x80008000);
  708. WREG32(index_reg, 0x20100);
  709. WREG32(data_reg, 0x80108000);
  710. WREG32(index_reg, 0x20101);
  711. WREG32(data_reg, 0x8FE0BF70);
  712. WREG32(index_reg, 0x20102);
  713. WREG32(data_reg, 0xBFE880C0);
  714. WREG32(index_reg, 0x20103);
  715. WREG32(data_reg, 0x80008000);
  716. WREG32(index_reg, 0x20200);
  717. WREG32(data_reg, 0x8018BFF8);
  718. WREG32(index_reg, 0x20201);
  719. WREG32(data_reg, 0x8F80BF08);
  720. WREG32(index_reg, 0x20202);
  721. WREG32(data_reg, 0xBFD081A0);
  722. WREG32(index_reg, 0x20203);
  723. WREG32(data_reg, 0xBFF88000);
  724. WREG32(index_reg, 0x20300);
  725. WREG32(data_reg, 0x80188000);
  726. WREG32(index_reg, 0x20301);
  727. WREG32(data_reg, 0x8EE0BEC0);
  728. WREG32(index_reg, 0x20302);
  729. WREG32(data_reg, 0xBFB082A0);
  730. WREG32(index_reg, 0x20303);
  731. WREG32(data_reg, 0x80008000);
  732. WREG32(index_reg, 0x20400);
  733. WREG32(data_reg, 0x80188000);
  734. WREG32(index_reg, 0x20401);
  735. WREG32(data_reg, 0x8E00BEA0);
  736. WREG32(index_reg, 0x20402);
  737. WREG32(data_reg, 0xBF8883C0);
  738. WREG32(index_reg, 0x20403);
  739. WREG32(data_reg, 0x80008000);
  740. WREG32(index_reg, 0x20500);
  741. WREG32(data_reg, 0x80188000);
  742. WREG32(index_reg, 0x20501);
  743. WREG32(data_reg, 0x8D00BE90);
  744. WREG32(index_reg, 0x20502);
  745. WREG32(data_reg, 0xBF588500);
  746. WREG32(index_reg, 0x20503);
  747. WREG32(data_reg, 0x80008008);
  748. WREG32(index_reg, 0x20600);
  749. WREG32(data_reg, 0x80188000);
  750. WREG32(index_reg, 0x20601);
  751. WREG32(data_reg, 0x8BC0BE98);
  752. WREG32(index_reg, 0x20602);
  753. WREG32(data_reg, 0xBF308660);
  754. WREG32(index_reg, 0x20603);
  755. WREG32(data_reg, 0x80008008);
  756. WREG32(index_reg, 0x20700);
  757. WREG32(data_reg, 0x80108000);
  758. WREG32(index_reg, 0x20701);
  759. WREG32(data_reg, 0x8A80BEB0);
  760. WREG32(index_reg, 0x20702);
  761. WREG32(data_reg, 0xBF0087C0);
  762. WREG32(index_reg, 0x20703);
  763. WREG32(data_reg, 0x80008008);
  764. WREG32(index_reg, 0x20800);
  765. WREG32(data_reg, 0x80108000);
  766. WREG32(index_reg, 0x20801);
  767. WREG32(data_reg, 0x8920BED0);
  768. WREG32(index_reg, 0x20802);
  769. WREG32(data_reg, 0xBED08920);
  770. WREG32(index_reg, 0x20803);
  771. WREG32(data_reg, 0x80008010);
  772. WREG32(index_reg, 0x30000);
  773. WREG32(data_reg, 0x90008000);
  774. WREG32(index_reg, 0x30001);
  775. WREG32(data_reg, 0x80008000);
  776. WREG32(index_reg, 0x30100);
  777. WREG32(data_reg, 0x8FE0BF90);
  778. WREG32(index_reg, 0x30101);
  779. WREG32(data_reg, 0xBFF880A0);
  780. WREG32(index_reg, 0x30200);
  781. WREG32(data_reg, 0x8F60BF40);
  782. WREG32(index_reg, 0x30201);
  783. WREG32(data_reg, 0xBFE88180);
  784. WREG32(index_reg, 0x30300);
  785. WREG32(data_reg, 0x8EC0BF00);
  786. WREG32(index_reg, 0x30301);
  787. WREG32(data_reg, 0xBFC88280);
  788. WREG32(index_reg, 0x30400);
  789. WREG32(data_reg, 0x8DE0BEE0);
  790. WREG32(index_reg, 0x30401);
  791. WREG32(data_reg, 0xBFA083A0);
  792. WREG32(index_reg, 0x30500);
  793. WREG32(data_reg, 0x8CE0BED0);
  794. WREG32(index_reg, 0x30501);
  795. WREG32(data_reg, 0xBF7884E0);
  796. WREG32(index_reg, 0x30600);
  797. WREG32(data_reg, 0x8BA0BED8);
  798. WREG32(index_reg, 0x30601);
  799. WREG32(data_reg, 0xBF508640);
  800. WREG32(index_reg, 0x30700);
  801. WREG32(data_reg, 0x8A60BEE8);
  802. WREG32(index_reg, 0x30701);
  803. WREG32(data_reg, 0xBF2087A0);
  804. WREG32(index_reg, 0x30800);
  805. WREG32(data_reg, 0x8900BF00);
  806. WREG32(index_reg, 0x30801);
  807. WREG32(data_reg, 0xBF008900);
  808. }
  809. struct rv515_watermark {
  810. u32 lb_request_fifo_depth;
  811. fixed20_12 num_line_pair;
  812. fixed20_12 estimated_width;
  813. fixed20_12 worst_case_latency;
  814. fixed20_12 consumption_rate;
  815. fixed20_12 active_time;
  816. fixed20_12 dbpp;
  817. fixed20_12 priority_mark_max;
  818. fixed20_12 priority_mark;
  819. fixed20_12 sclk;
  820. };
  821. static void rv515_crtc_bandwidth_compute(struct radeon_device *rdev,
  822. struct radeon_crtc *crtc,
  823. struct rv515_watermark *wm)
  824. {
  825. struct drm_display_mode *mode = &crtc->base.mode;
  826. fixed20_12 a, b, c;
  827. fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width;
  828. fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency;
  829. if (!crtc->base.enabled) {
  830. /* FIXME: wouldn't it better to set priority mark to maximum */
  831. wm->lb_request_fifo_depth = 4;
  832. return;
  833. }
  834. if (crtc->vsc.full > dfixed_const(2))
  835. wm->num_line_pair.full = dfixed_const(2);
  836. else
  837. wm->num_line_pair.full = dfixed_const(1);
  838. b.full = dfixed_const(mode->crtc_hdisplay);
  839. c.full = dfixed_const(256);
  840. a.full = dfixed_div(b, c);
  841. request_fifo_depth.full = dfixed_mul(a, wm->num_line_pair);
  842. request_fifo_depth.full = dfixed_ceil(request_fifo_depth);
  843. if (a.full < dfixed_const(4)) {
  844. wm->lb_request_fifo_depth = 4;
  845. } else {
  846. wm->lb_request_fifo_depth = dfixed_trunc(request_fifo_depth);
  847. }
  848. /* Determine consumption rate
  849. * pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000)
  850. * vtaps = number of vertical taps,
  851. * vsc = vertical scaling ratio, defined as source/destination
  852. * hsc = horizontal scaling ration, defined as source/destination
  853. */
  854. a.full = dfixed_const(mode->clock);
  855. b.full = dfixed_const(1000);
  856. a.full = dfixed_div(a, b);
  857. pclk.full = dfixed_div(b, a);
  858. if (crtc->rmx_type != RMX_OFF) {
  859. b.full = dfixed_const(2);
  860. if (crtc->vsc.full > b.full)
  861. b.full = crtc->vsc.full;
  862. b.full = dfixed_mul(b, crtc->hsc);
  863. c.full = dfixed_const(2);
  864. b.full = dfixed_div(b, c);
  865. consumption_time.full = dfixed_div(pclk, b);
  866. } else {
  867. consumption_time.full = pclk.full;
  868. }
  869. a.full = dfixed_const(1);
  870. wm->consumption_rate.full = dfixed_div(a, consumption_time);
  871. /* Determine line time
  872. * LineTime = total time for one line of displayhtotal
  873. * LineTime = total number of horizontal pixels
  874. * pclk = pixel clock period(ns)
  875. */
  876. a.full = dfixed_const(crtc->base.mode.crtc_htotal);
  877. line_time.full = dfixed_mul(a, pclk);
  878. /* Determine active time
  879. * ActiveTime = time of active region of display within one line,
  880. * hactive = total number of horizontal active pixels
  881. * htotal = total number of horizontal pixels
  882. */
  883. a.full = dfixed_const(crtc->base.mode.crtc_htotal);
  884. b.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
  885. wm->active_time.full = dfixed_mul(line_time, b);
  886. wm->active_time.full = dfixed_div(wm->active_time, a);
  887. /* Determine chunk time
  888. * ChunkTime = the time it takes the DCP to send one chunk of data
  889. * to the LB which consists of pipeline delay and inter chunk gap
  890. * sclk = system clock(Mhz)
  891. */
  892. a.full = dfixed_const(600 * 1000);
  893. chunk_time.full = dfixed_div(a, rdev->pm.sclk);
  894. read_delay_latency.full = dfixed_const(1000);
  895. /* Determine the worst case latency
  896. * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines)
  897. * WorstCaseLatency = worst case time from urgent to when the MC starts
  898. * to return data
  899. * READ_DELAY_IDLE_MAX = constant of 1us
  900. * ChunkTime = time it takes the DCP to send one chunk of data to the LB
  901. * which consists of pipeline delay and inter chunk gap
  902. */
  903. if (dfixed_trunc(wm->num_line_pair) > 1) {
  904. a.full = dfixed_const(3);
  905. wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
  906. wm->worst_case_latency.full += read_delay_latency.full;
  907. } else {
  908. wm->worst_case_latency.full = chunk_time.full + read_delay_latency.full;
  909. }
  910. /* Determine the tolerable latency
  911. * TolerableLatency = Any given request has only 1 line time
  912. * for the data to be returned
  913. * LBRequestFifoDepth = Number of chunk requests the LB can
  914. * put into the request FIFO for a display
  915. * LineTime = total time for one line of display
  916. * ChunkTime = the time it takes the DCP to send one chunk
  917. * of data to the LB which consists of
  918. * pipeline delay and inter chunk gap
  919. */
  920. if ((2+wm->lb_request_fifo_depth) >= dfixed_trunc(request_fifo_depth)) {
  921. tolerable_latency.full = line_time.full;
  922. } else {
  923. tolerable_latency.full = dfixed_const(wm->lb_request_fifo_depth - 2);
  924. tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full;
  925. tolerable_latency.full = dfixed_mul(tolerable_latency, chunk_time);
  926. tolerable_latency.full = line_time.full - tolerable_latency.full;
  927. }
  928. /* We assume worst case 32bits (4 bytes) */
  929. wm->dbpp.full = dfixed_const(2 * 16);
  930. /* Determine the maximum priority mark
  931. * width = viewport width in pixels
  932. */
  933. a.full = dfixed_const(16);
  934. wm->priority_mark_max.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
  935. wm->priority_mark_max.full = dfixed_div(wm->priority_mark_max, a);
  936. wm->priority_mark_max.full = dfixed_ceil(wm->priority_mark_max);
  937. /* Determine estimated width */
  938. estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full;
  939. estimated_width.full = dfixed_div(estimated_width, consumption_time);
  940. if (dfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) {
  941. wm->priority_mark.full = wm->priority_mark_max.full;
  942. } else {
  943. a.full = dfixed_const(16);
  944. wm->priority_mark.full = dfixed_div(estimated_width, a);
  945. wm->priority_mark.full = dfixed_ceil(wm->priority_mark);
  946. wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full;
  947. }
  948. }
  949. void rv515_bandwidth_avivo_update(struct radeon_device *rdev)
  950. {
  951. struct drm_display_mode *mode0 = NULL;
  952. struct drm_display_mode *mode1 = NULL;
  953. struct rv515_watermark wm0;
  954. struct rv515_watermark wm1;
  955. u32 tmp;
  956. u32 d1mode_priority_a_cnt = MODE_PRIORITY_OFF;
  957. u32 d2mode_priority_a_cnt = MODE_PRIORITY_OFF;
  958. fixed20_12 priority_mark02, priority_mark12, fill_rate;
  959. fixed20_12 a, b;
  960. if (rdev->mode_info.crtcs[0]->base.enabled)
  961. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  962. if (rdev->mode_info.crtcs[1]->base.enabled)
  963. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  964. rs690_line_buffer_adjust(rdev, mode0, mode1);
  965. rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0);
  966. rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1);
  967. tmp = wm0.lb_request_fifo_depth;
  968. tmp |= wm1.lb_request_fifo_depth << 16;
  969. WREG32(LB_MAX_REQ_OUTSTANDING, tmp);
  970. if (mode0 && mode1) {
  971. if (dfixed_trunc(wm0.dbpp) > 64)
  972. a.full = dfixed_div(wm0.dbpp, wm0.num_line_pair);
  973. else
  974. a.full = wm0.num_line_pair.full;
  975. if (dfixed_trunc(wm1.dbpp) > 64)
  976. b.full = dfixed_div(wm1.dbpp, wm1.num_line_pair);
  977. else
  978. b.full = wm1.num_line_pair.full;
  979. a.full += b.full;
  980. fill_rate.full = dfixed_div(wm0.sclk, a);
  981. if (wm0.consumption_rate.full > fill_rate.full) {
  982. b.full = wm0.consumption_rate.full - fill_rate.full;
  983. b.full = dfixed_mul(b, wm0.active_time);
  984. a.full = dfixed_const(16);
  985. b.full = dfixed_div(b, a);
  986. a.full = dfixed_mul(wm0.worst_case_latency,
  987. wm0.consumption_rate);
  988. priority_mark02.full = a.full + b.full;
  989. } else {
  990. a.full = dfixed_mul(wm0.worst_case_latency,
  991. wm0.consumption_rate);
  992. b.full = dfixed_const(16 * 1000);
  993. priority_mark02.full = dfixed_div(a, b);
  994. }
  995. if (wm1.consumption_rate.full > fill_rate.full) {
  996. b.full = wm1.consumption_rate.full - fill_rate.full;
  997. b.full = dfixed_mul(b, wm1.active_time);
  998. a.full = dfixed_const(16);
  999. b.full = dfixed_div(b, a);
  1000. a.full = dfixed_mul(wm1.worst_case_latency,
  1001. wm1.consumption_rate);
  1002. priority_mark12.full = a.full + b.full;
  1003. } else {
  1004. a.full = dfixed_mul(wm1.worst_case_latency,
  1005. wm1.consumption_rate);
  1006. b.full = dfixed_const(16 * 1000);
  1007. priority_mark12.full = dfixed_div(a, b);
  1008. }
  1009. if (wm0.priority_mark.full > priority_mark02.full)
  1010. priority_mark02.full = wm0.priority_mark.full;
  1011. if (dfixed_trunc(priority_mark02) < 0)
  1012. priority_mark02.full = 0;
  1013. if (wm0.priority_mark_max.full > priority_mark02.full)
  1014. priority_mark02.full = wm0.priority_mark_max.full;
  1015. if (wm1.priority_mark.full > priority_mark12.full)
  1016. priority_mark12.full = wm1.priority_mark.full;
  1017. if (dfixed_trunc(priority_mark12) < 0)
  1018. priority_mark12.full = 0;
  1019. if (wm1.priority_mark_max.full > priority_mark12.full)
  1020. priority_mark12.full = wm1.priority_mark_max.full;
  1021. d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
  1022. d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
  1023. if (rdev->disp_priority == 2) {
  1024. d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
  1025. d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
  1026. }
  1027. } else if (mode0) {
  1028. if (dfixed_trunc(wm0.dbpp) > 64)
  1029. a.full = dfixed_div(wm0.dbpp, wm0.num_line_pair);
  1030. else
  1031. a.full = wm0.num_line_pair.full;
  1032. fill_rate.full = dfixed_div(wm0.sclk, a);
  1033. if (wm0.consumption_rate.full > fill_rate.full) {
  1034. b.full = wm0.consumption_rate.full - fill_rate.full;
  1035. b.full = dfixed_mul(b, wm0.active_time);
  1036. a.full = dfixed_const(16);
  1037. b.full = dfixed_div(b, a);
  1038. a.full = dfixed_mul(wm0.worst_case_latency,
  1039. wm0.consumption_rate);
  1040. priority_mark02.full = a.full + b.full;
  1041. } else {
  1042. a.full = dfixed_mul(wm0.worst_case_latency,
  1043. wm0.consumption_rate);
  1044. b.full = dfixed_const(16);
  1045. priority_mark02.full = dfixed_div(a, b);
  1046. }
  1047. if (wm0.priority_mark.full > priority_mark02.full)
  1048. priority_mark02.full = wm0.priority_mark.full;
  1049. if (dfixed_trunc(priority_mark02) < 0)
  1050. priority_mark02.full = 0;
  1051. if (wm0.priority_mark_max.full > priority_mark02.full)
  1052. priority_mark02.full = wm0.priority_mark_max.full;
  1053. d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
  1054. if (rdev->disp_priority == 2)
  1055. d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
  1056. } else if (mode1) {
  1057. if (dfixed_trunc(wm1.dbpp) > 64)
  1058. a.full = dfixed_div(wm1.dbpp, wm1.num_line_pair);
  1059. else
  1060. a.full = wm1.num_line_pair.full;
  1061. fill_rate.full = dfixed_div(wm1.sclk, a);
  1062. if (wm1.consumption_rate.full > fill_rate.full) {
  1063. b.full = wm1.consumption_rate.full - fill_rate.full;
  1064. b.full = dfixed_mul(b, wm1.active_time);
  1065. a.full = dfixed_const(16);
  1066. b.full = dfixed_div(b, a);
  1067. a.full = dfixed_mul(wm1.worst_case_latency,
  1068. wm1.consumption_rate);
  1069. priority_mark12.full = a.full + b.full;
  1070. } else {
  1071. a.full = dfixed_mul(wm1.worst_case_latency,
  1072. wm1.consumption_rate);
  1073. b.full = dfixed_const(16 * 1000);
  1074. priority_mark12.full = dfixed_div(a, b);
  1075. }
  1076. if (wm1.priority_mark.full > priority_mark12.full)
  1077. priority_mark12.full = wm1.priority_mark.full;
  1078. if (dfixed_trunc(priority_mark12) < 0)
  1079. priority_mark12.full = 0;
  1080. if (wm1.priority_mark_max.full > priority_mark12.full)
  1081. priority_mark12.full = wm1.priority_mark_max.full;
  1082. d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
  1083. if (rdev->disp_priority == 2)
  1084. d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
  1085. }
  1086. WREG32(D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  1087. WREG32(D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  1088. WREG32(D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  1089. WREG32(D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  1090. }
  1091. void rv515_bandwidth_update(struct radeon_device *rdev)
  1092. {
  1093. uint32_t tmp;
  1094. struct drm_display_mode *mode0 = NULL;
  1095. struct drm_display_mode *mode1 = NULL;
  1096. radeon_update_display_priority(rdev);
  1097. if (rdev->mode_info.crtcs[0]->base.enabled)
  1098. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  1099. if (rdev->mode_info.crtcs[1]->base.enabled)
  1100. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  1101. /*
  1102. * Set display0/1 priority up in the memory controller for
  1103. * modes if the user specifies HIGH for displaypriority
  1104. * option.
  1105. */
  1106. if ((rdev->disp_priority == 2) &&
  1107. (rdev->family == CHIP_RV515)) {
  1108. tmp = RREG32_MC(MC_MISC_LAT_TIMER);
  1109. tmp &= ~MC_DISP1R_INIT_LAT_MASK;
  1110. tmp &= ~MC_DISP0R_INIT_LAT_MASK;
  1111. if (mode1)
  1112. tmp |= (1 << MC_DISP1R_INIT_LAT_SHIFT);
  1113. if (mode0)
  1114. tmp |= (1 << MC_DISP0R_INIT_LAT_SHIFT);
  1115. WREG32_MC(MC_MISC_LAT_TIMER, tmp);
  1116. }
  1117. rv515_bandwidth_avivo_update(rdev);
  1118. }