radeon_legacy_encoders.c 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include <linux/backlight.h>
  32. #ifdef CONFIG_PMAC_BACKLIGHT
  33. #include <asm/backlight.h>
  34. #endif
  35. static void radeon_legacy_encoder_disable(struct drm_encoder *encoder)
  36. {
  37. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  38. struct drm_encoder_helper_funcs *encoder_funcs;
  39. encoder_funcs = encoder->helper_private;
  40. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
  41. radeon_encoder->active_device = 0;
  42. }
  43. static void radeon_legacy_lvds_update(struct drm_encoder *encoder, int mode)
  44. {
  45. struct drm_device *dev = encoder->dev;
  46. struct radeon_device *rdev = dev->dev_private;
  47. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  48. uint32_t lvds_gen_cntl, lvds_pll_cntl, pixclks_cntl, disp_pwr_man;
  49. int panel_pwr_delay = 2000;
  50. bool is_mac = false;
  51. uint8_t backlight_level;
  52. DRM_DEBUG_KMS("\n");
  53. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  54. backlight_level = (lvds_gen_cntl >> RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  55. if (radeon_encoder->enc_priv) {
  56. if (rdev->is_atom_bios) {
  57. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  58. panel_pwr_delay = lvds->panel_pwr_delay;
  59. if (lvds->bl_dev)
  60. backlight_level = lvds->backlight_level;
  61. } else {
  62. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  63. panel_pwr_delay = lvds->panel_pwr_delay;
  64. if (lvds->bl_dev)
  65. backlight_level = lvds->backlight_level;
  66. }
  67. }
  68. /* macs (and possibly some x86 oem systems?) wire up LVDS strangely
  69. * Taken from radeonfb.
  70. */
  71. if ((rdev->mode_info.connector_table == CT_IBOOK) ||
  72. (rdev->mode_info.connector_table == CT_POWERBOOK_EXTERNAL) ||
  73. (rdev->mode_info.connector_table == CT_POWERBOOK_INTERNAL) ||
  74. (rdev->mode_info.connector_table == CT_POWERBOOK_VGA))
  75. is_mac = true;
  76. switch (mode) {
  77. case DRM_MODE_DPMS_ON:
  78. disp_pwr_man = RREG32(RADEON_DISP_PWR_MAN);
  79. disp_pwr_man |= RADEON_AUTO_PWRUP_EN;
  80. WREG32(RADEON_DISP_PWR_MAN, disp_pwr_man);
  81. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  82. lvds_pll_cntl |= RADEON_LVDS_PLL_EN;
  83. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  84. mdelay(1);
  85. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  86. lvds_pll_cntl &= ~RADEON_LVDS_PLL_RESET;
  87. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  88. lvds_gen_cntl &= ~(RADEON_LVDS_DISPLAY_DIS |
  89. RADEON_LVDS_BL_MOD_LEVEL_MASK);
  90. lvds_gen_cntl |= (RADEON_LVDS_ON | RADEON_LVDS_EN |
  91. RADEON_LVDS_DIGON | RADEON_LVDS_BLON |
  92. (backlight_level << RADEON_LVDS_BL_MOD_LEVEL_SHIFT));
  93. if (is_mac)
  94. lvds_gen_cntl |= RADEON_LVDS_BL_MOD_EN;
  95. mdelay(panel_pwr_delay);
  96. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  97. break;
  98. case DRM_MODE_DPMS_STANDBY:
  99. case DRM_MODE_DPMS_SUSPEND:
  100. case DRM_MODE_DPMS_OFF:
  101. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  102. WREG32_PLL_P(RADEON_PIXCLKS_CNTL, 0, ~RADEON_PIXCLK_LVDS_ALWAYS_ONb);
  103. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  104. if (is_mac) {
  105. lvds_gen_cntl &= ~RADEON_LVDS_BL_MOD_EN;
  106. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  107. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_EN);
  108. } else {
  109. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  110. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_BLON | RADEON_LVDS_EN | RADEON_LVDS_DIGON);
  111. }
  112. mdelay(panel_pwr_delay);
  113. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  114. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  115. mdelay(panel_pwr_delay);
  116. break;
  117. }
  118. if (rdev->is_atom_bios)
  119. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  120. else
  121. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  122. }
  123. static void radeon_legacy_lvds_dpms(struct drm_encoder *encoder, int mode)
  124. {
  125. struct radeon_device *rdev = encoder->dev->dev_private;
  126. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  127. DRM_DEBUG("\n");
  128. if (radeon_encoder->enc_priv) {
  129. if (rdev->is_atom_bios) {
  130. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  131. lvds->dpms_mode = mode;
  132. } else {
  133. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  134. lvds->dpms_mode = mode;
  135. }
  136. }
  137. radeon_legacy_lvds_update(encoder, mode);
  138. }
  139. static void radeon_legacy_lvds_prepare(struct drm_encoder *encoder)
  140. {
  141. struct radeon_device *rdev = encoder->dev->dev_private;
  142. if (rdev->is_atom_bios)
  143. radeon_atom_output_lock(encoder, true);
  144. else
  145. radeon_combios_output_lock(encoder, true);
  146. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_OFF);
  147. }
  148. static void radeon_legacy_lvds_commit(struct drm_encoder *encoder)
  149. {
  150. struct radeon_device *rdev = encoder->dev->dev_private;
  151. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_ON);
  152. if (rdev->is_atom_bios)
  153. radeon_atom_output_lock(encoder, false);
  154. else
  155. radeon_combios_output_lock(encoder, false);
  156. }
  157. static void radeon_legacy_lvds_mode_set(struct drm_encoder *encoder,
  158. struct drm_display_mode *mode,
  159. struct drm_display_mode *adjusted_mode)
  160. {
  161. struct drm_device *dev = encoder->dev;
  162. struct radeon_device *rdev = dev->dev_private;
  163. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  164. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  165. uint32_t lvds_pll_cntl, lvds_gen_cntl, lvds_ss_gen_cntl;
  166. DRM_DEBUG_KMS("\n");
  167. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  168. lvds_pll_cntl &= ~RADEON_LVDS_PLL_EN;
  169. lvds_ss_gen_cntl = RREG32(RADEON_LVDS_SS_GEN_CNTL);
  170. if (rdev->is_atom_bios) {
  171. /* LVDS_GEN_CNTL parameters are computed in LVDSEncoderControl
  172. * need to call that on resume to set up the reg properly.
  173. */
  174. radeon_encoder->pixel_clock = adjusted_mode->clock;
  175. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  176. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  177. } else {
  178. struct radeon_encoder_lvds *lvds = (struct radeon_encoder_lvds *)radeon_encoder->enc_priv;
  179. if (lvds) {
  180. DRM_DEBUG_KMS("bios LVDS_GEN_CNTL: 0x%x\n", lvds->lvds_gen_cntl);
  181. lvds_gen_cntl = lvds->lvds_gen_cntl;
  182. lvds_ss_gen_cntl &= ~((0xf << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  183. (0xf << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  184. lvds_ss_gen_cntl |= ((lvds->panel_digon_delay << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  185. (lvds->panel_blon_delay << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  186. } else
  187. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  188. }
  189. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  190. lvds_gen_cntl &= ~(RADEON_LVDS_ON |
  191. RADEON_LVDS_BLON |
  192. RADEON_LVDS_EN |
  193. RADEON_LVDS_RST_FM);
  194. if (ASIC_IS_R300(rdev))
  195. lvds_pll_cntl &= ~(R300_LVDS_SRC_SEL_MASK);
  196. if (radeon_crtc->crtc_id == 0) {
  197. if (ASIC_IS_R300(rdev)) {
  198. if (radeon_encoder->rmx_type != RMX_OFF)
  199. lvds_pll_cntl |= R300_LVDS_SRC_SEL_RMX;
  200. } else
  201. lvds_gen_cntl &= ~RADEON_LVDS_SEL_CRTC2;
  202. } else {
  203. if (ASIC_IS_R300(rdev))
  204. lvds_pll_cntl |= R300_LVDS_SRC_SEL_CRTC2;
  205. else
  206. lvds_gen_cntl |= RADEON_LVDS_SEL_CRTC2;
  207. }
  208. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  209. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  210. WREG32(RADEON_LVDS_SS_GEN_CNTL, lvds_ss_gen_cntl);
  211. if (rdev->family == CHIP_RV410)
  212. WREG32(RADEON_CLOCK_CNTL_INDEX, 0);
  213. if (rdev->is_atom_bios)
  214. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  215. else
  216. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  217. }
  218. static bool radeon_legacy_mode_fixup(struct drm_encoder *encoder,
  219. const struct drm_display_mode *mode,
  220. struct drm_display_mode *adjusted_mode)
  221. {
  222. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  223. /* set the active encoder to connector routing */
  224. radeon_encoder_set_active_device(encoder);
  225. drm_mode_set_crtcinfo(adjusted_mode, 0);
  226. /* get the native mode for LVDS */
  227. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  228. radeon_panel_mode_fixup(encoder, adjusted_mode);
  229. return true;
  230. }
  231. static const struct drm_encoder_helper_funcs radeon_legacy_lvds_helper_funcs = {
  232. .dpms = radeon_legacy_lvds_dpms,
  233. .mode_fixup = radeon_legacy_mode_fixup,
  234. .prepare = radeon_legacy_lvds_prepare,
  235. .mode_set = radeon_legacy_lvds_mode_set,
  236. .commit = radeon_legacy_lvds_commit,
  237. .disable = radeon_legacy_encoder_disable,
  238. };
  239. u8
  240. radeon_legacy_get_backlight_level(struct radeon_encoder *radeon_encoder)
  241. {
  242. struct drm_device *dev = radeon_encoder->base.dev;
  243. struct radeon_device *rdev = dev->dev_private;
  244. u8 backlight_level;
  245. backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
  246. RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  247. return backlight_level;
  248. }
  249. void
  250. radeon_legacy_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
  251. {
  252. struct drm_device *dev = radeon_encoder->base.dev;
  253. struct radeon_device *rdev = dev->dev_private;
  254. int dpms_mode = DRM_MODE_DPMS_ON;
  255. if (radeon_encoder->enc_priv) {
  256. if (rdev->is_atom_bios) {
  257. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  258. if (lvds->backlight_level > 0)
  259. dpms_mode = lvds->dpms_mode;
  260. else
  261. dpms_mode = DRM_MODE_DPMS_OFF;
  262. lvds->backlight_level = level;
  263. } else {
  264. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  265. if (lvds->backlight_level > 0)
  266. dpms_mode = lvds->dpms_mode;
  267. else
  268. dpms_mode = DRM_MODE_DPMS_OFF;
  269. lvds->backlight_level = level;
  270. }
  271. }
  272. radeon_legacy_lvds_update(&radeon_encoder->base, dpms_mode);
  273. }
  274. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  275. static uint8_t radeon_legacy_lvds_level(struct backlight_device *bd)
  276. {
  277. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  278. uint8_t level;
  279. /* Convert brightness to hardware level */
  280. if (bd->props.brightness < 0)
  281. level = 0;
  282. else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
  283. level = RADEON_MAX_BL_LEVEL;
  284. else
  285. level = bd->props.brightness;
  286. if (pdata->negative)
  287. level = RADEON_MAX_BL_LEVEL - level;
  288. return level;
  289. }
  290. static int radeon_legacy_backlight_update_status(struct backlight_device *bd)
  291. {
  292. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  293. struct radeon_encoder *radeon_encoder = pdata->encoder;
  294. radeon_legacy_set_backlight_level(radeon_encoder,
  295. radeon_legacy_lvds_level(bd));
  296. return 0;
  297. }
  298. static int radeon_legacy_backlight_get_brightness(struct backlight_device *bd)
  299. {
  300. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  301. struct radeon_encoder *radeon_encoder = pdata->encoder;
  302. struct drm_device *dev = radeon_encoder->base.dev;
  303. struct radeon_device *rdev = dev->dev_private;
  304. uint8_t backlight_level;
  305. backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
  306. RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  307. return pdata->negative ? RADEON_MAX_BL_LEVEL - backlight_level : backlight_level;
  308. }
  309. static const struct backlight_ops radeon_backlight_ops = {
  310. .get_brightness = radeon_legacy_backlight_get_brightness,
  311. .update_status = radeon_legacy_backlight_update_status,
  312. };
  313. void radeon_legacy_backlight_init(struct radeon_encoder *radeon_encoder,
  314. struct drm_connector *drm_connector)
  315. {
  316. struct drm_device *dev = radeon_encoder->base.dev;
  317. struct radeon_device *rdev = dev->dev_private;
  318. struct backlight_device *bd;
  319. struct backlight_properties props;
  320. struct radeon_backlight_privdata *pdata;
  321. uint8_t backlight_level;
  322. char bl_name[16];
  323. if (!radeon_encoder->enc_priv)
  324. return;
  325. #ifdef CONFIG_PMAC_BACKLIGHT
  326. if (!pmac_has_backlight_type("ati") &&
  327. !pmac_has_backlight_type("mnca"))
  328. return;
  329. #endif
  330. pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
  331. if (!pdata) {
  332. DRM_ERROR("Memory allocation failed\n");
  333. goto error;
  334. }
  335. memset(&props, 0, sizeof(props));
  336. props.max_brightness = RADEON_MAX_BL_LEVEL;
  337. props.type = BACKLIGHT_RAW;
  338. snprintf(bl_name, sizeof(bl_name),
  339. "radeon_bl%d", dev->primary->index);
  340. bd = backlight_device_register(bl_name, &drm_connector->kdev,
  341. pdata, &radeon_backlight_ops, &props);
  342. if (IS_ERR(bd)) {
  343. DRM_ERROR("Backlight registration failed\n");
  344. goto error;
  345. }
  346. pdata->encoder = radeon_encoder;
  347. backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
  348. RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  349. /* First, try to detect backlight level sense based on the assumption
  350. * that firmware set it up at full brightness
  351. */
  352. if (backlight_level == 0)
  353. pdata->negative = true;
  354. else if (backlight_level == 0xff)
  355. pdata->negative = false;
  356. else {
  357. /* XXX hack... maybe some day we can figure out in what direction
  358. * backlight should work on a given panel?
  359. */
  360. pdata->negative = (rdev->family != CHIP_RV200 &&
  361. rdev->family != CHIP_RV250 &&
  362. rdev->family != CHIP_RV280 &&
  363. rdev->family != CHIP_RV350);
  364. #ifdef CONFIG_PMAC_BACKLIGHT
  365. pdata->negative = (pdata->negative ||
  366. of_machine_is_compatible("PowerBook4,3") ||
  367. of_machine_is_compatible("PowerBook6,3") ||
  368. of_machine_is_compatible("PowerBook6,5"));
  369. #endif
  370. }
  371. if (rdev->is_atom_bios) {
  372. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  373. lvds->bl_dev = bd;
  374. } else {
  375. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  376. lvds->bl_dev = bd;
  377. }
  378. bd->props.brightness = radeon_legacy_backlight_get_brightness(bd);
  379. bd->props.power = FB_BLANK_UNBLANK;
  380. backlight_update_status(bd);
  381. DRM_INFO("radeon legacy LVDS backlight initialized\n");
  382. return;
  383. error:
  384. kfree(pdata);
  385. return;
  386. }
  387. static void radeon_legacy_backlight_exit(struct radeon_encoder *radeon_encoder)
  388. {
  389. struct drm_device *dev = radeon_encoder->base.dev;
  390. struct radeon_device *rdev = dev->dev_private;
  391. struct backlight_device *bd = NULL;
  392. if (!radeon_encoder->enc_priv)
  393. return;
  394. if (rdev->is_atom_bios) {
  395. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  396. bd = lvds->bl_dev;
  397. lvds->bl_dev = NULL;
  398. } else {
  399. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  400. bd = lvds->bl_dev;
  401. lvds->bl_dev = NULL;
  402. }
  403. if (bd) {
  404. struct radeon_backlight_privdata *pdata;
  405. pdata = bl_get_data(bd);
  406. backlight_device_unregister(bd);
  407. kfree(pdata);
  408. DRM_INFO("radeon legacy LVDS backlight unloaded\n");
  409. }
  410. }
  411. #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
  412. void radeon_legacy_backlight_init(struct radeon_encoder *encoder)
  413. {
  414. }
  415. static void radeon_legacy_backlight_exit(struct radeon_encoder *encoder)
  416. {
  417. }
  418. #endif
  419. static void radeon_lvds_enc_destroy(struct drm_encoder *encoder)
  420. {
  421. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  422. if (radeon_encoder->enc_priv) {
  423. radeon_legacy_backlight_exit(radeon_encoder);
  424. kfree(radeon_encoder->enc_priv);
  425. }
  426. drm_encoder_cleanup(encoder);
  427. kfree(radeon_encoder);
  428. }
  429. static const struct drm_encoder_funcs radeon_legacy_lvds_enc_funcs = {
  430. .destroy = radeon_lvds_enc_destroy,
  431. };
  432. static void radeon_legacy_primary_dac_dpms(struct drm_encoder *encoder, int mode)
  433. {
  434. struct drm_device *dev = encoder->dev;
  435. struct radeon_device *rdev = dev->dev_private;
  436. uint32_t crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  437. uint32_t dac_cntl = RREG32(RADEON_DAC_CNTL);
  438. uint32_t dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  439. DRM_DEBUG_KMS("\n");
  440. switch (mode) {
  441. case DRM_MODE_DPMS_ON:
  442. crtc_ext_cntl |= RADEON_CRTC_CRT_ON;
  443. dac_cntl &= ~RADEON_DAC_PDWN;
  444. dac_macro_cntl &= ~(RADEON_DAC_PDWN_R |
  445. RADEON_DAC_PDWN_G |
  446. RADEON_DAC_PDWN_B);
  447. break;
  448. case DRM_MODE_DPMS_STANDBY:
  449. case DRM_MODE_DPMS_SUSPEND:
  450. case DRM_MODE_DPMS_OFF:
  451. crtc_ext_cntl &= ~RADEON_CRTC_CRT_ON;
  452. dac_cntl |= RADEON_DAC_PDWN;
  453. dac_macro_cntl |= (RADEON_DAC_PDWN_R |
  454. RADEON_DAC_PDWN_G |
  455. RADEON_DAC_PDWN_B);
  456. break;
  457. }
  458. /* handled in radeon_crtc_dpms() */
  459. if (!(rdev->flags & RADEON_SINGLE_CRTC))
  460. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  461. WREG32(RADEON_DAC_CNTL, dac_cntl);
  462. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  463. if (rdev->is_atom_bios)
  464. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  465. else
  466. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  467. }
  468. static void radeon_legacy_primary_dac_prepare(struct drm_encoder *encoder)
  469. {
  470. struct radeon_device *rdev = encoder->dev->dev_private;
  471. if (rdev->is_atom_bios)
  472. radeon_atom_output_lock(encoder, true);
  473. else
  474. radeon_combios_output_lock(encoder, true);
  475. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  476. }
  477. static void radeon_legacy_primary_dac_commit(struct drm_encoder *encoder)
  478. {
  479. struct radeon_device *rdev = encoder->dev->dev_private;
  480. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  481. if (rdev->is_atom_bios)
  482. radeon_atom_output_lock(encoder, false);
  483. else
  484. radeon_combios_output_lock(encoder, false);
  485. }
  486. static void radeon_legacy_primary_dac_mode_set(struct drm_encoder *encoder,
  487. struct drm_display_mode *mode,
  488. struct drm_display_mode *adjusted_mode)
  489. {
  490. struct drm_device *dev = encoder->dev;
  491. struct radeon_device *rdev = dev->dev_private;
  492. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  493. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  494. uint32_t disp_output_cntl, dac_cntl, dac2_cntl, dac_macro_cntl;
  495. DRM_DEBUG_KMS("\n");
  496. if (radeon_crtc->crtc_id == 0) {
  497. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  498. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  499. ~(RADEON_DISP_DAC_SOURCE_MASK);
  500. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  501. } else {
  502. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~(RADEON_DAC2_DAC_CLK_SEL);
  503. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  504. }
  505. } else {
  506. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  507. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  508. ~(RADEON_DISP_DAC_SOURCE_MASK);
  509. disp_output_cntl |= RADEON_DISP_DAC_SOURCE_CRTC2;
  510. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  511. } else {
  512. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC_CLK_SEL;
  513. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  514. }
  515. }
  516. dac_cntl = (RADEON_DAC_MASK_ALL |
  517. RADEON_DAC_VGA_ADR_EN |
  518. /* TODO 6-bits */
  519. RADEON_DAC_8BIT_EN);
  520. WREG32_P(RADEON_DAC_CNTL,
  521. dac_cntl,
  522. RADEON_DAC_RANGE_CNTL |
  523. RADEON_DAC_BLANKING);
  524. if (radeon_encoder->enc_priv) {
  525. struct radeon_encoder_primary_dac *p_dac = (struct radeon_encoder_primary_dac *)radeon_encoder->enc_priv;
  526. dac_macro_cntl = p_dac->ps2_pdac_adj;
  527. } else
  528. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  529. dac_macro_cntl |= RADEON_DAC_PDWN_R | RADEON_DAC_PDWN_G | RADEON_DAC_PDWN_B;
  530. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  531. if (rdev->is_atom_bios)
  532. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  533. else
  534. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  535. }
  536. static enum drm_connector_status radeon_legacy_primary_dac_detect(struct drm_encoder *encoder,
  537. struct drm_connector *connector)
  538. {
  539. struct drm_device *dev = encoder->dev;
  540. struct radeon_device *rdev = dev->dev_private;
  541. uint32_t vclk_ecp_cntl, crtc_ext_cntl;
  542. uint32_t dac_ext_cntl, dac_cntl, dac_macro_cntl, tmp;
  543. enum drm_connector_status found = connector_status_disconnected;
  544. bool color = true;
  545. /* save the regs we need */
  546. vclk_ecp_cntl = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  547. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  548. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  549. dac_cntl = RREG32(RADEON_DAC_CNTL);
  550. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  551. tmp = vclk_ecp_cntl &
  552. ~(RADEON_PIXCLK_ALWAYS_ONb | RADEON_PIXCLK_DAC_ALWAYS_ONb);
  553. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  554. tmp = crtc_ext_cntl | RADEON_CRTC_CRT_ON;
  555. WREG32(RADEON_CRTC_EXT_CNTL, tmp);
  556. tmp = RADEON_DAC_FORCE_BLANK_OFF_EN |
  557. RADEON_DAC_FORCE_DATA_EN;
  558. if (color)
  559. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  560. else
  561. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  562. if (ASIC_IS_R300(rdev))
  563. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  564. else if (ASIC_IS_RV100(rdev))
  565. tmp |= (0x1ac << RADEON_DAC_FORCE_DATA_SHIFT);
  566. else
  567. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  568. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  569. tmp = dac_cntl & ~(RADEON_DAC_RANGE_CNTL_MASK | RADEON_DAC_PDWN);
  570. tmp |= RADEON_DAC_RANGE_CNTL_PS2 | RADEON_DAC_CMP_EN;
  571. WREG32(RADEON_DAC_CNTL, tmp);
  572. tmp = dac_macro_cntl;
  573. tmp &= ~(RADEON_DAC_PDWN_R |
  574. RADEON_DAC_PDWN_G |
  575. RADEON_DAC_PDWN_B);
  576. WREG32(RADEON_DAC_MACRO_CNTL, tmp);
  577. mdelay(2);
  578. if (RREG32(RADEON_DAC_CNTL) & RADEON_DAC_CMP_OUTPUT)
  579. found = connector_status_connected;
  580. /* restore the regs we used */
  581. WREG32(RADEON_DAC_CNTL, dac_cntl);
  582. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  583. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  584. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  585. WREG32_PLL(RADEON_VCLK_ECP_CNTL, vclk_ecp_cntl);
  586. return found;
  587. }
  588. static const struct drm_encoder_helper_funcs radeon_legacy_primary_dac_helper_funcs = {
  589. .dpms = radeon_legacy_primary_dac_dpms,
  590. .mode_fixup = radeon_legacy_mode_fixup,
  591. .prepare = radeon_legacy_primary_dac_prepare,
  592. .mode_set = radeon_legacy_primary_dac_mode_set,
  593. .commit = radeon_legacy_primary_dac_commit,
  594. .detect = radeon_legacy_primary_dac_detect,
  595. .disable = radeon_legacy_encoder_disable,
  596. };
  597. static const struct drm_encoder_funcs radeon_legacy_primary_dac_enc_funcs = {
  598. .destroy = radeon_enc_destroy,
  599. };
  600. static void radeon_legacy_tmds_int_dpms(struct drm_encoder *encoder, int mode)
  601. {
  602. struct drm_device *dev = encoder->dev;
  603. struct radeon_device *rdev = dev->dev_private;
  604. uint32_t fp_gen_cntl = RREG32(RADEON_FP_GEN_CNTL);
  605. DRM_DEBUG_KMS("\n");
  606. switch (mode) {
  607. case DRM_MODE_DPMS_ON:
  608. fp_gen_cntl |= (RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  609. break;
  610. case DRM_MODE_DPMS_STANDBY:
  611. case DRM_MODE_DPMS_SUSPEND:
  612. case DRM_MODE_DPMS_OFF:
  613. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  614. break;
  615. }
  616. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  617. if (rdev->is_atom_bios)
  618. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  619. else
  620. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  621. }
  622. static void radeon_legacy_tmds_int_prepare(struct drm_encoder *encoder)
  623. {
  624. struct radeon_device *rdev = encoder->dev->dev_private;
  625. if (rdev->is_atom_bios)
  626. radeon_atom_output_lock(encoder, true);
  627. else
  628. radeon_combios_output_lock(encoder, true);
  629. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_OFF);
  630. }
  631. static void radeon_legacy_tmds_int_commit(struct drm_encoder *encoder)
  632. {
  633. struct radeon_device *rdev = encoder->dev->dev_private;
  634. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_ON);
  635. if (rdev->is_atom_bios)
  636. radeon_atom_output_lock(encoder, true);
  637. else
  638. radeon_combios_output_lock(encoder, true);
  639. }
  640. static void radeon_legacy_tmds_int_mode_set(struct drm_encoder *encoder,
  641. struct drm_display_mode *mode,
  642. struct drm_display_mode *adjusted_mode)
  643. {
  644. struct drm_device *dev = encoder->dev;
  645. struct radeon_device *rdev = dev->dev_private;
  646. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  647. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  648. uint32_t tmp, tmds_pll_cntl, tmds_transmitter_cntl, fp_gen_cntl;
  649. int i;
  650. DRM_DEBUG_KMS("\n");
  651. tmp = tmds_pll_cntl = RREG32(RADEON_TMDS_PLL_CNTL);
  652. tmp &= 0xfffff;
  653. if (rdev->family == CHIP_RV280) {
  654. /* bit 22 of TMDS_PLL_CNTL is read-back inverted */
  655. tmp ^= (1 << 22);
  656. tmds_pll_cntl ^= (1 << 22);
  657. }
  658. if (radeon_encoder->enc_priv) {
  659. struct radeon_encoder_int_tmds *tmds = (struct radeon_encoder_int_tmds *)radeon_encoder->enc_priv;
  660. for (i = 0; i < 4; i++) {
  661. if (tmds->tmds_pll[i].freq == 0)
  662. break;
  663. if ((uint32_t)(mode->clock / 10) < tmds->tmds_pll[i].freq) {
  664. tmp = tmds->tmds_pll[i].value ;
  665. break;
  666. }
  667. }
  668. }
  669. if (ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV280)) {
  670. if (tmp & 0xfff00000)
  671. tmds_pll_cntl = tmp;
  672. else {
  673. tmds_pll_cntl &= 0xfff00000;
  674. tmds_pll_cntl |= tmp;
  675. }
  676. } else
  677. tmds_pll_cntl = tmp;
  678. tmds_transmitter_cntl = RREG32(RADEON_TMDS_TRANSMITTER_CNTL) &
  679. ~(RADEON_TMDS_TRANSMITTER_PLLRST);
  680. if (rdev->family == CHIP_R200 ||
  681. rdev->family == CHIP_R100 ||
  682. ASIC_IS_R300(rdev))
  683. tmds_transmitter_cntl &= ~(RADEON_TMDS_TRANSMITTER_PLLEN);
  684. else /* RV chips got this bit reversed */
  685. tmds_transmitter_cntl |= RADEON_TMDS_TRANSMITTER_PLLEN;
  686. fp_gen_cntl = (RREG32(RADEON_FP_GEN_CNTL) |
  687. (RADEON_FP_CRTC_DONT_SHADOW_VPAR |
  688. RADEON_FP_CRTC_DONT_SHADOW_HEND));
  689. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  690. fp_gen_cntl &= ~(RADEON_FP_RMX_HVSYNC_CONTROL_EN |
  691. RADEON_FP_DFP_SYNC_SEL |
  692. RADEON_FP_CRT_SYNC_SEL |
  693. RADEON_FP_CRTC_LOCK_8DOT |
  694. RADEON_FP_USE_SHADOW_EN |
  695. RADEON_FP_CRTC_USE_SHADOW_VEND |
  696. RADEON_FP_CRT_SYNC_ALT);
  697. if (1) /* FIXME rgbBits == 8 */
  698. fp_gen_cntl |= RADEON_FP_PANEL_FORMAT; /* 24 bit format */
  699. else
  700. fp_gen_cntl &= ~RADEON_FP_PANEL_FORMAT;/* 18 bit format */
  701. if (radeon_crtc->crtc_id == 0) {
  702. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  703. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  704. if (radeon_encoder->rmx_type != RMX_OFF)
  705. fp_gen_cntl |= R200_FP_SOURCE_SEL_RMX;
  706. else
  707. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC1;
  708. } else
  709. fp_gen_cntl &= ~RADEON_FP_SEL_CRTC2;
  710. } else {
  711. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  712. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  713. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC2;
  714. } else
  715. fp_gen_cntl |= RADEON_FP_SEL_CRTC2;
  716. }
  717. WREG32(RADEON_TMDS_PLL_CNTL, tmds_pll_cntl);
  718. WREG32(RADEON_TMDS_TRANSMITTER_CNTL, tmds_transmitter_cntl);
  719. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  720. if (rdev->is_atom_bios)
  721. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  722. else
  723. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  724. }
  725. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_int_helper_funcs = {
  726. .dpms = radeon_legacy_tmds_int_dpms,
  727. .mode_fixup = radeon_legacy_mode_fixup,
  728. .prepare = radeon_legacy_tmds_int_prepare,
  729. .mode_set = radeon_legacy_tmds_int_mode_set,
  730. .commit = radeon_legacy_tmds_int_commit,
  731. .disable = radeon_legacy_encoder_disable,
  732. };
  733. static const struct drm_encoder_funcs radeon_legacy_tmds_int_enc_funcs = {
  734. .destroy = radeon_enc_destroy,
  735. };
  736. static void radeon_legacy_tmds_ext_dpms(struct drm_encoder *encoder, int mode)
  737. {
  738. struct drm_device *dev = encoder->dev;
  739. struct radeon_device *rdev = dev->dev_private;
  740. uint32_t fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  741. DRM_DEBUG_KMS("\n");
  742. switch (mode) {
  743. case DRM_MODE_DPMS_ON:
  744. fp2_gen_cntl &= ~RADEON_FP2_BLANK_EN;
  745. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  746. break;
  747. case DRM_MODE_DPMS_STANDBY:
  748. case DRM_MODE_DPMS_SUSPEND:
  749. case DRM_MODE_DPMS_OFF:
  750. fp2_gen_cntl |= RADEON_FP2_BLANK_EN;
  751. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  752. break;
  753. }
  754. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  755. if (rdev->is_atom_bios)
  756. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  757. else
  758. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  759. }
  760. static void radeon_legacy_tmds_ext_prepare(struct drm_encoder *encoder)
  761. {
  762. struct radeon_device *rdev = encoder->dev->dev_private;
  763. if (rdev->is_atom_bios)
  764. radeon_atom_output_lock(encoder, true);
  765. else
  766. radeon_combios_output_lock(encoder, true);
  767. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_OFF);
  768. }
  769. static void radeon_legacy_tmds_ext_commit(struct drm_encoder *encoder)
  770. {
  771. struct radeon_device *rdev = encoder->dev->dev_private;
  772. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_ON);
  773. if (rdev->is_atom_bios)
  774. radeon_atom_output_lock(encoder, false);
  775. else
  776. radeon_combios_output_lock(encoder, false);
  777. }
  778. static void radeon_legacy_tmds_ext_mode_set(struct drm_encoder *encoder,
  779. struct drm_display_mode *mode,
  780. struct drm_display_mode *adjusted_mode)
  781. {
  782. struct drm_device *dev = encoder->dev;
  783. struct radeon_device *rdev = dev->dev_private;
  784. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  785. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  786. uint32_t fp2_gen_cntl;
  787. DRM_DEBUG_KMS("\n");
  788. if (rdev->is_atom_bios) {
  789. radeon_encoder->pixel_clock = adjusted_mode->clock;
  790. atombios_dvo_setup(encoder, ATOM_ENABLE);
  791. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  792. } else {
  793. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  794. if (1) /* FIXME rgbBits == 8 */
  795. fp2_gen_cntl |= RADEON_FP2_PANEL_FORMAT; /* 24 bit format, */
  796. else
  797. fp2_gen_cntl &= ~RADEON_FP2_PANEL_FORMAT;/* 18 bit format, */
  798. fp2_gen_cntl &= ~(RADEON_FP2_ON |
  799. RADEON_FP2_DVO_EN |
  800. RADEON_FP2_DVO_RATE_SEL_SDR);
  801. /* XXX: these are oem specific */
  802. if (ASIC_IS_R300(rdev)) {
  803. if ((dev->pdev->device == 0x4850) &&
  804. (dev->pdev->subsystem_vendor == 0x1028) &&
  805. (dev->pdev->subsystem_device == 0x2001)) /* Dell Inspiron 8600 */
  806. fp2_gen_cntl |= R300_FP2_DVO_CLOCK_MODE_SINGLE;
  807. else
  808. fp2_gen_cntl |= RADEON_FP2_PAD_FLOP_EN | R300_FP2_DVO_CLOCK_MODE_SINGLE;
  809. /*if (mode->clock > 165000)
  810. fp2_gen_cntl |= R300_FP2_DVO_DUAL_CHANNEL_EN;*/
  811. }
  812. if (!radeon_combios_external_tmds_setup(encoder))
  813. radeon_external_tmds_setup(encoder);
  814. }
  815. if (radeon_crtc->crtc_id == 0) {
  816. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  817. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  818. if (radeon_encoder->rmx_type != RMX_OFF)
  819. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_RMX;
  820. else
  821. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC1;
  822. } else
  823. fp2_gen_cntl &= ~RADEON_FP2_SRC_SEL_CRTC2;
  824. } else {
  825. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  826. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  827. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  828. } else
  829. fp2_gen_cntl |= RADEON_FP2_SRC_SEL_CRTC2;
  830. }
  831. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  832. if (rdev->is_atom_bios)
  833. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  834. else
  835. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  836. }
  837. static void radeon_ext_tmds_enc_destroy(struct drm_encoder *encoder)
  838. {
  839. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  840. /* don't destroy the i2c bus record here, this will be done in radeon_i2c_fini */
  841. kfree(radeon_encoder->enc_priv);
  842. drm_encoder_cleanup(encoder);
  843. kfree(radeon_encoder);
  844. }
  845. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_ext_helper_funcs = {
  846. .dpms = radeon_legacy_tmds_ext_dpms,
  847. .mode_fixup = radeon_legacy_mode_fixup,
  848. .prepare = radeon_legacy_tmds_ext_prepare,
  849. .mode_set = radeon_legacy_tmds_ext_mode_set,
  850. .commit = radeon_legacy_tmds_ext_commit,
  851. .disable = radeon_legacy_encoder_disable,
  852. };
  853. static const struct drm_encoder_funcs radeon_legacy_tmds_ext_enc_funcs = {
  854. .destroy = radeon_ext_tmds_enc_destroy,
  855. };
  856. static void radeon_legacy_tv_dac_dpms(struct drm_encoder *encoder, int mode)
  857. {
  858. struct drm_device *dev = encoder->dev;
  859. struct radeon_device *rdev = dev->dev_private;
  860. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  861. uint32_t fp2_gen_cntl = 0, crtc2_gen_cntl = 0, tv_dac_cntl = 0;
  862. uint32_t tv_master_cntl = 0;
  863. bool is_tv;
  864. DRM_DEBUG_KMS("\n");
  865. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  866. if (rdev->family == CHIP_R200)
  867. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  868. else {
  869. if (is_tv)
  870. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  871. else
  872. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  873. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  874. }
  875. switch (mode) {
  876. case DRM_MODE_DPMS_ON:
  877. if (rdev->family == CHIP_R200) {
  878. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  879. } else {
  880. if (is_tv)
  881. tv_master_cntl |= RADEON_TV_ON;
  882. else
  883. crtc2_gen_cntl |= RADEON_CRTC2_CRT2_ON;
  884. if (rdev->family == CHIP_R420 ||
  885. rdev->family == CHIP_R423 ||
  886. rdev->family == CHIP_RV410)
  887. tv_dac_cntl &= ~(R420_TV_DAC_RDACPD |
  888. R420_TV_DAC_GDACPD |
  889. R420_TV_DAC_BDACPD |
  890. RADEON_TV_DAC_BGSLEEP);
  891. else
  892. tv_dac_cntl &= ~(RADEON_TV_DAC_RDACPD |
  893. RADEON_TV_DAC_GDACPD |
  894. RADEON_TV_DAC_BDACPD |
  895. RADEON_TV_DAC_BGSLEEP);
  896. }
  897. break;
  898. case DRM_MODE_DPMS_STANDBY:
  899. case DRM_MODE_DPMS_SUSPEND:
  900. case DRM_MODE_DPMS_OFF:
  901. if (rdev->family == CHIP_R200)
  902. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  903. else {
  904. if (is_tv)
  905. tv_master_cntl &= ~RADEON_TV_ON;
  906. else
  907. crtc2_gen_cntl &= ~RADEON_CRTC2_CRT2_ON;
  908. if (rdev->family == CHIP_R420 ||
  909. rdev->family == CHIP_R423 ||
  910. rdev->family == CHIP_RV410)
  911. tv_dac_cntl |= (R420_TV_DAC_RDACPD |
  912. R420_TV_DAC_GDACPD |
  913. R420_TV_DAC_BDACPD |
  914. RADEON_TV_DAC_BGSLEEP);
  915. else
  916. tv_dac_cntl |= (RADEON_TV_DAC_RDACPD |
  917. RADEON_TV_DAC_GDACPD |
  918. RADEON_TV_DAC_BDACPD |
  919. RADEON_TV_DAC_BGSLEEP);
  920. }
  921. break;
  922. }
  923. if (rdev->family == CHIP_R200) {
  924. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  925. } else {
  926. if (is_tv)
  927. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  928. /* handled in radeon_crtc_dpms() */
  929. else if (!(rdev->flags & RADEON_SINGLE_CRTC))
  930. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  931. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  932. }
  933. if (rdev->is_atom_bios)
  934. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  935. else
  936. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  937. }
  938. static void radeon_legacy_tv_dac_prepare(struct drm_encoder *encoder)
  939. {
  940. struct radeon_device *rdev = encoder->dev->dev_private;
  941. if (rdev->is_atom_bios)
  942. radeon_atom_output_lock(encoder, true);
  943. else
  944. radeon_combios_output_lock(encoder, true);
  945. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  946. }
  947. static void radeon_legacy_tv_dac_commit(struct drm_encoder *encoder)
  948. {
  949. struct radeon_device *rdev = encoder->dev->dev_private;
  950. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  951. if (rdev->is_atom_bios)
  952. radeon_atom_output_lock(encoder, true);
  953. else
  954. radeon_combios_output_lock(encoder, true);
  955. }
  956. static void radeon_legacy_tv_dac_mode_set(struct drm_encoder *encoder,
  957. struct drm_display_mode *mode,
  958. struct drm_display_mode *adjusted_mode)
  959. {
  960. struct drm_device *dev = encoder->dev;
  961. struct radeon_device *rdev = dev->dev_private;
  962. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  963. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  964. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  965. uint32_t tv_dac_cntl, gpiopad_a = 0, dac2_cntl, disp_output_cntl = 0;
  966. uint32_t disp_hw_debug = 0, fp2_gen_cntl = 0, disp_tv_out_cntl = 0;
  967. bool is_tv = false;
  968. DRM_DEBUG_KMS("\n");
  969. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  970. if (rdev->family != CHIP_R200) {
  971. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  972. if (rdev->family == CHIP_R420 ||
  973. rdev->family == CHIP_R423 ||
  974. rdev->family == CHIP_RV410) {
  975. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  976. RADEON_TV_DAC_BGADJ_MASK |
  977. R420_TV_DAC_DACADJ_MASK |
  978. R420_TV_DAC_RDACPD |
  979. R420_TV_DAC_GDACPD |
  980. R420_TV_DAC_BDACPD |
  981. R420_TV_DAC_TVENABLE);
  982. } else {
  983. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  984. RADEON_TV_DAC_BGADJ_MASK |
  985. RADEON_TV_DAC_DACADJ_MASK |
  986. RADEON_TV_DAC_RDACPD |
  987. RADEON_TV_DAC_GDACPD |
  988. RADEON_TV_DAC_BDACPD);
  989. }
  990. tv_dac_cntl |= RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD;
  991. if (is_tv) {
  992. if (tv_dac->tv_std == TV_STD_NTSC ||
  993. tv_dac->tv_std == TV_STD_NTSC_J ||
  994. tv_dac->tv_std == TV_STD_PAL_M ||
  995. tv_dac->tv_std == TV_STD_PAL_60)
  996. tv_dac_cntl |= tv_dac->ntsc_tvdac_adj;
  997. else
  998. tv_dac_cntl |= tv_dac->pal_tvdac_adj;
  999. if (tv_dac->tv_std == TV_STD_NTSC ||
  1000. tv_dac->tv_std == TV_STD_NTSC_J)
  1001. tv_dac_cntl |= RADEON_TV_DAC_STD_NTSC;
  1002. else
  1003. tv_dac_cntl |= RADEON_TV_DAC_STD_PAL;
  1004. } else
  1005. tv_dac_cntl |= (RADEON_TV_DAC_STD_PS2 |
  1006. tv_dac->ps2_tvdac_adj);
  1007. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1008. }
  1009. if (ASIC_IS_R300(rdev)) {
  1010. gpiopad_a = RREG32(RADEON_GPIOPAD_A) | 1;
  1011. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  1012. } else if (rdev->family != CHIP_R200)
  1013. disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  1014. else if (rdev->family == CHIP_R200)
  1015. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  1016. if (rdev->family >= CHIP_R200)
  1017. disp_tv_out_cntl = RREG32(RADEON_DISP_TV_OUT_CNTL);
  1018. if (is_tv) {
  1019. uint32_t dac_cntl;
  1020. dac_cntl = RREG32(RADEON_DAC_CNTL);
  1021. dac_cntl &= ~RADEON_DAC_TVO_EN;
  1022. WREG32(RADEON_DAC_CNTL, dac_cntl);
  1023. if (ASIC_IS_R300(rdev))
  1024. gpiopad_a = RREG32(RADEON_GPIOPAD_A) & ~1;
  1025. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~RADEON_DAC2_DAC2_CLK_SEL;
  1026. if (radeon_crtc->crtc_id == 0) {
  1027. if (ASIC_IS_R300(rdev)) {
  1028. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1029. disp_output_cntl |= (RADEON_DISP_TVDAC_SOURCE_CRTC |
  1030. RADEON_DISP_TV_SOURCE_CRTC);
  1031. }
  1032. if (rdev->family >= CHIP_R200) {
  1033. disp_tv_out_cntl &= ~RADEON_DISP_TV_PATH_SRC_CRTC2;
  1034. } else {
  1035. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  1036. }
  1037. } else {
  1038. if (ASIC_IS_R300(rdev)) {
  1039. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1040. disp_output_cntl |= RADEON_DISP_TV_SOURCE_CRTC;
  1041. }
  1042. if (rdev->family >= CHIP_R200) {
  1043. disp_tv_out_cntl |= RADEON_DISP_TV_PATH_SRC_CRTC2;
  1044. } else {
  1045. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  1046. }
  1047. }
  1048. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  1049. } else {
  1050. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC2_CLK_SEL;
  1051. if (radeon_crtc->crtc_id == 0) {
  1052. if (ASIC_IS_R300(rdev)) {
  1053. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1054. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC;
  1055. } else if (rdev->family == CHIP_R200) {
  1056. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  1057. RADEON_FP2_DVO_RATE_SEL_SDR);
  1058. } else
  1059. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  1060. } else {
  1061. if (ASIC_IS_R300(rdev)) {
  1062. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1063. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1064. } else if (rdev->family == CHIP_R200) {
  1065. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  1066. RADEON_FP2_DVO_RATE_SEL_SDR);
  1067. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  1068. } else
  1069. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  1070. }
  1071. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  1072. }
  1073. if (ASIC_IS_R300(rdev)) {
  1074. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1075. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1076. } else if (rdev->family != CHIP_R200)
  1077. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1078. else if (rdev->family == CHIP_R200)
  1079. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  1080. if (rdev->family >= CHIP_R200)
  1081. WREG32(RADEON_DISP_TV_OUT_CNTL, disp_tv_out_cntl);
  1082. if (is_tv)
  1083. radeon_legacy_tv_mode_set(encoder, mode, adjusted_mode);
  1084. if (rdev->is_atom_bios)
  1085. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1086. else
  1087. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1088. }
  1089. static bool r300_legacy_tv_detect(struct drm_encoder *encoder,
  1090. struct drm_connector *connector)
  1091. {
  1092. struct drm_device *dev = encoder->dev;
  1093. struct radeon_device *rdev = dev->dev_private;
  1094. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  1095. uint32_t disp_output_cntl, gpiopad_a, tmp;
  1096. bool found = false;
  1097. /* save regs needed */
  1098. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  1099. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1100. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1101. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  1102. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1103. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  1104. WREG32_P(RADEON_GPIOPAD_A, 0, ~1);
  1105. WREG32(RADEON_DAC_CNTL2, RADEON_DAC2_DAC2_CLK_SEL);
  1106. WREG32(RADEON_CRTC2_GEN_CNTL,
  1107. RADEON_CRTC2_CRT2_ON | RADEON_CRTC2_VSYNC_TRISTAT);
  1108. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1109. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1110. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  1111. WREG32(RADEON_DAC_EXT_CNTL,
  1112. RADEON_DAC2_FORCE_BLANK_OFF_EN |
  1113. RADEON_DAC2_FORCE_DATA_EN |
  1114. RADEON_DAC_FORCE_DATA_SEL_RGB |
  1115. (0xec << RADEON_DAC_FORCE_DATA_SHIFT));
  1116. WREG32(RADEON_TV_DAC_CNTL,
  1117. RADEON_TV_DAC_STD_NTSC |
  1118. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  1119. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  1120. RREG32(RADEON_TV_DAC_CNTL);
  1121. mdelay(4);
  1122. WREG32(RADEON_TV_DAC_CNTL,
  1123. RADEON_TV_DAC_NBLANK |
  1124. RADEON_TV_DAC_NHOLD |
  1125. RADEON_TV_MONITOR_DETECT_EN |
  1126. RADEON_TV_DAC_STD_NTSC |
  1127. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  1128. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  1129. RREG32(RADEON_TV_DAC_CNTL);
  1130. mdelay(6);
  1131. tmp = RREG32(RADEON_TV_DAC_CNTL);
  1132. if ((tmp & RADEON_TV_DAC_GDACDET) != 0) {
  1133. found = true;
  1134. DRM_DEBUG_KMS("S-video TV connection detected\n");
  1135. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  1136. found = true;
  1137. DRM_DEBUG_KMS("Composite TV connection detected\n");
  1138. }
  1139. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1140. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  1141. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1142. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1143. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1144. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1145. return found;
  1146. }
  1147. static bool radeon_legacy_tv_detect(struct drm_encoder *encoder,
  1148. struct drm_connector *connector)
  1149. {
  1150. struct drm_device *dev = encoder->dev;
  1151. struct radeon_device *rdev = dev->dev_private;
  1152. uint32_t tv_dac_cntl, dac_cntl2;
  1153. uint32_t config_cntl, tv_pre_dac_mux_cntl, tv_master_cntl, tmp;
  1154. bool found = false;
  1155. if (ASIC_IS_R300(rdev))
  1156. return r300_legacy_tv_detect(encoder, connector);
  1157. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1158. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  1159. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1160. config_cntl = RREG32(RADEON_CONFIG_CNTL);
  1161. tv_pre_dac_mux_cntl = RREG32(RADEON_TV_PRE_DAC_MUX_CNTL);
  1162. tmp = dac_cntl2 & ~RADEON_DAC2_DAC2_CLK_SEL;
  1163. WREG32(RADEON_DAC_CNTL2, tmp);
  1164. tmp = tv_master_cntl | RADEON_TV_ON;
  1165. tmp &= ~(RADEON_TV_ASYNC_RST |
  1166. RADEON_RESTART_PHASE_FIX |
  1167. RADEON_CRT_FIFO_CE_EN |
  1168. RADEON_TV_FIFO_CE_EN |
  1169. RADEON_RE_SYNC_NOW_SEL_MASK);
  1170. tmp |= RADEON_TV_FIFO_ASYNC_RST | RADEON_CRT_ASYNC_RST;
  1171. WREG32(RADEON_TV_MASTER_CNTL, tmp);
  1172. tmp = RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD |
  1173. RADEON_TV_MONITOR_DETECT_EN | RADEON_TV_DAC_STD_NTSC |
  1174. (8 << RADEON_TV_DAC_BGADJ_SHIFT);
  1175. if (config_cntl & RADEON_CFG_ATI_REV_ID_MASK)
  1176. tmp |= (4 << RADEON_TV_DAC_DACADJ_SHIFT);
  1177. else
  1178. tmp |= (8 << RADEON_TV_DAC_DACADJ_SHIFT);
  1179. WREG32(RADEON_TV_DAC_CNTL, tmp);
  1180. tmp = RADEON_C_GRN_EN | RADEON_CMP_BLU_EN |
  1181. RADEON_RED_MX_FORCE_DAC_DATA |
  1182. RADEON_GRN_MX_FORCE_DAC_DATA |
  1183. RADEON_BLU_MX_FORCE_DAC_DATA |
  1184. (0x109 << RADEON_TV_FORCE_DAC_DATA_SHIFT);
  1185. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tmp);
  1186. mdelay(3);
  1187. tmp = RREG32(RADEON_TV_DAC_CNTL);
  1188. if (tmp & RADEON_TV_DAC_GDACDET) {
  1189. found = true;
  1190. DRM_DEBUG_KMS("S-video TV connection detected\n");
  1191. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  1192. found = true;
  1193. DRM_DEBUG_KMS("Composite TV connection detected\n");
  1194. }
  1195. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tv_pre_dac_mux_cntl);
  1196. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1197. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  1198. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1199. return found;
  1200. }
  1201. static bool radeon_legacy_ext_dac_detect(struct drm_encoder *encoder,
  1202. struct drm_connector *connector)
  1203. {
  1204. struct drm_device *dev = encoder->dev;
  1205. struct radeon_device *rdev = dev->dev_private;
  1206. uint32_t gpio_monid, fp2_gen_cntl, disp_output_cntl, crtc2_gen_cntl;
  1207. uint32_t disp_lin_trans_grph_a, disp_lin_trans_grph_b, disp_lin_trans_grph_c;
  1208. uint32_t disp_lin_trans_grph_d, disp_lin_trans_grph_e, disp_lin_trans_grph_f;
  1209. uint32_t tmp, crtc2_h_total_disp, crtc2_v_total_disp;
  1210. uint32_t crtc2_h_sync_strt_wid, crtc2_v_sync_strt_wid;
  1211. bool found = false;
  1212. int i;
  1213. /* save the regs we need */
  1214. gpio_monid = RREG32(RADEON_GPIO_MONID);
  1215. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  1216. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  1217. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1218. disp_lin_trans_grph_a = RREG32(RADEON_DISP_LIN_TRANS_GRPH_A);
  1219. disp_lin_trans_grph_b = RREG32(RADEON_DISP_LIN_TRANS_GRPH_B);
  1220. disp_lin_trans_grph_c = RREG32(RADEON_DISP_LIN_TRANS_GRPH_C);
  1221. disp_lin_trans_grph_d = RREG32(RADEON_DISP_LIN_TRANS_GRPH_D);
  1222. disp_lin_trans_grph_e = RREG32(RADEON_DISP_LIN_TRANS_GRPH_E);
  1223. disp_lin_trans_grph_f = RREG32(RADEON_DISP_LIN_TRANS_GRPH_F);
  1224. crtc2_h_total_disp = RREG32(RADEON_CRTC2_H_TOTAL_DISP);
  1225. crtc2_v_total_disp = RREG32(RADEON_CRTC2_V_TOTAL_DISP);
  1226. crtc2_h_sync_strt_wid = RREG32(RADEON_CRTC2_H_SYNC_STRT_WID);
  1227. crtc2_v_sync_strt_wid = RREG32(RADEON_CRTC2_V_SYNC_STRT_WID);
  1228. tmp = RREG32(RADEON_GPIO_MONID);
  1229. tmp &= ~RADEON_GPIO_A_0;
  1230. WREG32(RADEON_GPIO_MONID, tmp);
  1231. WREG32(RADEON_FP2_GEN_CNTL, (RADEON_FP2_ON |
  1232. RADEON_FP2_PANEL_FORMAT |
  1233. R200_FP2_SOURCE_SEL_TRANS_UNIT |
  1234. RADEON_FP2_DVO_EN |
  1235. R200_FP2_DVO_RATE_SEL_SDR));
  1236. WREG32(RADEON_DISP_OUTPUT_CNTL, (RADEON_DISP_DAC_SOURCE_RMX |
  1237. RADEON_DISP_TRANS_MATRIX_GRAPHICS));
  1238. WREG32(RADEON_CRTC2_GEN_CNTL, (RADEON_CRTC2_EN |
  1239. RADEON_CRTC2_DISP_REQ_EN_B));
  1240. WREG32(RADEON_DISP_LIN_TRANS_GRPH_A, 0x00000000);
  1241. WREG32(RADEON_DISP_LIN_TRANS_GRPH_B, 0x000003f0);
  1242. WREG32(RADEON_DISP_LIN_TRANS_GRPH_C, 0x00000000);
  1243. WREG32(RADEON_DISP_LIN_TRANS_GRPH_D, 0x000003f0);
  1244. WREG32(RADEON_DISP_LIN_TRANS_GRPH_E, 0x00000000);
  1245. WREG32(RADEON_DISP_LIN_TRANS_GRPH_F, 0x000003f0);
  1246. WREG32(RADEON_CRTC2_H_TOTAL_DISP, 0x01000008);
  1247. WREG32(RADEON_CRTC2_H_SYNC_STRT_WID, 0x00000800);
  1248. WREG32(RADEON_CRTC2_V_TOTAL_DISP, 0x00080001);
  1249. WREG32(RADEON_CRTC2_V_SYNC_STRT_WID, 0x00000080);
  1250. for (i = 0; i < 200; i++) {
  1251. tmp = RREG32(RADEON_GPIO_MONID);
  1252. if (tmp & RADEON_GPIO_Y_0)
  1253. found = true;
  1254. if (found)
  1255. break;
  1256. if (!drm_can_sleep())
  1257. mdelay(1);
  1258. else
  1259. msleep(1);
  1260. }
  1261. /* restore the regs we used */
  1262. WREG32(RADEON_DISP_LIN_TRANS_GRPH_A, disp_lin_trans_grph_a);
  1263. WREG32(RADEON_DISP_LIN_TRANS_GRPH_B, disp_lin_trans_grph_b);
  1264. WREG32(RADEON_DISP_LIN_TRANS_GRPH_C, disp_lin_trans_grph_c);
  1265. WREG32(RADEON_DISP_LIN_TRANS_GRPH_D, disp_lin_trans_grph_d);
  1266. WREG32(RADEON_DISP_LIN_TRANS_GRPH_E, disp_lin_trans_grph_e);
  1267. WREG32(RADEON_DISP_LIN_TRANS_GRPH_F, disp_lin_trans_grph_f);
  1268. WREG32(RADEON_CRTC2_H_TOTAL_DISP, crtc2_h_total_disp);
  1269. WREG32(RADEON_CRTC2_V_TOTAL_DISP, crtc2_v_total_disp);
  1270. WREG32(RADEON_CRTC2_H_SYNC_STRT_WID, crtc2_h_sync_strt_wid);
  1271. WREG32(RADEON_CRTC2_V_SYNC_STRT_WID, crtc2_v_sync_strt_wid);
  1272. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1273. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1274. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  1275. WREG32(RADEON_GPIO_MONID, gpio_monid);
  1276. return found;
  1277. }
  1278. static enum drm_connector_status radeon_legacy_tv_dac_detect(struct drm_encoder *encoder,
  1279. struct drm_connector *connector)
  1280. {
  1281. struct drm_device *dev = encoder->dev;
  1282. struct radeon_device *rdev = dev->dev_private;
  1283. uint32_t crtc2_gen_cntl = 0, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  1284. uint32_t gpiopad_a = 0, pixclks_cntl, tmp;
  1285. uint32_t disp_output_cntl = 0, disp_hw_debug = 0, crtc_ext_cntl = 0;
  1286. enum drm_connector_status found = connector_status_disconnected;
  1287. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1288. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  1289. bool color = true;
  1290. struct drm_crtc *crtc;
  1291. /* find out if crtc2 is in use or if this encoder is using it */
  1292. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1293. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1294. if ((radeon_crtc->crtc_id == 1) && crtc->enabled) {
  1295. if (encoder->crtc != crtc) {
  1296. return connector_status_disconnected;
  1297. }
  1298. }
  1299. }
  1300. if (connector->connector_type == DRM_MODE_CONNECTOR_SVIDEO ||
  1301. connector->connector_type == DRM_MODE_CONNECTOR_Composite ||
  1302. connector->connector_type == DRM_MODE_CONNECTOR_9PinDIN) {
  1303. bool tv_detect;
  1304. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT))
  1305. return connector_status_disconnected;
  1306. tv_detect = radeon_legacy_tv_detect(encoder, connector);
  1307. if (tv_detect && tv_dac)
  1308. found = connector_status_connected;
  1309. return found;
  1310. }
  1311. /* don't probe if the encoder is being used for something else not CRT related */
  1312. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_CRT_SUPPORT)) {
  1313. DRM_INFO("not detecting due to %08x\n", radeon_encoder->active_device);
  1314. return connector_status_disconnected;
  1315. }
  1316. /* R200 uses an external DAC for secondary DAC */
  1317. if (rdev->family == CHIP_R200) {
  1318. if (radeon_legacy_ext_dac_detect(encoder, connector))
  1319. found = connector_status_connected;
  1320. return found;
  1321. }
  1322. /* save the regs we need */
  1323. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  1324. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1325. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  1326. } else {
  1327. if (ASIC_IS_R300(rdev)) {
  1328. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  1329. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  1330. } else {
  1331. disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  1332. }
  1333. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1334. }
  1335. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1336. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  1337. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1338. tmp = pixclks_cntl & ~(RADEON_PIX2CLK_ALWAYS_ONb
  1339. | RADEON_PIX2CLK_DAC_ALWAYS_ONb);
  1340. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  1341. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1342. tmp = crtc_ext_cntl | RADEON_CRTC_CRT_ON;
  1343. WREG32(RADEON_CRTC_EXT_CNTL, tmp);
  1344. } else {
  1345. tmp = crtc2_gen_cntl & ~RADEON_CRTC2_PIX_WIDTH_MASK;
  1346. tmp |= RADEON_CRTC2_CRT2_ON |
  1347. (2 << RADEON_CRTC2_PIX_WIDTH_SHIFT);
  1348. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  1349. if (ASIC_IS_R300(rdev)) {
  1350. WREG32_P(RADEON_GPIOPAD_A, 1, ~1);
  1351. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1352. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1353. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  1354. } else {
  1355. tmp = disp_hw_debug & ~RADEON_CRT2_DISP1_SEL;
  1356. WREG32(RADEON_DISP_HW_DEBUG, tmp);
  1357. }
  1358. }
  1359. tmp = RADEON_TV_DAC_NBLANK |
  1360. RADEON_TV_DAC_NHOLD |
  1361. RADEON_TV_MONITOR_DETECT_EN |
  1362. RADEON_TV_DAC_STD_PS2;
  1363. WREG32(RADEON_TV_DAC_CNTL, tmp);
  1364. tmp = RADEON_DAC2_FORCE_BLANK_OFF_EN |
  1365. RADEON_DAC2_FORCE_DATA_EN;
  1366. if (color)
  1367. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  1368. else
  1369. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  1370. if (ASIC_IS_R300(rdev))
  1371. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  1372. else
  1373. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  1374. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  1375. tmp = dac_cntl2 | RADEON_DAC2_DAC2_CLK_SEL | RADEON_DAC2_CMP_EN;
  1376. WREG32(RADEON_DAC_CNTL2, tmp);
  1377. mdelay(10);
  1378. if (ASIC_IS_R300(rdev)) {
  1379. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUT_B)
  1380. found = connector_status_connected;
  1381. } else {
  1382. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUTPUT)
  1383. found = connector_status_connected;
  1384. }
  1385. /* restore regs we used */
  1386. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1387. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  1388. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1389. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1390. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  1391. } else {
  1392. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1393. if (ASIC_IS_R300(rdev)) {
  1394. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1395. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1396. } else {
  1397. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1398. }
  1399. }
  1400. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  1401. return found;
  1402. }
  1403. static const struct drm_encoder_helper_funcs radeon_legacy_tv_dac_helper_funcs = {
  1404. .dpms = radeon_legacy_tv_dac_dpms,
  1405. .mode_fixup = radeon_legacy_mode_fixup,
  1406. .prepare = radeon_legacy_tv_dac_prepare,
  1407. .mode_set = radeon_legacy_tv_dac_mode_set,
  1408. .commit = radeon_legacy_tv_dac_commit,
  1409. .detect = radeon_legacy_tv_dac_detect,
  1410. .disable = radeon_legacy_encoder_disable,
  1411. };
  1412. static const struct drm_encoder_funcs radeon_legacy_tv_dac_enc_funcs = {
  1413. .destroy = radeon_enc_destroy,
  1414. };
  1415. static struct radeon_encoder_int_tmds *radeon_legacy_get_tmds_info(struct radeon_encoder *encoder)
  1416. {
  1417. struct drm_device *dev = encoder->base.dev;
  1418. struct radeon_device *rdev = dev->dev_private;
  1419. struct radeon_encoder_int_tmds *tmds = NULL;
  1420. bool ret;
  1421. tmds = kzalloc(sizeof(struct radeon_encoder_int_tmds), GFP_KERNEL);
  1422. if (!tmds)
  1423. return NULL;
  1424. if (rdev->is_atom_bios)
  1425. ret = radeon_atombios_get_tmds_info(encoder, tmds);
  1426. else
  1427. ret = radeon_legacy_get_tmds_info_from_combios(encoder, tmds);
  1428. if (ret == false)
  1429. radeon_legacy_get_tmds_info_from_table(encoder, tmds);
  1430. return tmds;
  1431. }
  1432. static struct radeon_encoder_ext_tmds *radeon_legacy_get_ext_tmds_info(struct radeon_encoder *encoder)
  1433. {
  1434. struct drm_device *dev = encoder->base.dev;
  1435. struct radeon_device *rdev = dev->dev_private;
  1436. struct radeon_encoder_ext_tmds *tmds = NULL;
  1437. bool ret;
  1438. if (rdev->is_atom_bios)
  1439. return NULL;
  1440. tmds = kzalloc(sizeof(struct radeon_encoder_ext_tmds), GFP_KERNEL);
  1441. if (!tmds)
  1442. return NULL;
  1443. ret = radeon_legacy_get_ext_tmds_info_from_combios(encoder, tmds);
  1444. if (ret == false)
  1445. radeon_legacy_get_ext_tmds_info_from_table(encoder, tmds);
  1446. return tmds;
  1447. }
  1448. void
  1449. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum, uint32_t supported_device)
  1450. {
  1451. struct radeon_device *rdev = dev->dev_private;
  1452. struct drm_encoder *encoder;
  1453. struct radeon_encoder *radeon_encoder;
  1454. /* see if we already added it */
  1455. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1456. radeon_encoder = to_radeon_encoder(encoder);
  1457. if (radeon_encoder->encoder_enum == encoder_enum) {
  1458. radeon_encoder->devices |= supported_device;
  1459. return;
  1460. }
  1461. }
  1462. /* add a new one */
  1463. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1464. if (!radeon_encoder)
  1465. return;
  1466. encoder = &radeon_encoder->base;
  1467. if (rdev->flags & RADEON_SINGLE_CRTC)
  1468. encoder->possible_crtcs = 0x1;
  1469. else
  1470. encoder->possible_crtcs = 0x3;
  1471. radeon_encoder->enc_priv = NULL;
  1472. radeon_encoder->encoder_enum = encoder_enum;
  1473. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1474. radeon_encoder->devices = supported_device;
  1475. radeon_encoder->rmx_type = RMX_OFF;
  1476. switch (radeon_encoder->encoder_id) {
  1477. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1478. encoder->possible_crtcs = 0x1;
  1479. drm_encoder_init(dev, encoder, &radeon_legacy_lvds_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1480. drm_encoder_helper_add(encoder, &radeon_legacy_lvds_helper_funcs);
  1481. if (rdev->is_atom_bios)
  1482. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1483. else
  1484. radeon_encoder->enc_priv = radeon_combios_get_lvds_info(radeon_encoder);
  1485. radeon_encoder->rmx_type = RMX_FULL;
  1486. break;
  1487. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1488. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_int_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1489. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_int_helper_funcs);
  1490. radeon_encoder->enc_priv = radeon_legacy_get_tmds_info(radeon_encoder);
  1491. break;
  1492. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1493. drm_encoder_init(dev, encoder, &radeon_legacy_primary_dac_enc_funcs, DRM_MODE_ENCODER_DAC);
  1494. drm_encoder_helper_add(encoder, &radeon_legacy_primary_dac_helper_funcs);
  1495. if (rdev->is_atom_bios)
  1496. radeon_encoder->enc_priv = radeon_atombios_get_primary_dac_info(radeon_encoder);
  1497. else
  1498. radeon_encoder->enc_priv = radeon_combios_get_primary_dac_info(radeon_encoder);
  1499. break;
  1500. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1501. drm_encoder_init(dev, encoder, &radeon_legacy_tv_dac_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1502. drm_encoder_helper_add(encoder, &radeon_legacy_tv_dac_helper_funcs);
  1503. if (rdev->is_atom_bios)
  1504. radeon_encoder->enc_priv = radeon_atombios_get_tv_dac_info(radeon_encoder);
  1505. else
  1506. radeon_encoder->enc_priv = radeon_combios_get_tv_dac_info(radeon_encoder);
  1507. break;
  1508. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1509. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_ext_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1510. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_ext_helper_funcs);
  1511. if (!rdev->is_atom_bios)
  1512. radeon_encoder->enc_priv = radeon_legacy_get_ext_tmds_info(radeon_encoder);
  1513. break;
  1514. }
  1515. }