radeon_irq.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400
  1. /* radeon_irq.c -- IRQ handling for radeon -*- linux-c -*- */
  2. /*
  3. * Copyright (C) The Weather Channel, Inc. 2002. All Rights Reserved.
  4. *
  5. * The Weather Channel (TM) funded Tungsten Graphics to develop the
  6. * initial release of the Radeon 8500 driver under the XFree86 license.
  7. * This notice must be preserved.
  8. *
  9. * Permission is hereby granted, free of charge, to any person obtaining a
  10. * copy of this software and associated documentation files (the "Software"),
  11. * to deal in the Software without restriction, including without limitation
  12. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  13. * and/or sell copies of the Software, and to permit persons to whom the
  14. * Software is furnished to do so, subject to the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the next
  17. * paragraph) shall be included in all copies or substantial portions of the
  18. * Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  21. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  22. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  23. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  24. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  25. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  26. * DEALINGS IN THE SOFTWARE.
  27. *
  28. * Authors:
  29. * Keith Whitwell <keith@tungstengraphics.com>
  30. * Michel D�zer <michel@daenzer.net>
  31. */
  32. #include <drm/drmP.h>
  33. #include <drm/radeon_drm.h>
  34. #include "radeon_drv.h"
  35. void radeon_irq_set_state(struct drm_device *dev, u32 mask, int state)
  36. {
  37. drm_radeon_private_t *dev_priv = dev->dev_private;
  38. if (state)
  39. dev_priv->irq_enable_reg |= mask;
  40. else
  41. dev_priv->irq_enable_reg &= ~mask;
  42. if (dev->irq_enabled)
  43. RADEON_WRITE(RADEON_GEN_INT_CNTL, dev_priv->irq_enable_reg);
  44. }
  45. static void r500_vbl_irq_set_state(struct drm_device *dev, u32 mask, int state)
  46. {
  47. drm_radeon_private_t *dev_priv = dev->dev_private;
  48. if (state)
  49. dev_priv->r500_disp_irq_reg |= mask;
  50. else
  51. dev_priv->r500_disp_irq_reg &= ~mask;
  52. if (dev->irq_enabled)
  53. RADEON_WRITE(R500_DxMODE_INT_MASK, dev_priv->r500_disp_irq_reg);
  54. }
  55. int radeon_enable_vblank(struct drm_device *dev, int crtc)
  56. {
  57. drm_radeon_private_t *dev_priv = dev->dev_private;
  58. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600) {
  59. switch (crtc) {
  60. case 0:
  61. r500_vbl_irq_set_state(dev, R500_D1MODE_INT_MASK, 1);
  62. break;
  63. case 1:
  64. r500_vbl_irq_set_state(dev, R500_D2MODE_INT_MASK, 1);
  65. break;
  66. default:
  67. DRM_ERROR("tried to enable vblank on non-existent crtc %d\n",
  68. crtc);
  69. return -EINVAL;
  70. }
  71. } else {
  72. switch (crtc) {
  73. case 0:
  74. radeon_irq_set_state(dev, RADEON_CRTC_VBLANK_MASK, 1);
  75. break;
  76. case 1:
  77. radeon_irq_set_state(dev, RADEON_CRTC2_VBLANK_MASK, 1);
  78. break;
  79. default:
  80. DRM_ERROR("tried to enable vblank on non-existent crtc %d\n",
  81. crtc);
  82. return -EINVAL;
  83. }
  84. }
  85. return 0;
  86. }
  87. void radeon_disable_vblank(struct drm_device *dev, int crtc)
  88. {
  89. drm_radeon_private_t *dev_priv = dev->dev_private;
  90. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600) {
  91. switch (crtc) {
  92. case 0:
  93. r500_vbl_irq_set_state(dev, R500_D1MODE_INT_MASK, 0);
  94. break;
  95. case 1:
  96. r500_vbl_irq_set_state(dev, R500_D2MODE_INT_MASK, 0);
  97. break;
  98. default:
  99. DRM_ERROR("tried to enable vblank on non-existent crtc %d\n",
  100. crtc);
  101. break;
  102. }
  103. } else {
  104. switch (crtc) {
  105. case 0:
  106. radeon_irq_set_state(dev, RADEON_CRTC_VBLANK_MASK, 0);
  107. break;
  108. case 1:
  109. radeon_irq_set_state(dev, RADEON_CRTC2_VBLANK_MASK, 0);
  110. break;
  111. default:
  112. DRM_ERROR("tried to enable vblank on non-existent crtc %d\n",
  113. crtc);
  114. break;
  115. }
  116. }
  117. }
  118. static u32 radeon_acknowledge_irqs(drm_radeon_private_t *dev_priv, u32 *r500_disp_int)
  119. {
  120. u32 irqs = RADEON_READ(RADEON_GEN_INT_STATUS);
  121. u32 irq_mask = RADEON_SW_INT_TEST;
  122. *r500_disp_int = 0;
  123. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600) {
  124. /* vbl interrupts in a different place */
  125. if (irqs & R500_DISPLAY_INT_STATUS) {
  126. /* if a display interrupt */
  127. u32 disp_irq;
  128. disp_irq = RADEON_READ(R500_DISP_INTERRUPT_STATUS);
  129. *r500_disp_int = disp_irq;
  130. if (disp_irq & R500_D1_VBLANK_INTERRUPT)
  131. RADEON_WRITE(R500_D1MODE_VBLANK_STATUS, R500_VBLANK_ACK);
  132. if (disp_irq & R500_D2_VBLANK_INTERRUPT)
  133. RADEON_WRITE(R500_D2MODE_VBLANK_STATUS, R500_VBLANK_ACK);
  134. }
  135. irq_mask |= R500_DISPLAY_INT_STATUS;
  136. } else
  137. irq_mask |= RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT;
  138. irqs &= irq_mask;
  139. if (irqs)
  140. RADEON_WRITE(RADEON_GEN_INT_STATUS, irqs);
  141. return irqs;
  142. }
  143. /* Interrupts - Used for device synchronization and flushing in the
  144. * following circumstances:
  145. *
  146. * - Exclusive FB access with hw idle:
  147. * - Wait for GUI Idle (?) interrupt, then do normal flush.
  148. *
  149. * - Frame throttling, NV_fence:
  150. * - Drop marker irq's into command stream ahead of time.
  151. * - Wait on irq's with lock *not held*
  152. * - Check each for termination condition
  153. *
  154. * - Internally in cp_getbuffer, etc:
  155. * - as above, but wait with lock held???
  156. *
  157. * NOTE: These functions are misleadingly named -- the irq's aren't
  158. * tied to dma at all, this is just a hangover from dri prehistory.
  159. */
  160. irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS)
  161. {
  162. struct drm_device *dev = (struct drm_device *) arg;
  163. drm_radeon_private_t *dev_priv =
  164. (drm_radeon_private_t *) dev->dev_private;
  165. u32 stat;
  166. u32 r500_disp_int;
  167. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  168. return IRQ_NONE;
  169. /* Only consider the bits we're interested in - others could be used
  170. * outside the DRM
  171. */
  172. stat = radeon_acknowledge_irqs(dev_priv, &r500_disp_int);
  173. if (!stat)
  174. return IRQ_NONE;
  175. stat &= dev_priv->irq_enable_reg;
  176. /* SW interrupt */
  177. if (stat & RADEON_SW_INT_TEST)
  178. DRM_WAKEUP(&dev_priv->swi_queue);
  179. /* VBLANK interrupt */
  180. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600) {
  181. if (r500_disp_int & R500_D1_VBLANK_INTERRUPT)
  182. drm_handle_vblank(dev, 0);
  183. if (r500_disp_int & R500_D2_VBLANK_INTERRUPT)
  184. drm_handle_vblank(dev, 1);
  185. } else {
  186. if (stat & RADEON_CRTC_VBLANK_STAT)
  187. drm_handle_vblank(dev, 0);
  188. if (stat & RADEON_CRTC2_VBLANK_STAT)
  189. drm_handle_vblank(dev, 1);
  190. }
  191. return IRQ_HANDLED;
  192. }
  193. static int radeon_emit_irq(struct drm_device * dev)
  194. {
  195. drm_radeon_private_t *dev_priv = dev->dev_private;
  196. unsigned int ret;
  197. RING_LOCALS;
  198. atomic_inc(&dev_priv->swi_emitted);
  199. ret = atomic_read(&dev_priv->swi_emitted);
  200. BEGIN_RING(4);
  201. OUT_RING_REG(RADEON_LAST_SWI_REG, ret);
  202. OUT_RING_REG(RADEON_GEN_INT_STATUS, RADEON_SW_INT_FIRE);
  203. ADVANCE_RING();
  204. COMMIT_RING();
  205. return ret;
  206. }
  207. static int radeon_wait_irq(struct drm_device * dev, int swi_nr)
  208. {
  209. drm_radeon_private_t *dev_priv =
  210. (drm_radeon_private_t *) dev->dev_private;
  211. int ret = 0;
  212. if (RADEON_READ(RADEON_LAST_SWI_REG) >= swi_nr)
  213. return 0;
  214. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  215. DRM_WAIT_ON(ret, dev_priv->swi_queue, 3 * DRM_HZ,
  216. RADEON_READ(RADEON_LAST_SWI_REG) >= swi_nr);
  217. return ret;
  218. }
  219. u32 radeon_get_vblank_counter(struct drm_device *dev, int crtc)
  220. {
  221. drm_radeon_private_t *dev_priv = dev->dev_private;
  222. if (!dev_priv) {
  223. DRM_ERROR("called with no initialization\n");
  224. return -EINVAL;
  225. }
  226. if (crtc < 0 || crtc > 1) {
  227. DRM_ERROR("Invalid crtc %d\n", crtc);
  228. return -EINVAL;
  229. }
  230. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600) {
  231. if (crtc == 0)
  232. return RADEON_READ(R500_D1CRTC_FRAME_COUNT);
  233. else
  234. return RADEON_READ(R500_D2CRTC_FRAME_COUNT);
  235. } else {
  236. if (crtc == 0)
  237. return RADEON_READ(RADEON_CRTC_CRNT_FRAME);
  238. else
  239. return RADEON_READ(RADEON_CRTC2_CRNT_FRAME);
  240. }
  241. }
  242. /* Needs the lock as it touches the ring.
  243. */
  244. int radeon_irq_emit(struct drm_device *dev, void *data, struct drm_file *file_priv)
  245. {
  246. drm_radeon_private_t *dev_priv = dev->dev_private;
  247. drm_radeon_irq_emit_t *emit = data;
  248. int result;
  249. if (!dev_priv) {
  250. DRM_ERROR("called with no initialization\n");
  251. return -EINVAL;
  252. }
  253. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  254. return -EINVAL;
  255. LOCK_TEST_WITH_RETURN(dev, file_priv);
  256. result = radeon_emit_irq(dev);
  257. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  258. DRM_ERROR("copy_to_user\n");
  259. return -EFAULT;
  260. }
  261. return 0;
  262. }
  263. /* Doesn't need the hardware lock.
  264. */
  265. int radeon_irq_wait(struct drm_device *dev, void *data, struct drm_file *file_priv)
  266. {
  267. drm_radeon_private_t *dev_priv = dev->dev_private;
  268. drm_radeon_irq_wait_t *irqwait = data;
  269. if (!dev_priv) {
  270. DRM_ERROR("called with no initialization\n");
  271. return -EINVAL;
  272. }
  273. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  274. return -EINVAL;
  275. return radeon_wait_irq(dev, irqwait->irq_seq);
  276. }
  277. /* drm_dma.h hooks
  278. */
  279. void radeon_driver_irq_preinstall(struct drm_device * dev)
  280. {
  281. drm_radeon_private_t *dev_priv =
  282. (drm_radeon_private_t *) dev->dev_private;
  283. u32 dummy;
  284. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  285. return;
  286. /* Disable *all* interrupts */
  287. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600)
  288. RADEON_WRITE(R500_DxMODE_INT_MASK, 0);
  289. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  290. /* Clear bits if they're already high */
  291. radeon_acknowledge_irqs(dev_priv, &dummy);
  292. }
  293. int radeon_driver_irq_postinstall(struct drm_device *dev)
  294. {
  295. drm_radeon_private_t *dev_priv =
  296. (drm_radeon_private_t *) dev->dev_private;
  297. atomic_set(&dev_priv->swi_emitted, 0);
  298. DRM_INIT_WAITQUEUE(&dev_priv->swi_queue);
  299. dev->max_vblank_count = 0x001fffff;
  300. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  301. return 0;
  302. radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
  303. return 0;
  304. }
  305. void radeon_driver_irq_uninstall(struct drm_device * dev)
  306. {
  307. drm_radeon_private_t *dev_priv =
  308. (drm_radeon_private_t *) dev->dev_private;
  309. if (!dev_priv)
  310. return;
  311. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  312. return;
  313. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600)
  314. RADEON_WRITE(R500_DxMODE_INT_MASK, 0);
  315. /* Disable *all* interrupts */
  316. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  317. }
  318. int radeon_vblank_crtc_get(struct drm_device *dev)
  319. {
  320. drm_radeon_private_t *dev_priv = (drm_radeon_private_t *) dev->dev_private;
  321. return dev_priv->vblank_crtc;
  322. }
  323. int radeon_vblank_crtc_set(struct drm_device *dev, int64_t value)
  324. {
  325. drm_radeon_private_t *dev_priv = (drm_radeon_private_t *) dev->dev_private;
  326. if (value & ~(DRM_RADEON_VBLANK_CRTC1 | DRM_RADEON_VBLANK_CRTC2)) {
  327. DRM_ERROR("called with invalid crtc 0x%x\n", (unsigned int)value);
  328. return -EINVAL;
  329. }
  330. dev_priv->vblank_crtc = (unsigned int)value;
  331. return 0;
  332. }