radeon_cp.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241
  1. /* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
  2. /*
  3. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * Copyright 2007 Advanced Micro Devices, Inc.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Kevin E. Martin <martin@valinux.com>
  29. * Gareth Hughes <gareth@valinux.com>
  30. */
  31. #include <linux/module.h>
  32. #include <drm/drmP.h>
  33. #include <drm/radeon_drm.h>
  34. #include "radeon_drv.h"
  35. #include "r300_reg.h"
  36. #define RADEON_FIFO_DEBUG 0
  37. /* Firmware Names */
  38. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  39. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  40. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  41. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  42. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  43. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  44. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  45. MODULE_FIRMWARE(FIRMWARE_R100);
  46. MODULE_FIRMWARE(FIRMWARE_R200);
  47. MODULE_FIRMWARE(FIRMWARE_R300);
  48. MODULE_FIRMWARE(FIRMWARE_R420);
  49. MODULE_FIRMWARE(FIRMWARE_RS690);
  50. MODULE_FIRMWARE(FIRMWARE_RS600);
  51. MODULE_FIRMWARE(FIRMWARE_R520);
  52. static int radeon_do_cleanup_cp(struct drm_device * dev);
  53. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
  54. u32 radeon_read_ring_rptr(drm_radeon_private_t *dev_priv, u32 off)
  55. {
  56. u32 val;
  57. if (dev_priv->flags & RADEON_IS_AGP) {
  58. val = DRM_READ32(dev_priv->ring_rptr, off);
  59. } else {
  60. val = *(((volatile u32 *)
  61. dev_priv->ring_rptr->handle) +
  62. (off / sizeof(u32)));
  63. val = le32_to_cpu(val);
  64. }
  65. return val;
  66. }
  67. u32 radeon_get_ring_head(drm_radeon_private_t *dev_priv)
  68. {
  69. if (dev_priv->writeback_works)
  70. return radeon_read_ring_rptr(dev_priv, 0);
  71. else {
  72. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  73. return RADEON_READ(R600_CP_RB_RPTR);
  74. else
  75. return RADEON_READ(RADEON_CP_RB_RPTR);
  76. }
  77. }
  78. void radeon_write_ring_rptr(drm_radeon_private_t *dev_priv, u32 off, u32 val)
  79. {
  80. if (dev_priv->flags & RADEON_IS_AGP)
  81. DRM_WRITE32(dev_priv->ring_rptr, off, val);
  82. else
  83. *(((volatile u32 *) dev_priv->ring_rptr->handle) +
  84. (off / sizeof(u32))) = cpu_to_le32(val);
  85. }
  86. void radeon_set_ring_head(drm_radeon_private_t *dev_priv, u32 val)
  87. {
  88. radeon_write_ring_rptr(dev_priv, 0, val);
  89. }
  90. u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index)
  91. {
  92. if (dev_priv->writeback_works) {
  93. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  94. return radeon_read_ring_rptr(dev_priv,
  95. R600_SCRATCHOFF(index));
  96. else
  97. return radeon_read_ring_rptr(dev_priv,
  98. RADEON_SCRATCHOFF(index));
  99. } else {
  100. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  101. return RADEON_READ(R600_SCRATCH_REG0 + 4*index);
  102. else
  103. return RADEON_READ(RADEON_SCRATCH_REG0 + 4*index);
  104. }
  105. }
  106. static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  107. {
  108. u32 ret;
  109. RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
  110. ret = RADEON_READ(R520_MC_IND_DATA);
  111. RADEON_WRITE(R520_MC_IND_INDEX, 0);
  112. return ret;
  113. }
  114. static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  115. {
  116. u32 ret;
  117. RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
  118. ret = RADEON_READ(RS480_NB_MC_DATA);
  119. RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
  120. return ret;
  121. }
  122. static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  123. {
  124. u32 ret;
  125. RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
  126. ret = RADEON_READ(RS690_MC_DATA);
  127. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
  128. return ret;
  129. }
  130. static u32 RS600_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  131. {
  132. u32 ret;
  133. RADEON_WRITE(RS600_MC_INDEX, ((addr & RS600_MC_ADDR_MASK) |
  134. RS600_MC_IND_CITF_ARB0));
  135. ret = RADEON_READ(RS600_MC_DATA);
  136. return ret;
  137. }
  138. static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  139. {
  140. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  141. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  142. return RS690_READ_MCIND(dev_priv, addr);
  143. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  144. return RS600_READ_MCIND(dev_priv, addr);
  145. else
  146. return RS480_READ_MCIND(dev_priv, addr);
  147. }
  148. u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
  149. {
  150. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  151. return RADEON_READ(R700_MC_VM_FB_LOCATION);
  152. else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  153. return RADEON_READ(R600_MC_VM_FB_LOCATION);
  154. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  155. return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
  156. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  157. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  158. return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
  159. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  160. return RS600_READ_MCIND(dev_priv, RS600_MC_FB_LOCATION);
  161. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  162. return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
  163. else
  164. return RADEON_READ(RADEON_MC_FB_LOCATION);
  165. }
  166. static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
  167. {
  168. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  169. RADEON_WRITE(R700_MC_VM_FB_LOCATION, fb_loc);
  170. else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  171. RADEON_WRITE(R600_MC_VM_FB_LOCATION, fb_loc);
  172. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  173. R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
  174. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  175. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  176. RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
  177. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  178. RS600_WRITE_MCIND(RS600_MC_FB_LOCATION, fb_loc);
  179. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  180. R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
  181. else
  182. RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
  183. }
  184. void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
  185. {
  186. /*R6xx/R7xx: AGP_TOP and BOT are actually 18 bits each */
  187. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770) {
  188. RADEON_WRITE(R700_MC_VM_AGP_BOT, agp_loc & 0xffff); /* FIX ME */
  189. RADEON_WRITE(R700_MC_VM_AGP_TOP, (agp_loc >> 16) & 0xffff);
  190. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  191. RADEON_WRITE(R600_MC_VM_AGP_BOT, agp_loc & 0xffff); /* FIX ME */
  192. RADEON_WRITE(R600_MC_VM_AGP_TOP, (agp_loc >> 16) & 0xffff);
  193. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  194. R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
  195. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  196. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  197. RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
  198. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  199. RS600_WRITE_MCIND(RS600_MC_AGP_LOCATION, agp_loc);
  200. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  201. R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
  202. else
  203. RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
  204. }
  205. void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
  206. {
  207. u32 agp_base_hi = upper_32_bits(agp_base);
  208. u32 agp_base_lo = agp_base & 0xffffffff;
  209. u32 r6xx_agp_base = (agp_base >> 22) & 0x3ffff;
  210. /* R6xx/R7xx must be aligned to a 4MB boundary */
  211. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  212. RADEON_WRITE(R700_MC_VM_AGP_BASE, r6xx_agp_base);
  213. else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  214. RADEON_WRITE(R600_MC_VM_AGP_BASE, r6xx_agp_base);
  215. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
  216. R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
  217. R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
  218. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  219. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  220. RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
  221. RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
  222. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
  223. RS600_WRITE_MCIND(RS600_AGP_BASE, agp_base_lo);
  224. RS600_WRITE_MCIND(RS600_AGP_BASE_2, agp_base_hi);
  225. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
  226. R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
  227. R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
  228. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  229. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  230. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  231. RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
  232. } else {
  233. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  234. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
  235. RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
  236. }
  237. }
  238. void radeon_enable_bm(struct drm_radeon_private *dev_priv)
  239. {
  240. u32 tmp;
  241. /* Turn on bus mastering */
  242. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  243. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  244. /* rs600/rs690/rs740 */
  245. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  246. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  247. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV350) ||
  248. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  249. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  250. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  251. /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  252. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  253. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  254. } /* PCIE cards appears to not need this */
  255. }
  256. static int RADEON_READ_PLL(struct drm_device * dev, int addr)
  257. {
  258. drm_radeon_private_t *dev_priv = dev->dev_private;
  259. RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
  260. return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
  261. }
  262. static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
  263. {
  264. RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
  265. return RADEON_READ(RADEON_PCIE_DATA);
  266. }
  267. #if RADEON_FIFO_DEBUG
  268. static void radeon_status(drm_radeon_private_t * dev_priv)
  269. {
  270. printk("%s:\n", __func__);
  271. printk("RBBM_STATUS = 0x%08x\n",
  272. (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
  273. printk("CP_RB_RTPR = 0x%08x\n",
  274. (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
  275. printk("CP_RB_WTPR = 0x%08x\n",
  276. (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
  277. printk("AIC_CNTL = 0x%08x\n",
  278. (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
  279. printk("AIC_STAT = 0x%08x\n",
  280. (unsigned int)RADEON_READ(RADEON_AIC_STAT));
  281. printk("AIC_PT_BASE = 0x%08x\n",
  282. (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
  283. printk("TLB_ADDR = 0x%08x\n",
  284. (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
  285. printk("TLB_DATA = 0x%08x\n",
  286. (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
  287. }
  288. #endif
  289. /* ================================================================
  290. * Engine, FIFO control
  291. */
  292. static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
  293. {
  294. u32 tmp;
  295. int i;
  296. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  297. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
  298. tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
  299. tmp |= RADEON_RB3D_DC_FLUSH_ALL;
  300. RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
  301. for (i = 0; i < dev_priv->usec_timeout; i++) {
  302. if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
  303. & RADEON_RB3D_DC_BUSY)) {
  304. return 0;
  305. }
  306. DRM_UDELAY(1);
  307. }
  308. } else {
  309. /* don't flush or purge cache here or lockup */
  310. return 0;
  311. }
  312. #if RADEON_FIFO_DEBUG
  313. DRM_ERROR("failed!\n");
  314. radeon_status(dev_priv);
  315. #endif
  316. return -EBUSY;
  317. }
  318. static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
  319. {
  320. int i;
  321. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  322. for (i = 0; i < dev_priv->usec_timeout; i++) {
  323. int slots = (RADEON_READ(RADEON_RBBM_STATUS)
  324. & RADEON_RBBM_FIFOCNT_MASK);
  325. if (slots >= entries)
  326. return 0;
  327. DRM_UDELAY(1);
  328. }
  329. DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
  330. RADEON_READ(RADEON_RBBM_STATUS),
  331. RADEON_READ(R300_VAP_CNTL_STATUS));
  332. #if RADEON_FIFO_DEBUG
  333. DRM_ERROR("failed!\n");
  334. radeon_status(dev_priv);
  335. #endif
  336. return -EBUSY;
  337. }
  338. static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
  339. {
  340. int i, ret;
  341. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  342. ret = radeon_do_wait_for_fifo(dev_priv, 64);
  343. if (ret)
  344. return ret;
  345. for (i = 0; i < dev_priv->usec_timeout; i++) {
  346. if (!(RADEON_READ(RADEON_RBBM_STATUS)
  347. & RADEON_RBBM_ACTIVE)) {
  348. radeon_do_pixcache_flush(dev_priv);
  349. return 0;
  350. }
  351. DRM_UDELAY(1);
  352. }
  353. DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
  354. RADEON_READ(RADEON_RBBM_STATUS),
  355. RADEON_READ(R300_VAP_CNTL_STATUS));
  356. #if RADEON_FIFO_DEBUG
  357. DRM_ERROR("failed!\n");
  358. radeon_status(dev_priv);
  359. #endif
  360. return -EBUSY;
  361. }
  362. static void radeon_init_pipes(struct drm_device *dev)
  363. {
  364. drm_radeon_private_t *dev_priv = dev->dev_private;
  365. uint32_t gb_tile_config, gb_pipe_sel = 0;
  366. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) {
  367. uint32_t z_pipe_sel = RADEON_READ(RV530_GB_PIPE_SELECT2);
  368. if ((z_pipe_sel & 3) == 3)
  369. dev_priv->num_z_pipes = 2;
  370. else
  371. dev_priv->num_z_pipes = 1;
  372. } else
  373. dev_priv->num_z_pipes = 1;
  374. /* RS4xx/RS6xx/R4xx/R5xx */
  375. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
  376. gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
  377. dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
  378. /* SE cards have 1 pipe */
  379. if ((dev->pdev->device == 0x5e4c) ||
  380. (dev->pdev->device == 0x5e4f))
  381. dev_priv->num_gb_pipes = 1;
  382. } else {
  383. /* R3xx */
  384. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300 &&
  385. dev->pdev->device != 0x4144) ||
  386. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350 &&
  387. dev->pdev->device != 0x4148)) {
  388. dev_priv->num_gb_pipes = 2;
  389. } else {
  390. /* RV3xx/R300 AD/R350 AH */
  391. dev_priv->num_gb_pipes = 1;
  392. }
  393. }
  394. DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
  395. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
  396. switch (dev_priv->num_gb_pipes) {
  397. case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
  398. case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
  399. case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
  400. default:
  401. case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
  402. }
  403. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
  404. RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
  405. RADEON_WRITE(R300_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
  406. }
  407. RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
  408. radeon_do_wait_for_idle(dev_priv);
  409. RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
  410. RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
  411. R300_DC_AUTOFLUSH_ENABLE |
  412. R300_DC_DC_DISABLE_IGNORE_PE));
  413. }
  414. /* ================================================================
  415. * CP control, initialization
  416. */
  417. /* Load the microcode for the CP */
  418. static int radeon_cp_init_microcode(drm_radeon_private_t *dev_priv)
  419. {
  420. struct platform_device *pdev;
  421. const char *fw_name = NULL;
  422. int err;
  423. DRM_DEBUG("\n");
  424. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  425. err = IS_ERR(pdev);
  426. if (err) {
  427. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  428. return -EINVAL;
  429. }
  430. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
  431. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
  432. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
  433. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
  434. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
  435. DRM_INFO("Loading R100 Microcode\n");
  436. fw_name = FIRMWARE_R100;
  437. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
  438. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
  439. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
  440. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
  441. DRM_INFO("Loading R200 Microcode\n");
  442. fw_name = FIRMWARE_R200;
  443. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  444. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
  445. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
  446. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
  447. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  448. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  449. DRM_INFO("Loading R300 Microcode\n");
  450. fw_name = FIRMWARE_R300;
  451. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  452. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R423) ||
  453. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
  454. DRM_INFO("Loading R400 Microcode\n");
  455. fw_name = FIRMWARE_R420;
  456. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  457. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  458. DRM_INFO("Loading RS690/RS740 Microcode\n");
  459. fw_name = FIRMWARE_RS690;
  460. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
  461. DRM_INFO("Loading RS600 Microcode\n");
  462. fw_name = FIRMWARE_RS600;
  463. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
  464. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
  465. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
  466. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
  467. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
  468. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
  469. DRM_INFO("Loading R500 Microcode\n");
  470. fw_name = FIRMWARE_R520;
  471. }
  472. err = request_firmware(&dev_priv->me_fw, fw_name, &pdev->dev);
  473. platform_device_unregister(pdev);
  474. if (err) {
  475. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  476. fw_name);
  477. } else if (dev_priv->me_fw->size % 8) {
  478. printk(KERN_ERR
  479. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  480. dev_priv->me_fw->size, fw_name);
  481. err = -EINVAL;
  482. release_firmware(dev_priv->me_fw);
  483. dev_priv->me_fw = NULL;
  484. }
  485. return err;
  486. }
  487. static void radeon_cp_load_microcode(drm_radeon_private_t *dev_priv)
  488. {
  489. const __be32 *fw_data;
  490. int i, size;
  491. radeon_do_wait_for_idle(dev_priv);
  492. if (dev_priv->me_fw) {
  493. size = dev_priv->me_fw->size / 4;
  494. fw_data = (const __be32 *)&dev_priv->me_fw->data[0];
  495. RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
  496. for (i = 0; i < size; i += 2) {
  497. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  498. be32_to_cpup(&fw_data[i]));
  499. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  500. be32_to_cpup(&fw_data[i + 1]));
  501. }
  502. }
  503. }
  504. /* Flush any pending commands to the CP. This should only be used just
  505. * prior to a wait for idle, as it informs the engine that the command
  506. * stream is ending.
  507. */
  508. static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
  509. {
  510. DRM_DEBUG("\n");
  511. #if 0
  512. u32 tmp;
  513. tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
  514. RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
  515. #endif
  516. }
  517. /* Wait for the CP to go idle.
  518. */
  519. int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
  520. {
  521. RING_LOCALS;
  522. DRM_DEBUG("\n");
  523. BEGIN_RING(6);
  524. RADEON_PURGE_CACHE();
  525. RADEON_PURGE_ZCACHE();
  526. RADEON_WAIT_UNTIL_IDLE();
  527. ADVANCE_RING();
  528. COMMIT_RING();
  529. return radeon_do_wait_for_idle(dev_priv);
  530. }
  531. /* Start the Command Processor.
  532. */
  533. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
  534. {
  535. RING_LOCALS;
  536. DRM_DEBUG("\n");
  537. radeon_do_wait_for_idle(dev_priv);
  538. RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
  539. dev_priv->cp_running = 1;
  540. /* on r420, any DMA from CP to system memory while 2D is active
  541. * can cause a hang. workaround is to queue a CP RESYNC token
  542. */
  543. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) {
  544. BEGIN_RING(3);
  545. OUT_RING(CP_PACKET0(R300_CP_RESYNC_ADDR, 1));
  546. OUT_RING(5); /* scratch reg 5 */
  547. OUT_RING(0xdeadbeef);
  548. ADVANCE_RING();
  549. COMMIT_RING();
  550. }
  551. BEGIN_RING(8);
  552. /* isync can only be written through cp on r5xx write it here */
  553. OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
  554. OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
  555. RADEON_ISYNC_ANY3D_IDLE2D |
  556. RADEON_ISYNC_WAIT_IDLEGUI |
  557. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  558. RADEON_PURGE_CACHE();
  559. RADEON_PURGE_ZCACHE();
  560. RADEON_WAIT_UNTIL_IDLE();
  561. ADVANCE_RING();
  562. COMMIT_RING();
  563. dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
  564. }
  565. /* Reset the Command Processor. This will not flush any pending
  566. * commands, so you must wait for the CP command stream to complete
  567. * before calling this routine.
  568. */
  569. static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
  570. {
  571. u32 cur_read_ptr;
  572. DRM_DEBUG("\n");
  573. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  574. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  575. SET_RING_HEAD(dev_priv, cur_read_ptr);
  576. dev_priv->ring.tail = cur_read_ptr;
  577. }
  578. /* Stop the Command Processor. This will not flush any pending
  579. * commands, so you must flush the command stream and wait for the CP
  580. * to go idle before calling this routine.
  581. */
  582. static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
  583. {
  584. RING_LOCALS;
  585. DRM_DEBUG("\n");
  586. /* finish the pending CP_RESYNC token */
  587. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) {
  588. BEGIN_RING(2);
  589. OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  590. OUT_RING(R300_RB3D_DC_FINISH);
  591. ADVANCE_RING();
  592. COMMIT_RING();
  593. radeon_do_wait_for_idle(dev_priv);
  594. }
  595. RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
  596. dev_priv->cp_running = 0;
  597. }
  598. /* Reset the engine. This will stop the CP if it is running.
  599. */
  600. static int radeon_do_engine_reset(struct drm_device * dev)
  601. {
  602. drm_radeon_private_t *dev_priv = dev->dev_private;
  603. u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
  604. DRM_DEBUG("\n");
  605. radeon_do_pixcache_flush(dev_priv);
  606. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  607. /* may need something similar for newer chips */
  608. clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
  609. mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
  610. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
  611. RADEON_FORCEON_MCLKA |
  612. RADEON_FORCEON_MCLKB |
  613. RADEON_FORCEON_YCLKA |
  614. RADEON_FORCEON_YCLKB |
  615. RADEON_FORCEON_MC |
  616. RADEON_FORCEON_AIC));
  617. }
  618. rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
  619. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
  620. RADEON_SOFT_RESET_CP |
  621. RADEON_SOFT_RESET_HI |
  622. RADEON_SOFT_RESET_SE |
  623. RADEON_SOFT_RESET_RE |
  624. RADEON_SOFT_RESET_PP |
  625. RADEON_SOFT_RESET_E2 |
  626. RADEON_SOFT_RESET_RB));
  627. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  628. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
  629. ~(RADEON_SOFT_RESET_CP |
  630. RADEON_SOFT_RESET_HI |
  631. RADEON_SOFT_RESET_SE |
  632. RADEON_SOFT_RESET_RE |
  633. RADEON_SOFT_RESET_PP |
  634. RADEON_SOFT_RESET_E2 |
  635. RADEON_SOFT_RESET_RB)));
  636. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  637. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  638. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
  639. RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
  640. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
  641. }
  642. /* setup the raster pipes */
  643. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
  644. radeon_init_pipes(dev);
  645. /* Reset the CP ring */
  646. radeon_do_cp_reset(dev_priv);
  647. /* The CP is no longer running after an engine reset */
  648. dev_priv->cp_running = 0;
  649. /* Reset any pending vertex, indirect buffers */
  650. radeon_freelist_reset(dev);
  651. return 0;
  652. }
  653. static void radeon_cp_init_ring_buffer(struct drm_device * dev,
  654. drm_radeon_private_t *dev_priv,
  655. struct drm_file *file_priv)
  656. {
  657. struct drm_radeon_master_private *master_priv;
  658. u32 ring_start, cur_read_ptr;
  659. /* Initialize the memory controller. With new memory map, the fb location
  660. * is not changed, it should have been properly initialized already. Part
  661. * of the problem is that the code below is bogus, assuming the GART is
  662. * always appended to the fb which is not necessarily the case
  663. */
  664. if (!dev_priv->new_memmap)
  665. radeon_write_fb_location(dev_priv,
  666. ((dev_priv->gart_vm_start - 1) & 0xffff0000)
  667. | (dev_priv->fb_location >> 16));
  668. #if __OS_HAS_AGP
  669. if (dev_priv->flags & RADEON_IS_AGP) {
  670. radeon_write_agp_base(dev_priv, dev->agp->base);
  671. radeon_write_agp_location(dev_priv,
  672. (((dev_priv->gart_vm_start - 1 +
  673. dev_priv->gart_size) & 0xffff0000) |
  674. (dev_priv->gart_vm_start >> 16)));
  675. ring_start = (dev_priv->cp_ring->offset
  676. - dev->agp->base
  677. + dev_priv->gart_vm_start);
  678. } else
  679. #endif
  680. ring_start = (dev_priv->cp_ring->offset
  681. - (unsigned long)dev->sg->virtual
  682. + dev_priv->gart_vm_start);
  683. RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
  684. /* Set the write pointer delay */
  685. RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
  686. /* Initialize the ring buffer's read and write pointers */
  687. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  688. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  689. SET_RING_HEAD(dev_priv, cur_read_ptr);
  690. dev_priv->ring.tail = cur_read_ptr;
  691. #if __OS_HAS_AGP
  692. if (dev_priv->flags & RADEON_IS_AGP) {
  693. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  694. dev_priv->ring_rptr->offset
  695. - dev->agp->base + dev_priv->gart_vm_start);
  696. } else
  697. #endif
  698. {
  699. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  700. dev_priv->ring_rptr->offset
  701. - ((unsigned long) dev->sg->virtual)
  702. + dev_priv->gart_vm_start);
  703. }
  704. /* Set ring buffer size */
  705. #ifdef __BIG_ENDIAN
  706. RADEON_WRITE(RADEON_CP_RB_CNTL,
  707. RADEON_BUF_SWAP_32BIT |
  708. (dev_priv->ring.fetch_size_l2ow << 18) |
  709. (dev_priv->ring.rptr_update_l2qw << 8) |
  710. dev_priv->ring.size_l2qw);
  711. #else
  712. RADEON_WRITE(RADEON_CP_RB_CNTL,
  713. (dev_priv->ring.fetch_size_l2ow << 18) |
  714. (dev_priv->ring.rptr_update_l2qw << 8) |
  715. dev_priv->ring.size_l2qw);
  716. #endif
  717. /* Initialize the scratch register pointer. This will cause
  718. * the scratch register values to be written out to memory
  719. * whenever they are updated.
  720. *
  721. * We simply put this behind the ring read pointer, this works
  722. * with PCI GART as well as (whatever kind of) AGP GART
  723. */
  724. RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
  725. + RADEON_SCRATCH_REG_OFFSET);
  726. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
  727. radeon_enable_bm(dev_priv);
  728. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(0), 0);
  729. RADEON_WRITE(RADEON_LAST_FRAME_REG, 0);
  730. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  731. RADEON_WRITE(RADEON_LAST_DISPATCH_REG, 0);
  732. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(2), 0);
  733. RADEON_WRITE(RADEON_LAST_CLEAR_REG, 0);
  734. /* reset sarea copies of these */
  735. master_priv = file_priv->master->driver_priv;
  736. if (master_priv->sarea_priv) {
  737. master_priv->sarea_priv->last_frame = 0;
  738. master_priv->sarea_priv->last_dispatch = 0;
  739. master_priv->sarea_priv->last_clear = 0;
  740. }
  741. radeon_do_wait_for_idle(dev_priv);
  742. /* Sync everything up */
  743. RADEON_WRITE(RADEON_ISYNC_CNTL,
  744. (RADEON_ISYNC_ANY2D_IDLE3D |
  745. RADEON_ISYNC_ANY3D_IDLE2D |
  746. RADEON_ISYNC_WAIT_IDLEGUI |
  747. RADEON_ISYNC_CPSCRATCH_IDLEGUI));
  748. }
  749. static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
  750. {
  751. u32 tmp;
  752. /* Start with assuming that writeback doesn't work */
  753. dev_priv->writeback_works = 0;
  754. /* Writeback doesn't seem to work everywhere, test it here and possibly
  755. * enable it if it appears to work
  756. */
  757. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  758. RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
  759. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  760. u32 val;
  761. val = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
  762. if (val == 0xdeadbeef)
  763. break;
  764. DRM_UDELAY(1);
  765. }
  766. if (tmp < dev_priv->usec_timeout) {
  767. dev_priv->writeback_works = 1;
  768. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  769. } else {
  770. dev_priv->writeback_works = 0;
  771. DRM_INFO("writeback test failed\n");
  772. }
  773. if (radeon_no_wb == 1) {
  774. dev_priv->writeback_works = 0;
  775. DRM_INFO("writeback forced off\n");
  776. }
  777. if (!dev_priv->writeback_works) {
  778. /* Disable writeback to avoid unnecessary bus master transfer */
  779. RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
  780. RADEON_RB_NO_UPDATE);
  781. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
  782. }
  783. }
  784. /* Enable or disable IGP GART on the chip */
  785. static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
  786. {
  787. u32 temp;
  788. if (on) {
  789. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  790. dev_priv->gart_vm_start,
  791. (long)dev_priv->gart_info.bus_addr,
  792. dev_priv->gart_size);
  793. temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
  794. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  795. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  796. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
  797. RS690_BLOCK_GFX_D3_EN));
  798. else
  799. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
  800. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  801. RS480_VA_SIZE_32MB));
  802. temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
  803. IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
  804. RS480_TLB_ENABLE |
  805. RS480_GTW_LAC_EN |
  806. RS480_1LEVEL_GART));
  807. temp = dev_priv->gart_info.bus_addr & 0xfffff000;
  808. temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
  809. IGP_WRITE_MCIND(RS480_GART_BASE, temp);
  810. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
  811. IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
  812. RS480_REQ_TYPE_SNOOP_DIS));
  813. radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
  814. dev_priv->gart_size = 32*1024*1024;
  815. temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
  816. 0xffff0000) | (dev_priv->gart_vm_start >> 16));
  817. radeon_write_agp_location(dev_priv, temp);
  818. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
  819. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  820. RS480_VA_SIZE_32MB));
  821. do {
  822. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  823. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  824. break;
  825. DRM_UDELAY(1);
  826. } while (1);
  827. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
  828. RS480_GART_CACHE_INVALIDATE);
  829. do {
  830. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  831. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  832. break;
  833. DRM_UDELAY(1);
  834. } while (1);
  835. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
  836. } else {
  837. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
  838. }
  839. }
  840. /* Enable or disable IGP GART on the chip */
  841. static void rs600_set_igpgart(drm_radeon_private_t *dev_priv, int on)
  842. {
  843. u32 temp;
  844. int i;
  845. if (on) {
  846. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  847. dev_priv->gart_vm_start,
  848. (long)dev_priv->gart_info.bus_addr,
  849. dev_priv->gart_size);
  850. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, (RS600_EFFECTIVE_L2_CACHE_SIZE(6) |
  851. RS600_EFFECTIVE_L2_QUEUE_SIZE(6)));
  852. for (i = 0; i < 19; i++)
  853. IGP_WRITE_MCIND(RS600_MC_PT0_CLIENT0_CNTL + i,
  854. (RS600_ENABLE_TRANSLATION_MODE_OVERRIDE |
  855. RS600_SYSTEM_ACCESS_MODE_IN_SYS |
  856. RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASSTHROUGH |
  857. RS600_EFFECTIVE_L1_CACHE_SIZE(3) |
  858. RS600_ENABLE_FRAGMENT_PROCESSING |
  859. RS600_EFFECTIVE_L1_QUEUE_SIZE(3)));
  860. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_CNTL, (RS600_ENABLE_PAGE_TABLE |
  861. RS600_PAGE_TABLE_TYPE_FLAT));
  862. /* disable all other contexts */
  863. for (i = 1; i < 8; i++)
  864. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_CNTL + i, 0);
  865. /* setup the page table aperture */
  866. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  867. dev_priv->gart_info.bus_addr);
  868. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_START_ADDR,
  869. dev_priv->gart_vm_start);
  870. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_END_ADDR,
  871. (dev_priv->gart_vm_start + dev_priv->gart_size - 1));
  872. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  873. /* setup the system aperture */
  874. IGP_WRITE_MCIND(RS600_MC_PT0_SYSTEM_APERTURE_LOW_ADDR,
  875. dev_priv->gart_vm_start);
  876. IGP_WRITE_MCIND(RS600_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR,
  877. (dev_priv->gart_vm_start + dev_priv->gart_size - 1));
  878. /* enable page tables */
  879. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  880. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, (temp | RS600_ENABLE_PT));
  881. temp = IGP_READ_MCIND(dev_priv, RS600_MC_CNTL1);
  882. IGP_WRITE_MCIND(RS600_MC_CNTL1, (temp | RS600_ENABLE_PAGE_TABLES));
  883. /* invalidate the cache */
  884. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  885. temp &= ~(RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE);
  886. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
  887. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  888. temp |= RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE;
  889. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
  890. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  891. temp &= ~(RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE);
  892. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
  893. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  894. } else {
  895. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, 0);
  896. temp = IGP_READ_MCIND(dev_priv, RS600_MC_CNTL1);
  897. temp &= ~RS600_ENABLE_PAGE_TABLES;
  898. IGP_WRITE_MCIND(RS600_MC_CNTL1, temp);
  899. }
  900. }
  901. static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
  902. {
  903. u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
  904. if (on) {
  905. DRM_DEBUG("programming pcie %08X %08lX %08X\n",
  906. dev_priv->gart_vm_start,
  907. (long)dev_priv->gart_info.bus_addr,
  908. dev_priv->gart_size);
  909. RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
  910. dev_priv->gart_vm_start);
  911. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
  912. dev_priv->gart_info.bus_addr);
  913. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
  914. dev_priv->gart_vm_start);
  915. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
  916. dev_priv->gart_vm_start +
  917. dev_priv->gart_size - 1);
  918. radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
  919. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  920. RADEON_PCIE_TX_GART_EN);
  921. } else {
  922. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  923. tmp & ~RADEON_PCIE_TX_GART_EN);
  924. }
  925. }
  926. /* Enable or disable PCI GART on the chip */
  927. static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
  928. {
  929. u32 tmp;
  930. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  931. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
  932. (dev_priv->flags & RADEON_IS_IGPGART)) {
  933. radeon_set_igpgart(dev_priv, on);
  934. return;
  935. }
  936. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
  937. rs600_set_igpgart(dev_priv, on);
  938. return;
  939. }
  940. if (dev_priv->flags & RADEON_IS_PCIE) {
  941. radeon_set_pciegart(dev_priv, on);
  942. return;
  943. }
  944. tmp = RADEON_READ(RADEON_AIC_CNTL);
  945. if (on) {
  946. RADEON_WRITE(RADEON_AIC_CNTL,
  947. tmp | RADEON_PCIGART_TRANSLATE_EN);
  948. /* set PCI GART page-table base address
  949. */
  950. RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
  951. /* set address range for PCI address translate
  952. */
  953. RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
  954. RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
  955. + dev_priv->gart_size - 1);
  956. /* Turn off AGP aperture -- is this required for PCI GART?
  957. */
  958. radeon_write_agp_location(dev_priv, 0xffffffc0);
  959. RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
  960. } else {
  961. RADEON_WRITE(RADEON_AIC_CNTL,
  962. tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  963. }
  964. }
  965. static int radeon_setup_pcigart_surface(drm_radeon_private_t *dev_priv)
  966. {
  967. struct drm_ati_pcigart_info *gart_info = &dev_priv->gart_info;
  968. struct radeon_virt_surface *vp;
  969. int i;
  970. for (i = 0; i < RADEON_MAX_SURFACES * 2; i++) {
  971. if (!dev_priv->virt_surfaces[i].file_priv ||
  972. dev_priv->virt_surfaces[i].file_priv == PCIGART_FILE_PRIV)
  973. break;
  974. }
  975. if (i >= 2 * RADEON_MAX_SURFACES)
  976. return -ENOMEM;
  977. vp = &dev_priv->virt_surfaces[i];
  978. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  979. struct radeon_surface *sp = &dev_priv->surfaces[i];
  980. if (sp->refcount)
  981. continue;
  982. vp->surface_index = i;
  983. vp->lower = gart_info->bus_addr;
  984. vp->upper = vp->lower + gart_info->table_size;
  985. vp->flags = 0;
  986. vp->file_priv = PCIGART_FILE_PRIV;
  987. sp->refcount = 1;
  988. sp->lower = vp->lower;
  989. sp->upper = vp->upper;
  990. sp->flags = 0;
  991. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, sp->flags);
  992. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND + 16 * i, sp->lower);
  993. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND + 16 * i, sp->upper);
  994. return 0;
  995. }
  996. return -ENOMEM;
  997. }
  998. static int radeon_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  999. struct drm_file *file_priv)
  1000. {
  1001. drm_radeon_private_t *dev_priv = dev->dev_private;
  1002. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
  1003. DRM_DEBUG("\n");
  1004. /* if we require new memory map but we don't have it fail */
  1005. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  1006. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  1007. radeon_do_cleanup_cp(dev);
  1008. return -EINVAL;
  1009. }
  1010. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  1011. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  1012. dev_priv->flags &= ~RADEON_IS_AGP;
  1013. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  1014. && !init->is_pci) {
  1015. DRM_DEBUG("Restoring AGP flag\n");
  1016. dev_priv->flags |= RADEON_IS_AGP;
  1017. }
  1018. if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
  1019. DRM_ERROR("PCI GART memory not allocated!\n");
  1020. radeon_do_cleanup_cp(dev);
  1021. return -EINVAL;
  1022. }
  1023. dev_priv->usec_timeout = init->usec_timeout;
  1024. if (dev_priv->usec_timeout < 1 ||
  1025. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  1026. DRM_DEBUG("TIMEOUT problem!\n");
  1027. radeon_do_cleanup_cp(dev);
  1028. return -EINVAL;
  1029. }
  1030. /* Enable vblank on CRTC1 for older X servers
  1031. */
  1032. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  1033. switch(init->func) {
  1034. case RADEON_INIT_R200_CP:
  1035. dev_priv->microcode_version = UCODE_R200;
  1036. break;
  1037. case RADEON_INIT_R300_CP:
  1038. dev_priv->microcode_version = UCODE_R300;
  1039. break;
  1040. default:
  1041. dev_priv->microcode_version = UCODE_R100;
  1042. }
  1043. dev_priv->do_boxes = 0;
  1044. dev_priv->cp_mode = init->cp_mode;
  1045. /* We don't support anything other than bus-mastering ring mode,
  1046. * but the ring can be in either AGP or PCI space for the ring
  1047. * read pointer.
  1048. */
  1049. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  1050. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  1051. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  1052. radeon_do_cleanup_cp(dev);
  1053. return -EINVAL;
  1054. }
  1055. switch (init->fb_bpp) {
  1056. case 16:
  1057. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  1058. break;
  1059. case 32:
  1060. default:
  1061. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  1062. break;
  1063. }
  1064. dev_priv->front_offset = init->front_offset;
  1065. dev_priv->front_pitch = init->front_pitch;
  1066. dev_priv->back_offset = init->back_offset;
  1067. dev_priv->back_pitch = init->back_pitch;
  1068. switch (init->depth_bpp) {
  1069. case 16:
  1070. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
  1071. break;
  1072. case 32:
  1073. default:
  1074. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
  1075. break;
  1076. }
  1077. dev_priv->depth_offset = init->depth_offset;
  1078. dev_priv->depth_pitch = init->depth_pitch;
  1079. /* Hardware state for depth clears. Remove this if/when we no
  1080. * longer clear the depth buffer with a 3D rectangle. Hard-code
  1081. * all values to prevent unwanted 3D state from slipping through
  1082. * and screwing with the clear operation.
  1083. */
  1084. dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
  1085. (dev_priv->color_fmt << 10) |
  1086. (dev_priv->microcode_version ==
  1087. UCODE_R100 ? RADEON_ZBLOCK16 : 0));
  1088. dev_priv->depth_clear.rb3d_zstencilcntl =
  1089. (dev_priv->depth_fmt |
  1090. RADEON_Z_TEST_ALWAYS |
  1091. RADEON_STENCIL_TEST_ALWAYS |
  1092. RADEON_STENCIL_S_FAIL_REPLACE |
  1093. RADEON_STENCIL_ZPASS_REPLACE |
  1094. RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
  1095. dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
  1096. RADEON_BFACE_SOLID |
  1097. RADEON_FFACE_SOLID |
  1098. RADEON_FLAT_SHADE_VTX_LAST |
  1099. RADEON_DIFFUSE_SHADE_FLAT |
  1100. RADEON_ALPHA_SHADE_FLAT |
  1101. RADEON_SPECULAR_SHADE_FLAT |
  1102. RADEON_FOG_SHADE_FLAT |
  1103. RADEON_VTX_PIX_CENTER_OGL |
  1104. RADEON_ROUND_MODE_TRUNC |
  1105. RADEON_ROUND_PREC_8TH_PIX);
  1106. dev_priv->ring_offset = init->ring_offset;
  1107. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  1108. dev_priv->buffers_offset = init->buffers_offset;
  1109. dev_priv->gart_textures_offset = init->gart_textures_offset;
  1110. master_priv->sarea = drm_getsarea(dev);
  1111. if (!master_priv->sarea) {
  1112. DRM_ERROR("could not find sarea!\n");
  1113. radeon_do_cleanup_cp(dev);
  1114. return -EINVAL;
  1115. }
  1116. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  1117. if (!dev_priv->cp_ring) {
  1118. DRM_ERROR("could not find cp ring region!\n");
  1119. radeon_do_cleanup_cp(dev);
  1120. return -EINVAL;
  1121. }
  1122. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  1123. if (!dev_priv->ring_rptr) {
  1124. DRM_ERROR("could not find ring read pointer!\n");
  1125. radeon_do_cleanup_cp(dev);
  1126. return -EINVAL;
  1127. }
  1128. dev->agp_buffer_token = init->buffers_offset;
  1129. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  1130. if (!dev->agp_buffer_map) {
  1131. DRM_ERROR("could not find dma buffer region!\n");
  1132. radeon_do_cleanup_cp(dev);
  1133. return -EINVAL;
  1134. }
  1135. if (init->gart_textures_offset) {
  1136. dev_priv->gart_textures =
  1137. drm_core_findmap(dev, init->gart_textures_offset);
  1138. if (!dev_priv->gart_textures) {
  1139. DRM_ERROR("could not find GART texture region!\n");
  1140. radeon_do_cleanup_cp(dev);
  1141. return -EINVAL;
  1142. }
  1143. }
  1144. #if __OS_HAS_AGP
  1145. if (dev_priv->flags & RADEON_IS_AGP) {
  1146. drm_core_ioremap_wc(dev_priv->cp_ring, dev);
  1147. drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
  1148. drm_core_ioremap_wc(dev->agp_buffer_map, dev);
  1149. if (!dev_priv->cp_ring->handle ||
  1150. !dev_priv->ring_rptr->handle ||
  1151. !dev->agp_buffer_map->handle) {
  1152. DRM_ERROR("could not find ioremap agp regions!\n");
  1153. radeon_do_cleanup_cp(dev);
  1154. return -EINVAL;
  1155. }
  1156. } else
  1157. #endif
  1158. {
  1159. dev_priv->cp_ring->handle =
  1160. (void *)(unsigned long)dev_priv->cp_ring->offset;
  1161. dev_priv->ring_rptr->handle =
  1162. (void *)(unsigned long)dev_priv->ring_rptr->offset;
  1163. dev->agp_buffer_map->handle =
  1164. (void *)(unsigned long)dev->agp_buffer_map->offset;
  1165. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  1166. dev_priv->cp_ring->handle);
  1167. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  1168. dev_priv->ring_rptr->handle);
  1169. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  1170. dev->agp_buffer_map->handle);
  1171. }
  1172. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
  1173. dev_priv->fb_size =
  1174. ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
  1175. - dev_priv->fb_location;
  1176. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  1177. ((dev_priv->front_offset
  1178. + dev_priv->fb_location) >> 10));
  1179. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  1180. ((dev_priv->back_offset
  1181. + dev_priv->fb_location) >> 10));
  1182. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  1183. ((dev_priv->depth_offset
  1184. + dev_priv->fb_location) >> 10));
  1185. dev_priv->gart_size = init->gart_size;
  1186. /* New let's set the memory map ... */
  1187. if (dev_priv->new_memmap) {
  1188. u32 base = 0;
  1189. DRM_INFO("Setting GART location based on new memory map\n");
  1190. /* If using AGP, try to locate the AGP aperture at the same
  1191. * location in the card and on the bus, though we have to
  1192. * align it down.
  1193. */
  1194. #if __OS_HAS_AGP
  1195. if (dev_priv->flags & RADEON_IS_AGP) {
  1196. base = dev->agp->base;
  1197. /* Check if valid */
  1198. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  1199. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  1200. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  1201. dev->agp->base);
  1202. base = 0;
  1203. }
  1204. }
  1205. #endif
  1206. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  1207. if (base == 0) {
  1208. base = dev_priv->fb_location + dev_priv->fb_size;
  1209. if (base < dev_priv->fb_location ||
  1210. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  1211. base = dev_priv->fb_location
  1212. - dev_priv->gart_size;
  1213. }
  1214. dev_priv->gart_vm_start = base & 0xffc00000u;
  1215. if (dev_priv->gart_vm_start != base)
  1216. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  1217. base, dev_priv->gart_vm_start);
  1218. } else {
  1219. DRM_INFO("Setting GART location based on old memory map\n");
  1220. dev_priv->gart_vm_start = dev_priv->fb_location +
  1221. RADEON_READ(RADEON_CONFIG_APER_SIZE);
  1222. }
  1223. #if __OS_HAS_AGP
  1224. if (dev_priv->flags & RADEON_IS_AGP)
  1225. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1226. - dev->agp->base
  1227. + dev_priv->gart_vm_start);
  1228. else
  1229. #endif
  1230. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1231. - (unsigned long)dev->sg->virtual
  1232. + dev_priv->gart_vm_start);
  1233. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  1234. DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
  1235. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
  1236. dev_priv->gart_buffers_offset);
  1237. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  1238. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  1239. + init->ring_size / sizeof(u32));
  1240. dev_priv->ring.size = init->ring_size;
  1241. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  1242. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  1243. dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
  1244. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  1245. dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
  1246. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  1247. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  1248. #if __OS_HAS_AGP
  1249. if (dev_priv->flags & RADEON_IS_AGP) {
  1250. /* Turn off PCI GART */
  1251. radeon_set_pcigart(dev_priv, 0);
  1252. } else
  1253. #endif
  1254. {
  1255. u32 sctrl;
  1256. int ret;
  1257. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1258. /* if we have an offset set from userspace */
  1259. if (dev_priv->pcigart_offset_set) {
  1260. dev_priv->gart_info.bus_addr =
  1261. (resource_size_t)dev_priv->pcigart_offset + dev_priv->fb_location;
  1262. dev_priv->gart_info.mapping.offset =
  1263. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1264. dev_priv->gart_info.mapping.size =
  1265. dev_priv->gart_info.table_size;
  1266. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1267. dev_priv->gart_info.addr =
  1268. dev_priv->gart_info.mapping.handle;
  1269. if (dev_priv->flags & RADEON_IS_PCIE)
  1270. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
  1271. else
  1272. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1273. dev_priv->gart_info.gart_table_location =
  1274. DRM_ATI_GART_FB;
  1275. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1276. dev_priv->gart_info.addr,
  1277. dev_priv->pcigart_offset);
  1278. } else {
  1279. if (dev_priv->flags & RADEON_IS_IGPGART)
  1280. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
  1281. else
  1282. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1283. dev_priv->gart_info.gart_table_location =
  1284. DRM_ATI_GART_MAIN;
  1285. dev_priv->gart_info.addr = NULL;
  1286. dev_priv->gart_info.bus_addr = 0;
  1287. if (dev_priv->flags & RADEON_IS_PCIE) {
  1288. DRM_ERROR
  1289. ("Cannot use PCI Express without GART in FB memory\n");
  1290. radeon_do_cleanup_cp(dev);
  1291. return -EINVAL;
  1292. }
  1293. }
  1294. sctrl = RADEON_READ(RADEON_SURFACE_CNTL);
  1295. RADEON_WRITE(RADEON_SURFACE_CNTL, 0);
  1296. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  1297. ret = r600_page_table_init(dev);
  1298. else
  1299. ret = drm_ati_pcigart_init(dev, &dev_priv->gart_info);
  1300. RADEON_WRITE(RADEON_SURFACE_CNTL, sctrl);
  1301. if (!ret) {
  1302. DRM_ERROR("failed to init PCI GART!\n");
  1303. radeon_do_cleanup_cp(dev);
  1304. return -ENOMEM;
  1305. }
  1306. ret = radeon_setup_pcigart_surface(dev_priv);
  1307. if (ret) {
  1308. DRM_ERROR("failed to setup GART surface!\n");
  1309. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  1310. r600_page_table_cleanup(dev, &dev_priv->gart_info);
  1311. else
  1312. drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info);
  1313. radeon_do_cleanup_cp(dev);
  1314. return ret;
  1315. }
  1316. /* Turn on PCI GART */
  1317. radeon_set_pcigart(dev_priv, 1);
  1318. }
  1319. if (!dev_priv->me_fw) {
  1320. int err = radeon_cp_init_microcode(dev_priv);
  1321. if (err) {
  1322. DRM_ERROR("Failed to load firmware!\n");
  1323. radeon_do_cleanup_cp(dev);
  1324. return err;
  1325. }
  1326. }
  1327. radeon_cp_load_microcode(dev_priv);
  1328. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1329. dev_priv->last_buf = 0;
  1330. radeon_do_engine_reset(dev);
  1331. radeon_test_writeback(dev_priv);
  1332. return 0;
  1333. }
  1334. static int radeon_do_cleanup_cp(struct drm_device * dev)
  1335. {
  1336. drm_radeon_private_t *dev_priv = dev->dev_private;
  1337. DRM_DEBUG("\n");
  1338. /* Make sure interrupts are disabled here because the uninstall ioctl
  1339. * may not have been called from userspace and after dev_private
  1340. * is freed, it's too late.
  1341. */
  1342. if (dev->irq_enabled)
  1343. drm_irq_uninstall(dev);
  1344. #if __OS_HAS_AGP
  1345. if (dev_priv->flags & RADEON_IS_AGP) {
  1346. if (dev_priv->cp_ring != NULL) {
  1347. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1348. dev_priv->cp_ring = NULL;
  1349. }
  1350. if (dev_priv->ring_rptr != NULL) {
  1351. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1352. dev_priv->ring_rptr = NULL;
  1353. }
  1354. if (dev->agp_buffer_map != NULL) {
  1355. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1356. dev->agp_buffer_map = NULL;
  1357. }
  1358. } else
  1359. #endif
  1360. {
  1361. if (dev_priv->gart_info.bus_addr) {
  1362. /* Turn off PCI GART */
  1363. radeon_set_pcigart(dev_priv, 0);
  1364. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  1365. r600_page_table_cleanup(dev, &dev_priv->gart_info);
  1366. else {
  1367. if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
  1368. DRM_ERROR("failed to cleanup PCI GART!\n");
  1369. }
  1370. }
  1371. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
  1372. {
  1373. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1374. dev_priv->gart_info.addr = NULL;
  1375. }
  1376. }
  1377. /* only clear to the start of flags */
  1378. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1379. return 0;
  1380. }
  1381. /* This code will reinit the Radeon CP hardware after a resume from disc.
  1382. * AFAIK, it would be very difficult to pickle the state at suspend time, so
  1383. * here we make sure that all Radeon hardware initialisation is re-done without
  1384. * affecting running applications.
  1385. *
  1386. * Charl P. Botha <http://cpbotha.net>
  1387. */
  1388. static int radeon_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
  1389. {
  1390. drm_radeon_private_t *dev_priv = dev->dev_private;
  1391. if (!dev_priv) {
  1392. DRM_ERROR("Called with no initialization\n");
  1393. return -EINVAL;
  1394. }
  1395. DRM_DEBUG("Starting radeon_do_resume_cp()\n");
  1396. #if __OS_HAS_AGP
  1397. if (dev_priv->flags & RADEON_IS_AGP) {
  1398. /* Turn off PCI GART */
  1399. radeon_set_pcigart(dev_priv, 0);
  1400. } else
  1401. #endif
  1402. {
  1403. /* Turn on PCI GART */
  1404. radeon_set_pcigart(dev_priv, 1);
  1405. }
  1406. radeon_cp_load_microcode(dev_priv);
  1407. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1408. dev_priv->have_z_offset = 0;
  1409. radeon_do_engine_reset(dev);
  1410. radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
  1411. DRM_DEBUG("radeon_do_resume_cp() complete\n");
  1412. return 0;
  1413. }
  1414. int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1415. {
  1416. drm_radeon_private_t *dev_priv = dev->dev_private;
  1417. drm_radeon_init_t *init = data;
  1418. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1419. if (init->func == RADEON_INIT_R300_CP)
  1420. r300_init_reg_flags(dev);
  1421. switch (init->func) {
  1422. case RADEON_INIT_CP:
  1423. case RADEON_INIT_R200_CP:
  1424. case RADEON_INIT_R300_CP:
  1425. return radeon_do_init_cp(dev, init, file_priv);
  1426. case RADEON_INIT_R600_CP:
  1427. return r600_do_init_cp(dev, init, file_priv);
  1428. case RADEON_CLEANUP_CP:
  1429. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1430. return r600_do_cleanup_cp(dev);
  1431. else
  1432. return radeon_do_cleanup_cp(dev);
  1433. }
  1434. return -EINVAL;
  1435. }
  1436. int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1437. {
  1438. drm_radeon_private_t *dev_priv = dev->dev_private;
  1439. DRM_DEBUG("\n");
  1440. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1441. if (dev_priv->cp_running) {
  1442. DRM_DEBUG("while CP running\n");
  1443. return 0;
  1444. }
  1445. if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
  1446. DRM_DEBUG("called with bogus CP mode (%d)\n",
  1447. dev_priv->cp_mode);
  1448. return 0;
  1449. }
  1450. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1451. r600_do_cp_start(dev_priv);
  1452. else
  1453. radeon_do_cp_start(dev_priv);
  1454. return 0;
  1455. }
  1456. /* Stop the CP. The engine must have been idled before calling this
  1457. * routine.
  1458. */
  1459. int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1460. {
  1461. drm_radeon_private_t *dev_priv = dev->dev_private;
  1462. drm_radeon_cp_stop_t *stop = data;
  1463. int ret;
  1464. DRM_DEBUG("\n");
  1465. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1466. if (!dev_priv->cp_running)
  1467. return 0;
  1468. /* Flush any pending CP commands. This ensures any outstanding
  1469. * commands are exectuted by the engine before we turn it off.
  1470. */
  1471. if (stop->flush) {
  1472. radeon_do_cp_flush(dev_priv);
  1473. }
  1474. /* If we fail to make the engine go idle, we return an error
  1475. * code so that the DRM ioctl wrapper can try again.
  1476. */
  1477. if (stop->idle) {
  1478. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1479. ret = r600_do_cp_idle(dev_priv);
  1480. else
  1481. ret = radeon_do_cp_idle(dev_priv);
  1482. if (ret)
  1483. return ret;
  1484. }
  1485. /* Finally, we can turn off the CP. If the engine isn't idle,
  1486. * we will get some dropped triangles as they won't be fully
  1487. * rendered before the CP is shut down.
  1488. */
  1489. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1490. r600_do_cp_stop(dev_priv);
  1491. else
  1492. radeon_do_cp_stop(dev_priv);
  1493. /* Reset the engine */
  1494. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1495. r600_do_engine_reset(dev);
  1496. else
  1497. radeon_do_engine_reset(dev);
  1498. return 0;
  1499. }
  1500. void radeon_do_release(struct drm_device * dev)
  1501. {
  1502. drm_radeon_private_t *dev_priv = dev->dev_private;
  1503. int i, ret;
  1504. if (dev_priv) {
  1505. if (dev_priv->cp_running) {
  1506. /* Stop the cp */
  1507. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  1508. while ((ret = r600_do_cp_idle(dev_priv)) != 0) {
  1509. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1510. #ifdef __linux__
  1511. schedule();
  1512. #else
  1513. tsleep(&ret, PZERO, "rdnrel", 1);
  1514. #endif
  1515. }
  1516. } else {
  1517. while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
  1518. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1519. #ifdef __linux__
  1520. schedule();
  1521. #else
  1522. tsleep(&ret, PZERO, "rdnrel", 1);
  1523. #endif
  1524. }
  1525. }
  1526. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  1527. r600_do_cp_stop(dev_priv);
  1528. r600_do_engine_reset(dev);
  1529. } else {
  1530. radeon_do_cp_stop(dev_priv);
  1531. radeon_do_engine_reset(dev);
  1532. }
  1533. }
  1534. if ((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_R600) {
  1535. /* Disable *all* interrupts */
  1536. if (dev_priv->mmio) /* remove this after permanent addmaps */
  1537. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  1538. if (dev_priv->mmio) { /* remove all surfaces */
  1539. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  1540. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
  1541. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
  1542. 16 * i, 0);
  1543. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
  1544. 16 * i, 0);
  1545. }
  1546. }
  1547. }
  1548. /* Free memory heap structures */
  1549. radeon_mem_takedown(&(dev_priv->gart_heap));
  1550. radeon_mem_takedown(&(dev_priv->fb_heap));
  1551. /* deallocate kernel resources */
  1552. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1553. r600_do_cleanup_cp(dev);
  1554. else
  1555. radeon_do_cleanup_cp(dev);
  1556. release_firmware(dev_priv->me_fw);
  1557. dev_priv->me_fw = NULL;
  1558. release_firmware(dev_priv->pfp_fw);
  1559. dev_priv->pfp_fw = NULL;
  1560. }
  1561. }
  1562. /* Just reset the CP ring. Called as part of an X Server engine reset.
  1563. */
  1564. int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1565. {
  1566. drm_radeon_private_t *dev_priv = dev->dev_private;
  1567. DRM_DEBUG("\n");
  1568. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1569. if (!dev_priv) {
  1570. DRM_DEBUG("called before init done\n");
  1571. return -EINVAL;
  1572. }
  1573. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1574. r600_do_cp_reset(dev_priv);
  1575. else
  1576. radeon_do_cp_reset(dev_priv);
  1577. /* The CP is no longer running after an engine reset */
  1578. dev_priv->cp_running = 0;
  1579. return 0;
  1580. }
  1581. int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1582. {
  1583. drm_radeon_private_t *dev_priv = dev->dev_private;
  1584. DRM_DEBUG("\n");
  1585. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1586. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1587. return r600_do_cp_idle(dev_priv);
  1588. else
  1589. return radeon_do_cp_idle(dev_priv);
  1590. }
  1591. /* Added by Charl P. Botha to call radeon_do_resume_cp().
  1592. */
  1593. int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1594. {
  1595. drm_radeon_private_t *dev_priv = dev->dev_private;
  1596. DRM_DEBUG("\n");
  1597. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1598. return r600_do_resume_cp(dev, file_priv);
  1599. else
  1600. return radeon_do_resume_cp(dev, file_priv);
  1601. }
  1602. int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1603. {
  1604. drm_radeon_private_t *dev_priv = dev->dev_private;
  1605. DRM_DEBUG("\n");
  1606. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1607. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1608. return r600_do_engine_reset(dev);
  1609. else
  1610. return radeon_do_engine_reset(dev);
  1611. }
  1612. /* ================================================================
  1613. * Fullscreen mode
  1614. */
  1615. /* KW: Deprecated to say the least:
  1616. */
  1617. int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1618. {
  1619. return 0;
  1620. }
  1621. /* ================================================================
  1622. * Freelist management
  1623. */
  1624. /* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
  1625. * bufs until freelist code is used. Note this hides a problem with
  1626. * the scratch register * (used to keep track of last buffer
  1627. * completed) being written to before * the last buffer has actually
  1628. * completed rendering.
  1629. *
  1630. * KW: It's also a good way to find free buffers quickly.
  1631. *
  1632. * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
  1633. * sleep. However, bugs in older versions of radeon_accel.c mean that
  1634. * we essentially have to do this, else old clients will break.
  1635. *
  1636. * However, it does leave open a potential deadlock where all the
  1637. * buffers are held by other clients, which can't release them because
  1638. * they can't get the lock.
  1639. */
  1640. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1641. {
  1642. struct drm_device_dma *dma = dev->dma;
  1643. drm_radeon_private_t *dev_priv = dev->dev_private;
  1644. drm_radeon_buf_priv_t *buf_priv;
  1645. struct drm_buf *buf;
  1646. int i, t;
  1647. int start;
  1648. if (++dev_priv->last_buf >= dma->buf_count)
  1649. dev_priv->last_buf = 0;
  1650. start = dev_priv->last_buf;
  1651. for (t = 0; t < dev_priv->usec_timeout; t++) {
  1652. u32 done_age = GET_SCRATCH(dev_priv, 1);
  1653. DRM_DEBUG("done_age = %d\n", done_age);
  1654. for (i = 0; i < dma->buf_count; i++) {
  1655. buf = dma->buflist[start];
  1656. buf_priv = buf->dev_private;
  1657. if (buf->file_priv == NULL || (buf->pending &&
  1658. buf_priv->age <=
  1659. done_age)) {
  1660. dev_priv->stats.requested_bufs++;
  1661. buf->pending = 0;
  1662. return buf;
  1663. }
  1664. if (++start >= dma->buf_count)
  1665. start = 0;
  1666. }
  1667. if (t) {
  1668. DRM_UDELAY(1);
  1669. dev_priv->stats.freelist_loops++;
  1670. }
  1671. }
  1672. return NULL;
  1673. }
  1674. void radeon_freelist_reset(struct drm_device * dev)
  1675. {
  1676. struct drm_device_dma *dma = dev->dma;
  1677. drm_radeon_private_t *dev_priv = dev->dev_private;
  1678. int i;
  1679. dev_priv->last_buf = 0;
  1680. for (i = 0; i < dma->buf_count; i++) {
  1681. struct drm_buf *buf = dma->buflist[i];
  1682. drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
  1683. buf_priv->age = 0;
  1684. }
  1685. }
  1686. /* ================================================================
  1687. * CP command submission
  1688. */
  1689. int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
  1690. {
  1691. drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
  1692. int i;
  1693. u32 last_head = GET_RING_HEAD(dev_priv);
  1694. for (i = 0; i < dev_priv->usec_timeout; i++) {
  1695. u32 head = GET_RING_HEAD(dev_priv);
  1696. ring->space = (head - ring->tail) * sizeof(u32);
  1697. if (ring->space <= 0)
  1698. ring->space += ring->size;
  1699. if (ring->space > n)
  1700. return 0;
  1701. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  1702. if (head != last_head)
  1703. i = 0;
  1704. last_head = head;
  1705. DRM_UDELAY(1);
  1706. }
  1707. /* FIXME: This return value is ignored in the BEGIN_RING macro! */
  1708. #if RADEON_FIFO_DEBUG
  1709. radeon_status(dev_priv);
  1710. DRM_ERROR("failed!\n");
  1711. #endif
  1712. return -EBUSY;
  1713. }
  1714. static int radeon_cp_get_buffers(struct drm_device *dev,
  1715. struct drm_file *file_priv,
  1716. struct drm_dma * d)
  1717. {
  1718. int i;
  1719. struct drm_buf *buf;
  1720. for (i = d->granted_count; i < d->request_count; i++) {
  1721. buf = radeon_freelist_get(dev);
  1722. if (!buf)
  1723. return -EBUSY; /* NOTE: broken client */
  1724. buf->file_priv = file_priv;
  1725. if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
  1726. sizeof(buf->idx)))
  1727. return -EFAULT;
  1728. if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
  1729. sizeof(buf->total)))
  1730. return -EFAULT;
  1731. d->granted_count++;
  1732. }
  1733. return 0;
  1734. }
  1735. int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1736. {
  1737. struct drm_device_dma *dma = dev->dma;
  1738. int ret = 0;
  1739. struct drm_dma *d = data;
  1740. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1741. /* Please don't send us buffers.
  1742. */
  1743. if (d->send_count != 0) {
  1744. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  1745. DRM_CURRENTPID, d->send_count);
  1746. return -EINVAL;
  1747. }
  1748. /* We'll send you buffers.
  1749. */
  1750. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  1751. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  1752. DRM_CURRENTPID, d->request_count, dma->buf_count);
  1753. return -EINVAL;
  1754. }
  1755. d->granted_count = 0;
  1756. if (d->request_count) {
  1757. ret = radeon_cp_get_buffers(dev, file_priv, d);
  1758. }
  1759. return ret;
  1760. }
  1761. int radeon_driver_load(struct drm_device *dev, unsigned long flags)
  1762. {
  1763. drm_radeon_private_t *dev_priv;
  1764. int ret = 0;
  1765. dev_priv = kzalloc(sizeof(drm_radeon_private_t), GFP_KERNEL);
  1766. if (dev_priv == NULL)
  1767. return -ENOMEM;
  1768. dev->dev_private = (void *)dev_priv;
  1769. dev_priv->flags = flags;
  1770. switch (flags & RADEON_FAMILY_MASK) {
  1771. case CHIP_R100:
  1772. case CHIP_RV200:
  1773. case CHIP_R200:
  1774. case CHIP_R300:
  1775. case CHIP_R350:
  1776. case CHIP_R420:
  1777. case CHIP_R423:
  1778. case CHIP_RV410:
  1779. case CHIP_RV515:
  1780. case CHIP_R520:
  1781. case CHIP_RV570:
  1782. case CHIP_R580:
  1783. dev_priv->flags |= RADEON_HAS_HIERZ;
  1784. break;
  1785. default:
  1786. /* all other chips have no hierarchical z buffer */
  1787. break;
  1788. }
  1789. pci_set_master(dev->pdev);
  1790. if (drm_pci_device_is_agp(dev))
  1791. dev_priv->flags |= RADEON_IS_AGP;
  1792. else if (pci_is_pcie(dev->pdev))
  1793. dev_priv->flags |= RADEON_IS_PCIE;
  1794. else
  1795. dev_priv->flags |= RADEON_IS_PCI;
  1796. ret = drm_addmap(dev, pci_resource_start(dev->pdev, 2),
  1797. pci_resource_len(dev->pdev, 2), _DRM_REGISTERS,
  1798. _DRM_READ_ONLY | _DRM_DRIVER, &dev_priv->mmio);
  1799. if (ret != 0)
  1800. return ret;
  1801. ret = drm_vblank_init(dev, 2);
  1802. if (ret) {
  1803. radeon_driver_unload(dev);
  1804. return ret;
  1805. }
  1806. DRM_DEBUG("%s card detected\n",
  1807. ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
  1808. return ret;
  1809. }
  1810. int radeon_master_create(struct drm_device *dev, struct drm_master *master)
  1811. {
  1812. struct drm_radeon_master_private *master_priv;
  1813. unsigned long sareapage;
  1814. int ret;
  1815. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1816. if (!master_priv)
  1817. return -ENOMEM;
  1818. /* prebuild the SAREA */
  1819. sareapage = max_t(unsigned long, SAREA_MAX, PAGE_SIZE);
  1820. ret = drm_addmap(dev, 0, sareapage, _DRM_SHM, _DRM_CONTAINS_LOCK,
  1821. &master_priv->sarea);
  1822. if (ret) {
  1823. DRM_ERROR("SAREA setup failed\n");
  1824. kfree(master_priv);
  1825. return ret;
  1826. }
  1827. master_priv->sarea_priv = master_priv->sarea->handle + sizeof(struct drm_sarea);
  1828. master_priv->sarea_priv->pfCurrentPage = 0;
  1829. master->driver_priv = master_priv;
  1830. return 0;
  1831. }
  1832. void radeon_master_destroy(struct drm_device *dev, struct drm_master *master)
  1833. {
  1834. struct drm_radeon_master_private *master_priv = master->driver_priv;
  1835. if (!master_priv)
  1836. return;
  1837. if (master_priv->sarea_priv &&
  1838. master_priv->sarea_priv->pfCurrentPage != 0)
  1839. radeon_cp_dispatch_flip(dev, master);
  1840. master_priv->sarea_priv = NULL;
  1841. if (master_priv->sarea)
  1842. drm_rmmap_locked(dev, master_priv->sarea);
  1843. kfree(master_priv);
  1844. master->driver_priv = NULL;
  1845. }
  1846. /* Create mappings for registers and framebuffer so userland doesn't necessarily
  1847. * have to find them.
  1848. */
  1849. int radeon_driver_firstopen(struct drm_device *dev)
  1850. {
  1851. int ret;
  1852. drm_local_map_t *map;
  1853. drm_radeon_private_t *dev_priv = dev->dev_private;
  1854. dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
  1855. dev_priv->fb_aper_offset = pci_resource_start(dev->pdev, 0);
  1856. ret = drm_addmap(dev, dev_priv->fb_aper_offset,
  1857. pci_resource_len(dev->pdev, 0), _DRM_FRAME_BUFFER,
  1858. _DRM_WRITE_COMBINING, &map);
  1859. if (ret != 0)
  1860. return ret;
  1861. return 0;
  1862. }
  1863. int radeon_driver_unload(struct drm_device *dev)
  1864. {
  1865. drm_radeon_private_t *dev_priv = dev->dev_private;
  1866. DRM_DEBUG("\n");
  1867. drm_rmmap(dev, dev_priv->mmio);
  1868. kfree(dev_priv);
  1869. dev->dev_private = NULL;
  1870. return 0;
  1871. }
  1872. void radeon_commit_ring(drm_radeon_private_t *dev_priv)
  1873. {
  1874. int i;
  1875. u32 *ring;
  1876. int tail_aligned;
  1877. /* check if the ring is padded out to 16-dword alignment */
  1878. tail_aligned = dev_priv->ring.tail & (RADEON_RING_ALIGN-1);
  1879. if (tail_aligned) {
  1880. int num_p2 = RADEON_RING_ALIGN - tail_aligned;
  1881. ring = dev_priv->ring.start;
  1882. /* pad with some CP_PACKET2 */
  1883. for (i = 0; i < num_p2; i++)
  1884. ring[dev_priv->ring.tail + i] = CP_PACKET2();
  1885. dev_priv->ring.tail += i;
  1886. dev_priv->ring.space -= num_p2 * sizeof(u32);
  1887. }
  1888. dev_priv->ring.tail &= dev_priv->ring.tail_mask;
  1889. DRM_MEMORYBARRIER();
  1890. GET_RING_HEAD( dev_priv );
  1891. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  1892. RADEON_WRITE(R600_CP_RB_WPTR, dev_priv->ring.tail);
  1893. /* read from PCI bus to ensure correct posting */
  1894. RADEON_READ(R600_CP_RB_RPTR);
  1895. } else {
  1896. RADEON_WRITE(RADEON_CP_RB_WPTR, dev_priv->ring.tail);
  1897. /* read from PCI bus to ensure correct posting */
  1898. RADEON_READ(RADEON_CP_RB_RPTR);
  1899. }
  1900. }