r600.c 128 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/module.h>
  33. #include <drm/drmP.h>
  34. #include <drm/radeon_drm.h>
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "radeon_mode.h"
  38. #include "r600d.h"
  39. #include "atom.h"
  40. #include "avivod.h"
  41. #define PFP_UCODE_SIZE 576
  42. #define PM4_UCODE_SIZE 1792
  43. #define RLC_UCODE_SIZE 768
  44. #define R700_PFP_UCODE_SIZE 848
  45. #define R700_PM4_UCODE_SIZE 1360
  46. #define R700_RLC_UCODE_SIZE 1024
  47. #define EVERGREEN_PFP_UCODE_SIZE 1120
  48. #define EVERGREEN_PM4_UCODE_SIZE 1376
  49. #define EVERGREEN_RLC_UCODE_SIZE 768
  50. #define CAYMAN_RLC_UCODE_SIZE 1024
  51. #define ARUBA_RLC_UCODE_SIZE 1536
  52. /* Firmware Names */
  53. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  54. MODULE_FIRMWARE("radeon/R600_me.bin");
  55. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV610_me.bin");
  57. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV630_me.bin");
  59. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV620_me.bin");
  61. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV635_me.bin");
  63. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV670_me.bin");
  65. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  66. MODULE_FIRMWARE("radeon/RS780_me.bin");
  67. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  68. MODULE_FIRMWARE("radeon/RV770_me.bin");
  69. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  70. MODULE_FIRMWARE("radeon/RV730_me.bin");
  71. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  72. MODULE_FIRMWARE("radeon/RV710_me.bin");
  73. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  74. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  75. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  76. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  77. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  78. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  79. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  80. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  81. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  82. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  83. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  84. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  85. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  86. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  87. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  88. MODULE_FIRMWARE("radeon/PALM_me.bin");
  89. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  90. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  91. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  92. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  93. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  94. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  95. /* r600,rv610,rv630,rv620,rv635,rv670 */
  96. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  97. static void r600_gpu_init(struct radeon_device *rdev);
  98. void r600_fini(struct radeon_device *rdev);
  99. void r600_irq_disable(struct radeon_device *rdev);
  100. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  101. /* get temperature in millidegrees */
  102. int rv6xx_get_temp(struct radeon_device *rdev)
  103. {
  104. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  105. ASIC_T_SHIFT;
  106. int actual_temp = temp & 0xff;
  107. if (temp & 0x100)
  108. actual_temp -= 256;
  109. return actual_temp * 1000;
  110. }
  111. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  112. {
  113. int i;
  114. rdev->pm.dynpm_can_upclock = true;
  115. rdev->pm.dynpm_can_downclock = true;
  116. /* power state array is low to high, default is first */
  117. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  118. int min_power_state_index = 0;
  119. if (rdev->pm.num_power_states > 2)
  120. min_power_state_index = 1;
  121. switch (rdev->pm.dynpm_planned_action) {
  122. case DYNPM_ACTION_MINIMUM:
  123. rdev->pm.requested_power_state_index = min_power_state_index;
  124. rdev->pm.requested_clock_mode_index = 0;
  125. rdev->pm.dynpm_can_downclock = false;
  126. break;
  127. case DYNPM_ACTION_DOWNCLOCK:
  128. if (rdev->pm.current_power_state_index == min_power_state_index) {
  129. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  130. rdev->pm.dynpm_can_downclock = false;
  131. } else {
  132. if (rdev->pm.active_crtc_count > 1) {
  133. for (i = 0; i < rdev->pm.num_power_states; i++) {
  134. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  135. continue;
  136. else if (i >= rdev->pm.current_power_state_index) {
  137. rdev->pm.requested_power_state_index =
  138. rdev->pm.current_power_state_index;
  139. break;
  140. } else {
  141. rdev->pm.requested_power_state_index = i;
  142. break;
  143. }
  144. }
  145. } else {
  146. if (rdev->pm.current_power_state_index == 0)
  147. rdev->pm.requested_power_state_index =
  148. rdev->pm.num_power_states - 1;
  149. else
  150. rdev->pm.requested_power_state_index =
  151. rdev->pm.current_power_state_index - 1;
  152. }
  153. }
  154. rdev->pm.requested_clock_mode_index = 0;
  155. /* don't use the power state if crtcs are active and no display flag is set */
  156. if ((rdev->pm.active_crtc_count > 0) &&
  157. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  158. clock_info[rdev->pm.requested_clock_mode_index].flags &
  159. RADEON_PM_MODE_NO_DISPLAY)) {
  160. rdev->pm.requested_power_state_index++;
  161. }
  162. break;
  163. case DYNPM_ACTION_UPCLOCK:
  164. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  165. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  166. rdev->pm.dynpm_can_upclock = false;
  167. } else {
  168. if (rdev->pm.active_crtc_count > 1) {
  169. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  170. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  171. continue;
  172. else if (i <= rdev->pm.current_power_state_index) {
  173. rdev->pm.requested_power_state_index =
  174. rdev->pm.current_power_state_index;
  175. break;
  176. } else {
  177. rdev->pm.requested_power_state_index = i;
  178. break;
  179. }
  180. }
  181. } else
  182. rdev->pm.requested_power_state_index =
  183. rdev->pm.current_power_state_index + 1;
  184. }
  185. rdev->pm.requested_clock_mode_index = 0;
  186. break;
  187. case DYNPM_ACTION_DEFAULT:
  188. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  189. rdev->pm.requested_clock_mode_index = 0;
  190. rdev->pm.dynpm_can_upclock = false;
  191. break;
  192. case DYNPM_ACTION_NONE:
  193. default:
  194. DRM_ERROR("Requested mode for not defined action\n");
  195. return;
  196. }
  197. } else {
  198. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  199. /* for now just select the first power state and switch between clock modes */
  200. /* power state array is low to high, default is first (0) */
  201. if (rdev->pm.active_crtc_count > 1) {
  202. rdev->pm.requested_power_state_index = -1;
  203. /* start at 1 as we don't want the default mode */
  204. for (i = 1; i < rdev->pm.num_power_states; i++) {
  205. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  206. continue;
  207. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  208. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  209. rdev->pm.requested_power_state_index = i;
  210. break;
  211. }
  212. }
  213. /* if nothing selected, grab the default state. */
  214. if (rdev->pm.requested_power_state_index == -1)
  215. rdev->pm.requested_power_state_index = 0;
  216. } else
  217. rdev->pm.requested_power_state_index = 1;
  218. switch (rdev->pm.dynpm_planned_action) {
  219. case DYNPM_ACTION_MINIMUM:
  220. rdev->pm.requested_clock_mode_index = 0;
  221. rdev->pm.dynpm_can_downclock = false;
  222. break;
  223. case DYNPM_ACTION_DOWNCLOCK:
  224. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  225. if (rdev->pm.current_clock_mode_index == 0) {
  226. rdev->pm.requested_clock_mode_index = 0;
  227. rdev->pm.dynpm_can_downclock = false;
  228. } else
  229. rdev->pm.requested_clock_mode_index =
  230. rdev->pm.current_clock_mode_index - 1;
  231. } else {
  232. rdev->pm.requested_clock_mode_index = 0;
  233. rdev->pm.dynpm_can_downclock = false;
  234. }
  235. /* don't use the power state if crtcs are active and no display flag is set */
  236. if ((rdev->pm.active_crtc_count > 0) &&
  237. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  238. clock_info[rdev->pm.requested_clock_mode_index].flags &
  239. RADEON_PM_MODE_NO_DISPLAY)) {
  240. rdev->pm.requested_clock_mode_index++;
  241. }
  242. break;
  243. case DYNPM_ACTION_UPCLOCK:
  244. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  245. if (rdev->pm.current_clock_mode_index ==
  246. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  247. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  248. rdev->pm.dynpm_can_upclock = false;
  249. } else
  250. rdev->pm.requested_clock_mode_index =
  251. rdev->pm.current_clock_mode_index + 1;
  252. } else {
  253. rdev->pm.requested_clock_mode_index =
  254. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  255. rdev->pm.dynpm_can_upclock = false;
  256. }
  257. break;
  258. case DYNPM_ACTION_DEFAULT:
  259. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  260. rdev->pm.requested_clock_mode_index = 0;
  261. rdev->pm.dynpm_can_upclock = false;
  262. break;
  263. case DYNPM_ACTION_NONE:
  264. default:
  265. DRM_ERROR("Requested mode for not defined action\n");
  266. return;
  267. }
  268. }
  269. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  270. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  271. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  272. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  273. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  274. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  275. pcie_lanes);
  276. }
  277. void rs780_pm_init_profile(struct radeon_device *rdev)
  278. {
  279. if (rdev->pm.num_power_states == 2) {
  280. /* default */
  281. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  282. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  283. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  284. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  285. /* low sh */
  286. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  287. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  288. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  290. /* mid sh */
  291. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  292. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  293. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  295. /* high sh */
  296. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  297. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  298. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  300. /* low mh */
  301. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  305. /* mid mh */
  306. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  308. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  310. /* high mh */
  311. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  312. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  313. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  315. } else if (rdev->pm.num_power_states == 3) {
  316. /* default */
  317. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  318. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  319. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  320. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  321. /* low sh */
  322. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  323. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  324. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  325. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  326. /* mid sh */
  327. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  328. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  329. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  330. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  331. /* high sh */
  332. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  333. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  334. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  335. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  336. /* low mh */
  337. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  339. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  340. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  341. /* mid mh */
  342. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  343. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  344. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  345. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  346. /* high mh */
  347. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  348. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  349. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  350. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  351. } else {
  352. /* default */
  353. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  354. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  355. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  356. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  357. /* low sh */
  358. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  359. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  360. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  361. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  362. /* mid sh */
  363. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  364. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  365. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  366. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  367. /* high sh */
  368. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  369. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  370. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  371. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  372. /* low mh */
  373. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  374. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  375. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  376. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  377. /* mid mh */
  378. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  379. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  380. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  381. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  382. /* high mh */
  383. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  384. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  385. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  386. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  387. }
  388. }
  389. void r600_pm_init_profile(struct radeon_device *rdev)
  390. {
  391. int idx;
  392. if (rdev->family == CHIP_R600) {
  393. /* XXX */
  394. /* default */
  395. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  396. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  397. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  398. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  399. /* low sh */
  400. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  401. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  402. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  403. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  404. /* mid sh */
  405. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  406. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  407. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  408. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  409. /* high sh */
  410. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  411. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  412. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  413. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  414. /* low mh */
  415. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  417. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  418. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  419. /* mid mh */
  420. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  421. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  422. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  423. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  424. /* high mh */
  425. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  426. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  427. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  428. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  429. } else {
  430. if (rdev->pm.num_power_states < 4) {
  431. /* default */
  432. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  433. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  434. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  435. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  436. /* low sh */
  437. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  438. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  439. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  440. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  441. /* mid sh */
  442. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  443. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  444. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  445. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  446. /* high sh */
  447. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  448. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  449. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  450. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  451. /* low mh */
  452. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  453. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  454. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  455. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  456. /* low mh */
  457. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  458. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  459. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  460. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  461. /* high mh */
  462. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  463. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  464. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  465. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  466. } else {
  467. /* default */
  468. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  469. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  470. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  471. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  472. /* low sh */
  473. if (rdev->flags & RADEON_IS_MOBILITY)
  474. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  475. else
  476. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  477. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  478. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  479. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  480. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  481. /* mid sh */
  482. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  483. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  484. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  485. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  486. /* high sh */
  487. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  488. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  489. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  490. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  491. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  492. /* low mh */
  493. if (rdev->flags & RADEON_IS_MOBILITY)
  494. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  495. else
  496. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  497. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  498. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  499. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  500. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  501. /* mid mh */
  502. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  503. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  504. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  505. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  506. /* high mh */
  507. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  508. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  509. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  510. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  511. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  512. }
  513. }
  514. }
  515. void r600_pm_misc(struct radeon_device *rdev)
  516. {
  517. int req_ps_idx = rdev->pm.requested_power_state_index;
  518. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  519. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  520. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  521. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  522. /* 0xff01 is a flag rather then an actual voltage */
  523. if (voltage->voltage == 0xff01)
  524. return;
  525. if (voltage->voltage != rdev->pm.current_vddc) {
  526. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  527. rdev->pm.current_vddc = voltage->voltage;
  528. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  529. }
  530. }
  531. }
  532. bool r600_gui_idle(struct radeon_device *rdev)
  533. {
  534. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  535. return false;
  536. else
  537. return true;
  538. }
  539. /* hpd for digital panel detect/disconnect */
  540. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  541. {
  542. bool connected = false;
  543. if (ASIC_IS_DCE3(rdev)) {
  544. switch (hpd) {
  545. case RADEON_HPD_1:
  546. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  547. connected = true;
  548. break;
  549. case RADEON_HPD_2:
  550. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  551. connected = true;
  552. break;
  553. case RADEON_HPD_3:
  554. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  555. connected = true;
  556. break;
  557. case RADEON_HPD_4:
  558. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  559. connected = true;
  560. break;
  561. /* DCE 3.2 */
  562. case RADEON_HPD_5:
  563. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  564. connected = true;
  565. break;
  566. case RADEON_HPD_6:
  567. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  568. connected = true;
  569. break;
  570. default:
  571. break;
  572. }
  573. } else {
  574. switch (hpd) {
  575. case RADEON_HPD_1:
  576. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  577. connected = true;
  578. break;
  579. case RADEON_HPD_2:
  580. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  581. connected = true;
  582. break;
  583. case RADEON_HPD_3:
  584. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  585. connected = true;
  586. break;
  587. default:
  588. break;
  589. }
  590. }
  591. return connected;
  592. }
  593. void r600_hpd_set_polarity(struct radeon_device *rdev,
  594. enum radeon_hpd_id hpd)
  595. {
  596. u32 tmp;
  597. bool connected = r600_hpd_sense(rdev, hpd);
  598. if (ASIC_IS_DCE3(rdev)) {
  599. switch (hpd) {
  600. case RADEON_HPD_1:
  601. tmp = RREG32(DC_HPD1_INT_CONTROL);
  602. if (connected)
  603. tmp &= ~DC_HPDx_INT_POLARITY;
  604. else
  605. tmp |= DC_HPDx_INT_POLARITY;
  606. WREG32(DC_HPD1_INT_CONTROL, tmp);
  607. break;
  608. case RADEON_HPD_2:
  609. tmp = RREG32(DC_HPD2_INT_CONTROL);
  610. if (connected)
  611. tmp &= ~DC_HPDx_INT_POLARITY;
  612. else
  613. tmp |= DC_HPDx_INT_POLARITY;
  614. WREG32(DC_HPD2_INT_CONTROL, tmp);
  615. break;
  616. case RADEON_HPD_3:
  617. tmp = RREG32(DC_HPD3_INT_CONTROL);
  618. if (connected)
  619. tmp &= ~DC_HPDx_INT_POLARITY;
  620. else
  621. tmp |= DC_HPDx_INT_POLARITY;
  622. WREG32(DC_HPD3_INT_CONTROL, tmp);
  623. break;
  624. case RADEON_HPD_4:
  625. tmp = RREG32(DC_HPD4_INT_CONTROL);
  626. if (connected)
  627. tmp &= ~DC_HPDx_INT_POLARITY;
  628. else
  629. tmp |= DC_HPDx_INT_POLARITY;
  630. WREG32(DC_HPD4_INT_CONTROL, tmp);
  631. break;
  632. case RADEON_HPD_5:
  633. tmp = RREG32(DC_HPD5_INT_CONTROL);
  634. if (connected)
  635. tmp &= ~DC_HPDx_INT_POLARITY;
  636. else
  637. tmp |= DC_HPDx_INT_POLARITY;
  638. WREG32(DC_HPD5_INT_CONTROL, tmp);
  639. break;
  640. /* DCE 3.2 */
  641. case RADEON_HPD_6:
  642. tmp = RREG32(DC_HPD6_INT_CONTROL);
  643. if (connected)
  644. tmp &= ~DC_HPDx_INT_POLARITY;
  645. else
  646. tmp |= DC_HPDx_INT_POLARITY;
  647. WREG32(DC_HPD6_INT_CONTROL, tmp);
  648. break;
  649. default:
  650. break;
  651. }
  652. } else {
  653. switch (hpd) {
  654. case RADEON_HPD_1:
  655. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  656. if (connected)
  657. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  658. else
  659. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  660. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  661. break;
  662. case RADEON_HPD_2:
  663. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  664. if (connected)
  665. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  666. else
  667. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  668. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  669. break;
  670. case RADEON_HPD_3:
  671. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  672. if (connected)
  673. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  674. else
  675. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  676. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  677. break;
  678. default:
  679. break;
  680. }
  681. }
  682. }
  683. void r600_hpd_init(struct radeon_device *rdev)
  684. {
  685. struct drm_device *dev = rdev->ddev;
  686. struct drm_connector *connector;
  687. unsigned enable = 0;
  688. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  689. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  690. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  691. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  692. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  693. * aux dp channel on imac and help (but not completely fix)
  694. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  695. */
  696. continue;
  697. }
  698. if (ASIC_IS_DCE3(rdev)) {
  699. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  700. if (ASIC_IS_DCE32(rdev))
  701. tmp |= DC_HPDx_EN;
  702. switch (radeon_connector->hpd.hpd) {
  703. case RADEON_HPD_1:
  704. WREG32(DC_HPD1_CONTROL, tmp);
  705. break;
  706. case RADEON_HPD_2:
  707. WREG32(DC_HPD2_CONTROL, tmp);
  708. break;
  709. case RADEON_HPD_3:
  710. WREG32(DC_HPD3_CONTROL, tmp);
  711. break;
  712. case RADEON_HPD_4:
  713. WREG32(DC_HPD4_CONTROL, tmp);
  714. break;
  715. /* DCE 3.2 */
  716. case RADEON_HPD_5:
  717. WREG32(DC_HPD5_CONTROL, tmp);
  718. break;
  719. case RADEON_HPD_6:
  720. WREG32(DC_HPD6_CONTROL, tmp);
  721. break;
  722. default:
  723. break;
  724. }
  725. } else {
  726. switch (radeon_connector->hpd.hpd) {
  727. case RADEON_HPD_1:
  728. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  729. break;
  730. case RADEON_HPD_2:
  731. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  732. break;
  733. case RADEON_HPD_3:
  734. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  735. break;
  736. default:
  737. break;
  738. }
  739. }
  740. enable |= 1 << radeon_connector->hpd.hpd;
  741. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  742. }
  743. radeon_irq_kms_enable_hpd(rdev, enable);
  744. }
  745. void r600_hpd_fini(struct radeon_device *rdev)
  746. {
  747. struct drm_device *dev = rdev->ddev;
  748. struct drm_connector *connector;
  749. unsigned disable = 0;
  750. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  751. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  752. if (ASIC_IS_DCE3(rdev)) {
  753. switch (radeon_connector->hpd.hpd) {
  754. case RADEON_HPD_1:
  755. WREG32(DC_HPD1_CONTROL, 0);
  756. break;
  757. case RADEON_HPD_2:
  758. WREG32(DC_HPD2_CONTROL, 0);
  759. break;
  760. case RADEON_HPD_3:
  761. WREG32(DC_HPD3_CONTROL, 0);
  762. break;
  763. case RADEON_HPD_4:
  764. WREG32(DC_HPD4_CONTROL, 0);
  765. break;
  766. /* DCE 3.2 */
  767. case RADEON_HPD_5:
  768. WREG32(DC_HPD5_CONTROL, 0);
  769. break;
  770. case RADEON_HPD_6:
  771. WREG32(DC_HPD6_CONTROL, 0);
  772. break;
  773. default:
  774. break;
  775. }
  776. } else {
  777. switch (radeon_connector->hpd.hpd) {
  778. case RADEON_HPD_1:
  779. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  780. break;
  781. case RADEON_HPD_2:
  782. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  783. break;
  784. case RADEON_HPD_3:
  785. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  786. break;
  787. default:
  788. break;
  789. }
  790. }
  791. disable |= 1 << radeon_connector->hpd.hpd;
  792. }
  793. radeon_irq_kms_disable_hpd(rdev, disable);
  794. }
  795. /*
  796. * R600 PCIE GART
  797. */
  798. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  799. {
  800. unsigned i;
  801. u32 tmp;
  802. /* flush hdp cache so updates hit vram */
  803. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  804. !(rdev->flags & RADEON_IS_AGP)) {
  805. void __iomem *ptr = (void *)rdev->gart.ptr;
  806. u32 tmp;
  807. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  808. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  809. * This seems to cause problems on some AGP cards. Just use the old
  810. * method for them.
  811. */
  812. WREG32(HDP_DEBUG1, 0);
  813. tmp = readl((void __iomem *)ptr);
  814. } else
  815. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  816. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  817. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  818. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  819. for (i = 0; i < rdev->usec_timeout; i++) {
  820. /* read MC_STATUS */
  821. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  822. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  823. if (tmp == 2) {
  824. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  825. return;
  826. }
  827. if (tmp) {
  828. return;
  829. }
  830. udelay(1);
  831. }
  832. }
  833. int r600_pcie_gart_init(struct radeon_device *rdev)
  834. {
  835. int r;
  836. if (rdev->gart.robj) {
  837. WARN(1, "R600 PCIE GART already initialized\n");
  838. return 0;
  839. }
  840. /* Initialize common gart structure */
  841. r = radeon_gart_init(rdev);
  842. if (r)
  843. return r;
  844. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  845. return radeon_gart_table_vram_alloc(rdev);
  846. }
  847. static int r600_pcie_gart_enable(struct radeon_device *rdev)
  848. {
  849. u32 tmp;
  850. int r, i;
  851. if (rdev->gart.robj == NULL) {
  852. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  853. return -EINVAL;
  854. }
  855. r = radeon_gart_table_vram_pin(rdev);
  856. if (r)
  857. return r;
  858. radeon_gart_restore(rdev);
  859. /* Setup L2 cache */
  860. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  861. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  862. EFFECTIVE_L2_QUEUE_SIZE(7));
  863. WREG32(VM_L2_CNTL2, 0);
  864. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  865. /* Setup TLB control */
  866. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  867. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  868. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  869. ENABLE_WAIT_L2_QUERY;
  870. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  871. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  872. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  873. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  874. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  875. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  876. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  877. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  878. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  879. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  880. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  881. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  882. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  883. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  884. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  885. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  886. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  887. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  888. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  889. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  890. (u32)(rdev->dummy_page.addr >> 12));
  891. for (i = 1; i < 7; i++)
  892. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  893. r600_pcie_gart_tlb_flush(rdev);
  894. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  895. (unsigned)(rdev->mc.gtt_size >> 20),
  896. (unsigned long long)rdev->gart.table_addr);
  897. rdev->gart.ready = true;
  898. return 0;
  899. }
  900. static void r600_pcie_gart_disable(struct radeon_device *rdev)
  901. {
  902. u32 tmp;
  903. int i;
  904. /* Disable all tables */
  905. for (i = 0; i < 7; i++)
  906. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  907. /* Disable L2 cache */
  908. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  909. EFFECTIVE_L2_QUEUE_SIZE(7));
  910. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  911. /* Setup L1 TLB control */
  912. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  913. ENABLE_WAIT_L2_QUERY;
  914. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  915. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  916. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  917. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  918. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  919. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  920. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  921. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  922. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  923. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  924. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  925. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  926. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  927. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  928. radeon_gart_table_vram_unpin(rdev);
  929. }
  930. static void r600_pcie_gart_fini(struct radeon_device *rdev)
  931. {
  932. radeon_gart_fini(rdev);
  933. r600_pcie_gart_disable(rdev);
  934. radeon_gart_table_vram_free(rdev);
  935. }
  936. static void r600_agp_enable(struct radeon_device *rdev)
  937. {
  938. u32 tmp;
  939. int i;
  940. /* Setup L2 cache */
  941. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  942. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  943. EFFECTIVE_L2_QUEUE_SIZE(7));
  944. WREG32(VM_L2_CNTL2, 0);
  945. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  946. /* Setup TLB control */
  947. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  948. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  949. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  950. ENABLE_WAIT_L2_QUERY;
  951. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  952. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  953. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  954. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  955. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  956. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  957. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  958. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  959. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  960. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  961. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  962. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  963. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  964. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  965. for (i = 0; i < 7; i++)
  966. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  967. }
  968. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  969. {
  970. unsigned i;
  971. u32 tmp;
  972. for (i = 0; i < rdev->usec_timeout; i++) {
  973. /* read MC_STATUS */
  974. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  975. if (!tmp)
  976. return 0;
  977. udelay(1);
  978. }
  979. return -1;
  980. }
  981. static void r600_mc_program(struct radeon_device *rdev)
  982. {
  983. struct rv515_mc_save save;
  984. u32 tmp;
  985. int i, j;
  986. /* Initialize HDP */
  987. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  988. WREG32((0x2c14 + j), 0x00000000);
  989. WREG32((0x2c18 + j), 0x00000000);
  990. WREG32((0x2c1c + j), 0x00000000);
  991. WREG32((0x2c20 + j), 0x00000000);
  992. WREG32((0x2c24 + j), 0x00000000);
  993. }
  994. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  995. rv515_mc_stop(rdev, &save);
  996. if (r600_mc_wait_for_idle(rdev)) {
  997. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  998. }
  999. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1000. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1001. /* Update configuration */
  1002. if (rdev->flags & RADEON_IS_AGP) {
  1003. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1004. /* VRAM before AGP */
  1005. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1006. rdev->mc.vram_start >> 12);
  1007. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1008. rdev->mc.gtt_end >> 12);
  1009. } else {
  1010. /* VRAM after AGP */
  1011. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1012. rdev->mc.gtt_start >> 12);
  1013. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1014. rdev->mc.vram_end >> 12);
  1015. }
  1016. } else {
  1017. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1018. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1019. }
  1020. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1021. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1022. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1023. WREG32(MC_VM_FB_LOCATION, tmp);
  1024. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1025. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1026. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1027. if (rdev->flags & RADEON_IS_AGP) {
  1028. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1029. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1030. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1031. } else {
  1032. WREG32(MC_VM_AGP_BASE, 0);
  1033. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1034. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1035. }
  1036. if (r600_mc_wait_for_idle(rdev)) {
  1037. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1038. }
  1039. rv515_mc_resume(rdev, &save);
  1040. /* we need to own VRAM, so turn off the VGA renderer here
  1041. * to stop it overwriting our objects */
  1042. rv515_vga_render_disable(rdev);
  1043. }
  1044. /**
  1045. * r600_vram_gtt_location - try to find VRAM & GTT location
  1046. * @rdev: radeon device structure holding all necessary informations
  1047. * @mc: memory controller structure holding memory informations
  1048. *
  1049. * Function will place try to place VRAM at same place as in CPU (PCI)
  1050. * address space as some GPU seems to have issue when we reprogram at
  1051. * different address space.
  1052. *
  1053. * If there is not enough space to fit the unvisible VRAM after the
  1054. * aperture then we limit the VRAM size to the aperture.
  1055. *
  1056. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1057. * them to be in one from GPU point of view so that we can program GPU to
  1058. * catch access outside them (weird GPU policy see ??).
  1059. *
  1060. * This function will never fails, worst case are limiting VRAM or GTT.
  1061. *
  1062. * Note: GTT start, end, size should be initialized before calling this
  1063. * function on AGP platform.
  1064. */
  1065. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1066. {
  1067. u64 size_bf, size_af;
  1068. if (mc->mc_vram_size > 0xE0000000) {
  1069. /* leave room for at least 512M GTT */
  1070. dev_warn(rdev->dev, "limiting VRAM\n");
  1071. mc->real_vram_size = 0xE0000000;
  1072. mc->mc_vram_size = 0xE0000000;
  1073. }
  1074. if (rdev->flags & RADEON_IS_AGP) {
  1075. size_bf = mc->gtt_start;
  1076. size_af = 0xFFFFFFFF - mc->gtt_end;
  1077. if (size_bf > size_af) {
  1078. if (mc->mc_vram_size > size_bf) {
  1079. dev_warn(rdev->dev, "limiting VRAM\n");
  1080. mc->real_vram_size = size_bf;
  1081. mc->mc_vram_size = size_bf;
  1082. }
  1083. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1084. } else {
  1085. if (mc->mc_vram_size > size_af) {
  1086. dev_warn(rdev->dev, "limiting VRAM\n");
  1087. mc->real_vram_size = size_af;
  1088. mc->mc_vram_size = size_af;
  1089. }
  1090. mc->vram_start = mc->gtt_end + 1;
  1091. }
  1092. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1093. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1094. mc->mc_vram_size >> 20, mc->vram_start,
  1095. mc->vram_end, mc->real_vram_size >> 20);
  1096. } else {
  1097. u64 base = 0;
  1098. if (rdev->flags & RADEON_IS_IGP) {
  1099. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1100. base <<= 24;
  1101. }
  1102. radeon_vram_location(rdev, &rdev->mc, base);
  1103. rdev->mc.gtt_base_align = 0;
  1104. radeon_gtt_location(rdev, mc);
  1105. }
  1106. }
  1107. static int r600_mc_init(struct radeon_device *rdev)
  1108. {
  1109. u32 tmp;
  1110. int chansize, numchan;
  1111. /* Get VRAM informations */
  1112. rdev->mc.vram_is_ddr = true;
  1113. tmp = RREG32(RAMCFG);
  1114. if (tmp & CHANSIZE_OVERRIDE) {
  1115. chansize = 16;
  1116. } else if (tmp & CHANSIZE_MASK) {
  1117. chansize = 64;
  1118. } else {
  1119. chansize = 32;
  1120. }
  1121. tmp = RREG32(CHMAP);
  1122. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1123. case 0:
  1124. default:
  1125. numchan = 1;
  1126. break;
  1127. case 1:
  1128. numchan = 2;
  1129. break;
  1130. case 2:
  1131. numchan = 4;
  1132. break;
  1133. case 3:
  1134. numchan = 8;
  1135. break;
  1136. }
  1137. rdev->mc.vram_width = numchan * chansize;
  1138. /* Could aper size report 0 ? */
  1139. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1140. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1141. /* Setup GPU memory space */
  1142. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1143. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1144. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1145. r600_vram_gtt_location(rdev, &rdev->mc);
  1146. if (rdev->flags & RADEON_IS_IGP) {
  1147. rs690_pm_info(rdev);
  1148. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1149. }
  1150. radeon_update_bandwidth_info(rdev);
  1151. return 0;
  1152. }
  1153. int r600_vram_scratch_init(struct radeon_device *rdev)
  1154. {
  1155. int r;
  1156. if (rdev->vram_scratch.robj == NULL) {
  1157. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1158. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1159. NULL, &rdev->vram_scratch.robj);
  1160. if (r) {
  1161. return r;
  1162. }
  1163. }
  1164. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1165. if (unlikely(r != 0))
  1166. return r;
  1167. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1168. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1169. if (r) {
  1170. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1171. return r;
  1172. }
  1173. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1174. (void **)&rdev->vram_scratch.ptr);
  1175. if (r)
  1176. radeon_bo_unpin(rdev->vram_scratch.robj);
  1177. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1178. return r;
  1179. }
  1180. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1181. {
  1182. int r;
  1183. if (rdev->vram_scratch.robj == NULL) {
  1184. return;
  1185. }
  1186. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1187. if (likely(r == 0)) {
  1188. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1189. radeon_bo_unpin(rdev->vram_scratch.robj);
  1190. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1191. }
  1192. radeon_bo_unref(&rdev->vram_scratch.robj);
  1193. }
  1194. /* We doesn't check that the GPU really needs a reset we simply do the
  1195. * reset, it's up to the caller to determine if the GPU needs one. We
  1196. * might add an helper function to check that.
  1197. */
  1198. static void r600_gpu_soft_reset_gfx(struct radeon_device *rdev)
  1199. {
  1200. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1201. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1202. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1203. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1204. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1205. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1206. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1207. S_008010_GUI_ACTIVE(1);
  1208. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1209. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1210. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1211. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1212. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1213. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1214. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1215. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1216. u32 tmp;
  1217. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1218. return;
  1219. dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
  1220. RREG32(R_008010_GRBM_STATUS));
  1221. dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
  1222. RREG32(R_008014_GRBM_STATUS2));
  1223. dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
  1224. RREG32(R_000E50_SRBM_STATUS));
  1225. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1226. RREG32(CP_STALLED_STAT1));
  1227. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1228. RREG32(CP_STALLED_STAT2));
  1229. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1230. RREG32(CP_BUSY_STAT));
  1231. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1232. RREG32(CP_STAT));
  1233. /* Disable CP parsing/prefetching */
  1234. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1235. /* Check if any of the rendering block is busy and reset it */
  1236. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1237. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1238. tmp = S_008020_SOFT_RESET_CR(1) |
  1239. S_008020_SOFT_RESET_DB(1) |
  1240. S_008020_SOFT_RESET_CB(1) |
  1241. S_008020_SOFT_RESET_PA(1) |
  1242. S_008020_SOFT_RESET_SC(1) |
  1243. S_008020_SOFT_RESET_SMX(1) |
  1244. S_008020_SOFT_RESET_SPI(1) |
  1245. S_008020_SOFT_RESET_SX(1) |
  1246. S_008020_SOFT_RESET_SH(1) |
  1247. S_008020_SOFT_RESET_TC(1) |
  1248. S_008020_SOFT_RESET_TA(1) |
  1249. S_008020_SOFT_RESET_VC(1) |
  1250. S_008020_SOFT_RESET_VGT(1);
  1251. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1252. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1253. RREG32(R_008020_GRBM_SOFT_RESET);
  1254. mdelay(15);
  1255. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1256. }
  1257. /* Reset CP (we always reset CP) */
  1258. tmp = S_008020_SOFT_RESET_CP(1);
  1259. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1260. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1261. RREG32(R_008020_GRBM_SOFT_RESET);
  1262. mdelay(15);
  1263. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1264. dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
  1265. RREG32(R_008010_GRBM_STATUS));
  1266. dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
  1267. RREG32(R_008014_GRBM_STATUS2));
  1268. dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
  1269. RREG32(R_000E50_SRBM_STATUS));
  1270. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1271. RREG32(CP_STALLED_STAT1));
  1272. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1273. RREG32(CP_STALLED_STAT2));
  1274. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1275. RREG32(CP_BUSY_STAT));
  1276. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1277. RREG32(CP_STAT));
  1278. }
  1279. static void r600_gpu_soft_reset_dma(struct radeon_device *rdev)
  1280. {
  1281. u32 tmp;
  1282. if (RREG32(DMA_STATUS_REG) & DMA_IDLE)
  1283. return;
  1284. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1285. RREG32(DMA_STATUS_REG));
  1286. /* Disable DMA */
  1287. tmp = RREG32(DMA_RB_CNTL);
  1288. tmp &= ~DMA_RB_ENABLE;
  1289. WREG32(DMA_RB_CNTL, tmp);
  1290. /* Reset dma */
  1291. if (rdev->family >= CHIP_RV770)
  1292. WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
  1293. else
  1294. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
  1295. RREG32(SRBM_SOFT_RESET);
  1296. udelay(50);
  1297. WREG32(SRBM_SOFT_RESET, 0);
  1298. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1299. RREG32(DMA_STATUS_REG));
  1300. }
  1301. static int r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1302. {
  1303. struct rv515_mc_save save;
  1304. if (reset_mask == 0)
  1305. return 0;
  1306. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1307. rv515_mc_stop(rdev, &save);
  1308. if (r600_mc_wait_for_idle(rdev)) {
  1309. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1310. }
  1311. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE))
  1312. r600_gpu_soft_reset_gfx(rdev);
  1313. if (reset_mask & RADEON_RESET_DMA)
  1314. r600_gpu_soft_reset_dma(rdev);
  1315. /* Wait a little for things to settle down */
  1316. mdelay(1);
  1317. rv515_mc_resume(rdev, &save);
  1318. return 0;
  1319. }
  1320. bool r600_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1321. {
  1322. u32 srbm_status;
  1323. u32 grbm_status;
  1324. u32 grbm_status2;
  1325. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1326. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1327. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1328. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1329. radeon_ring_lockup_update(ring);
  1330. return false;
  1331. }
  1332. /* force CP activities */
  1333. radeon_ring_force_activity(rdev, ring);
  1334. return radeon_ring_test_lockup(rdev, ring);
  1335. }
  1336. /**
  1337. * r600_dma_is_lockup - Check if the DMA engine is locked up
  1338. *
  1339. * @rdev: radeon_device pointer
  1340. * @ring: radeon_ring structure holding ring information
  1341. *
  1342. * Check if the async DMA engine is locked up (r6xx-evergreen).
  1343. * Returns true if the engine appears to be locked up, false if not.
  1344. */
  1345. bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1346. {
  1347. u32 dma_status_reg;
  1348. dma_status_reg = RREG32(DMA_STATUS_REG);
  1349. if (dma_status_reg & DMA_IDLE) {
  1350. radeon_ring_lockup_update(ring);
  1351. return false;
  1352. }
  1353. /* force ring activities */
  1354. radeon_ring_force_activity(rdev, ring);
  1355. return radeon_ring_test_lockup(rdev, ring);
  1356. }
  1357. int r600_asic_reset(struct radeon_device *rdev)
  1358. {
  1359. return r600_gpu_soft_reset(rdev, (RADEON_RESET_GFX |
  1360. RADEON_RESET_COMPUTE |
  1361. RADEON_RESET_DMA));
  1362. }
  1363. u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1364. u32 tiling_pipe_num,
  1365. u32 max_rb_num,
  1366. u32 total_max_rb_num,
  1367. u32 disabled_rb_mask)
  1368. {
  1369. u32 rendering_pipe_num, rb_num_width, req_rb_num;
  1370. u32 pipe_rb_ratio, pipe_rb_remain;
  1371. u32 data = 0, mask = 1 << (max_rb_num - 1);
  1372. unsigned i, j;
  1373. /* mask out the RBs that don't exist on that asic */
  1374. disabled_rb_mask |= (0xff << max_rb_num) & 0xff;
  1375. rendering_pipe_num = 1 << tiling_pipe_num;
  1376. req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
  1377. BUG_ON(rendering_pipe_num < req_rb_num);
  1378. pipe_rb_ratio = rendering_pipe_num / req_rb_num;
  1379. pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
  1380. if (rdev->family <= CHIP_RV740) {
  1381. /* r6xx/r7xx */
  1382. rb_num_width = 2;
  1383. } else {
  1384. /* eg+ */
  1385. rb_num_width = 4;
  1386. }
  1387. for (i = 0; i < max_rb_num; i++) {
  1388. if (!(mask & disabled_rb_mask)) {
  1389. for (j = 0; j < pipe_rb_ratio; j++) {
  1390. data <<= rb_num_width;
  1391. data |= max_rb_num - i - 1;
  1392. }
  1393. if (pipe_rb_remain) {
  1394. data <<= rb_num_width;
  1395. data |= max_rb_num - i - 1;
  1396. pipe_rb_remain--;
  1397. }
  1398. }
  1399. mask >>= 1;
  1400. }
  1401. return data;
  1402. }
  1403. int r600_count_pipe_bits(uint32_t val)
  1404. {
  1405. return hweight32(val);
  1406. }
  1407. static void r600_gpu_init(struct radeon_device *rdev)
  1408. {
  1409. u32 tiling_config;
  1410. u32 ramcfg;
  1411. u32 cc_rb_backend_disable;
  1412. u32 cc_gc_shader_pipe_config;
  1413. u32 tmp;
  1414. int i, j;
  1415. u32 sq_config;
  1416. u32 sq_gpr_resource_mgmt_1 = 0;
  1417. u32 sq_gpr_resource_mgmt_2 = 0;
  1418. u32 sq_thread_resource_mgmt = 0;
  1419. u32 sq_stack_resource_mgmt_1 = 0;
  1420. u32 sq_stack_resource_mgmt_2 = 0;
  1421. u32 disabled_rb_mask;
  1422. rdev->config.r600.tiling_group_size = 256;
  1423. switch (rdev->family) {
  1424. case CHIP_R600:
  1425. rdev->config.r600.max_pipes = 4;
  1426. rdev->config.r600.max_tile_pipes = 8;
  1427. rdev->config.r600.max_simds = 4;
  1428. rdev->config.r600.max_backends = 4;
  1429. rdev->config.r600.max_gprs = 256;
  1430. rdev->config.r600.max_threads = 192;
  1431. rdev->config.r600.max_stack_entries = 256;
  1432. rdev->config.r600.max_hw_contexts = 8;
  1433. rdev->config.r600.max_gs_threads = 16;
  1434. rdev->config.r600.sx_max_export_size = 128;
  1435. rdev->config.r600.sx_max_export_pos_size = 16;
  1436. rdev->config.r600.sx_max_export_smx_size = 128;
  1437. rdev->config.r600.sq_num_cf_insts = 2;
  1438. break;
  1439. case CHIP_RV630:
  1440. case CHIP_RV635:
  1441. rdev->config.r600.max_pipes = 2;
  1442. rdev->config.r600.max_tile_pipes = 2;
  1443. rdev->config.r600.max_simds = 3;
  1444. rdev->config.r600.max_backends = 1;
  1445. rdev->config.r600.max_gprs = 128;
  1446. rdev->config.r600.max_threads = 192;
  1447. rdev->config.r600.max_stack_entries = 128;
  1448. rdev->config.r600.max_hw_contexts = 8;
  1449. rdev->config.r600.max_gs_threads = 4;
  1450. rdev->config.r600.sx_max_export_size = 128;
  1451. rdev->config.r600.sx_max_export_pos_size = 16;
  1452. rdev->config.r600.sx_max_export_smx_size = 128;
  1453. rdev->config.r600.sq_num_cf_insts = 2;
  1454. break;
  1455. case CHIP_RV610:
  1456. case CHIP_RV620:
  1457. case CHIP_RS780:
  1458. case CHIP_RS880:
  1459. rdev->config.r600.max_pipes = 1;
  1460. rdev->config.r600.max_tile_pipes = 1;
  1461. rdev->config.r600.max_simds = 2;
  1462. rdev->config.r600.max_backends = 1;
  1463. rdev->config.r600.max_gprs = 128;
  1464. rdev->config.r600.max_threads = 192;
  1465. rdev->config.r600.max_stack_entries = 128;
  1466. rdev->config.r600.max_hw_contexts = 4;
  1467. rdev->config.r600.max_gs_threads = 4;
  1468. rdev->config.r600.sx_max_export_size = 128;
  1469. rdev->config.r600.sx_max_export_pos_size = 16;
  1470. rdev->config.r600.sx_max_export_smx_size = 128;
  1471. rdev->config.r600.sq_num_cf_insts = 1;
  1472. break;
  1473. case CHIP_RV670:
  1474. rdev->config.r600.max_pipes = 4;
  1475. rdev->config.r600.max_tile_pipes = 4;
  1476. rdev->config.r600.max_simds = 4;
  1477. rdev->config.r600.max_backends = 4;
  1478. rdev->config.r600.max_gprs = 192;
  1479. rdev->config.r600.max_threads = 192;
  1480. rdev->config.r600.max_stack_entries = 256;
  1481. rdev->config.r600.max_hw_contexts = 8;
  1482. rdev->config.r600.max_gs_threads = 16;
  1483. rdev->config.r600.sx_max_export_size = 128;
  1484. rdev->config.r600.sx_max_export_pos_size = 16;
  1485. rdev->config.r600.sx_max_export_smx_size = 128;
  1486. rdev->config.r600.sq_num_cf_insts = 2;
  1487. break;
  1488. default:
  1489. break;
  1490. }
  1491. /* Initialize HDP */
  1492. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1493. WREG32((0x2c14 + j), 0x00000000);
  1494. WREG32((0x2c18 + j), 0x00000000);
  1495. WREG32((0x2c1c + j), 0x00000000);
  1496. WREG32((0x2c20 + j), 0x00000000);
  1497. WREG32((0x2c24 + j), 0x00000000);
  1498. }
  1499. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1500. /* Setup tiling */
  1501. tiling_config = 0;
  1502. ramcfg = RREG32(RAMCFG);
  1503. switch (rdev->config.r600.max_tile_pipes) {
  1504. case 1:
  1505. tiling_config |= PIPE_TILING(0);
  1506. break;
  1507. case 2:
  1508. tiling_config |= PIPE_TILING(1);
  1509. break;
  1510. case 4:
  1511. tiling_config |= PIPE_TILING(2);
  1512. break;
  1513. case 8:
  1514. tiling_config |= PIPE_TILING(3);
  1515. break;
  1516. default:
  1517. break;
  1518. }
  1519. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1520. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1521. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1522. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1523. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1524. if (tmp > 3) {
  1525. tiling_config |= ROW_TILING(3);
  1526. tiling_config |= SAMPLE_SPLIT(3);
  1527. } else {
  1528. tiling_config |= ROW_TILING(tmp);
  1529. tiling_config |= SAMPLE_SPLIT(tmp);
  1530. }
  1531. tiling_config |= BANK_SWAPS(1);
  1532. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1533. tmp = R6XX_MAX_BACKENDS -
  1534. r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
  1535. if (tmp < rdev->config.r600.max_backends) {
  1536. rdev->config.r600.max_backends = tmp;
  1537. }
  1538. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
  1539. tmp = R6XX_MAX_PIPES -
  1540. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
  1541. if (tmp < rdev->config.r600.max_pipes) {
  1542. rdev->config.r600.max_pipes = tmp;
  1543. }
  1544. tmp = R6XX_MAX_SIMDS -
  1545. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
  1546. if (tmp < rdev->config.r600.max_simds) {
  1547. rdev->config.r600.max_simds = tmp;
  1548. }
  1549. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
  1550. tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  1551. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
  1552. R6XX_MAX_BACKENDS, disabled_rb_mask);
  1553. tiling_config |= tmp << 16;
  1554. rdev->config.r600.backend_map = tmp;
  1555. rdev->config.r600.tile_config = tiling_config;
  1556. WREG32(GB_TILING_CONFIG, tiling_config);
  1557. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1558. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1559. WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
  1560. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1561. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1562. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1563. /* Setup some CP states */
  1564. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1565. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1566. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1567. SYNC_WALKER | SYNC_ALIGNER));
  1568. /* Setup various GPU states */
  1569. if (rdev->family == CHIP_RV670)
  1570. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1571. tmp = RREG32(SX_DEBUG_1);
  1572. tmp |= SMX_EVENT_RELEASE;
  1573. if ((rdev->family > CHIP_R600))
  1574. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1575. WREG32(SX_DEBUG_1, tmp);
  1576. if (((rdev->family) == CHIP_R600) ||
  1577. ((rdev->family) == CHIP_RV630) ||
  1578. ((rdev->family) == CHIP_RV610) ||
  1579. ((rdev->family) == CHIP_RV620) ||
  1580. ((rdev->family) == CHIP_RS780) ||
  1581. ((rdev->family) == CHIP_RS880)) {
  1582. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1583. } else {
  1584. WREG32(DB_DEBUG, 0);
  1585. }
  1586. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1587. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1588. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1589. WREG32(VGT_NUM_INSTANCES, 0);
  1590. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1591. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1592. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1593. if (((rdev->family) == CHIP_RV610) ||
  1594. ((rdev->family) == CHIP_RV620) ||
  1595. ((rdev->family) == CHIP_RS780) ||
  1596. ((rdev->family) == CHIP_RS880)) {
  1597. tmp = (CACHE_FIFO_SIZE(0xa) |
  1598. FETCH_FIFO_HIWATER(0xa) |
  1599. DONE_FIFO_HIWATER(0xe0) |
  1600. ALU_UPDATE_FIFO_HIWATER(0x8));
  1601. } else if (((rdev->family) == CHIP_R600) ||
  1602. ((rdev->family) == CHIP_RV630)) {
  1603. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1604. tmp |= DONE_FIFO_HIWATER(0x4);
  1605. }
  1606. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1607. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1608. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1609. */
  1610. sq_config = RREG32(SQ_CONFIG);
  1611. sq_config &= ~(PS_PRIO(3) |
  1612. VS_PRIO(3) |
  1613. GS_PRIO(3) |
  1614. ES_PRIO(3));
  1615. sq_config |= (DX9_CONSTS |
  1616. VC_ENABLE |
  1617. PS_PRIO(0) |
  1618. VS_PRIO(1) |
  1619. GS_PRIO(2) |
  1620. ES_PRIO(3));
  1621. if ((rdev->family) == CHIP_R600) {
  1622. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1623. NUM_VS_GPRS(124) |
  1624. NUM_CLAUSE_TEMP_GPRS(4));
  1625. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1626. NUM_ES_GPRS(0));
  1627. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1628. NUM_VS_THREADS(48) |
  1629. NUM_GS_THREADS(4) |
  1630. NUM_ES_THREADS(4));
  1631. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1632. NUM_VS_STACK_ENTRIES(128));
  1633. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1634. NUM_ES_STACK_ENTRIES(0));
  1635. } else if (((rdev->family) == CHIP_RV610) ||
  1636. ((rdev->family) == CHIP_RV620) ||
  1637. ((rdev->family) == CHIP_RS780) ||
  1638. ((rdev->family) == CHIP_RS880)) {
  1639. /* no vertex cache */
  1640. sq_config &= ~VC_ENABLE;
  1641. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1642. NUM_VS_GPRS(44) |
  1643. NUM_CLAUSE_TEMP_GPRS(2));
  1644. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1645. NUM_ES_GPRS(17));
  1646. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1647. NUM_VS_THREADS(78) |
  1648. NUM_GS_THREADS(4) |
  1649. NUM_ES_THREADS(31));
  1650. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1651. NUM_VS_STACK_ENTRIES(40));
  1652. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1653. NUM_ES_STACK_ENTRIES(16));
  1654. } else if (((rdev->family) == CHIP_RV630) ||
  1655. ((rdev->family) == CHIP_RV635)) {
  1656. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1657. NUM_VS_GPRS(44) |
  1658. NUM_CLAUSE_TEMP_GPRS(2));
  1659. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1660. NUM_ES_GPRS(18));
  1661. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1662. NUM_VS_THREADS(78) |
  1663. NUM_GS_THREADS(4) |
  1664. NUM_ES_THREADS(31));
  1665. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1666. NUM_VS_STACK_ENTRIES(40));
  1667. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1668. NUM_ES_STACK_ENTRIES(16));
  1669. } else if ((rdev->family) == CHIP_RV670) {
  1670. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1671. NUM_VS_GPRS(44) |
  1672. NUM_CLAUSE_TEMP_GPRS(2));
  1673. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1674. NUM_ES_GPRS(17));
  1675. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1676. NUM_VS_THREADS(78) |
  1677. NUM_GS_THREADS(4) |
  1678. NUM_ES_THREADS(31));
  1679. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1680. NUM_VS_STACK_ENTRIES(64));
  1681. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1682. NUM_ES_STACK_ENTRIES(64));
  1683. }
  1684. WREG32(SQ_CONFIG, sq_config);
  1685. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1686. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1687. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1688. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1689. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1690. if (((rdev->family) == CHIP_RV610) ||
  1691. ((rdev->family) == CHIP_RV620) ||
  1692. ((rdev->family) == CHIP_RS780) ||
  1693. ((rdev->family) == CHIP_RS880)) {
  1694. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1695. } else {
  1696. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1697. }
  1698. /* More default values. 2D/3D driver should adjust as needed */
  1699. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1700. S1_X(0x4) | S1_Y(0xc)));
  1701. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1702. S1_X(0x2) | S1_Y(0x2) |
  1703. S2_X(0xa) | S2_Y(0x6) |
  1704. S3_X(0x6) | S3_Y(0xa)));
  1705. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1706. S1_X(0x4) | S1_Y(0xc) |
  1707. S2_X(0x1) | S2_Y(0x6) |
  1708. S3_X(0xa) | S3_Y(0xe)));
  1709. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1710. S5_X(0x0) | S5_Y(0x0) |
  1711. S6_X(0xb) | S6_Y(0x4) |
  1712. S7_X(0x7) | S7_Y(0x8)));
  1713. WREG32(VGT_STRMOUT_EN, 0);
  1714. tmp = rdev->config.r600.max_pipes * 16;
  1715. switch (rdev->family) {
  1716. case CHIP_RV610:
  1717. case CHIP_RV620:
  1718. case CHIP_RS780:
  1719. case CHIP_RS880:
  1720. tmp += 32;
  1721. break;
  1722. case CHIP_RV670:
  1723. tmp += 128;
  1724. break;
  1725. default:
  1726. break;
  1727. }
  1728. if (tmp > 256) {
  1729. tmp = 256;
  1730. }
  1731. WREG32(VGT_ES_PER_GS, 128);
  1732. WREG32(VGT_GS_PER_ES, tmp);
  1733. WREG32(VGT_GS_PER_VS, 2);
  1734. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1735. /* more default values. 2D/3D driver should adjust as needed */
  1736. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1737. WREG32(VGT_STRMOUT_EN, 0);
  1738. WREG32(SX_MISC, 0);
  1739. WREG32(PA_SC_MODE_CNTL, 0);
  1740. WREG32(PA_SC_AA_CONFIG, 0);
  1741. WREG32(PA_SC_LINE_STIPPLE, 0);
  1742. WREG32(SPI_INPUT_Z, 0);
  1743. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1744. WREG32(CB_COLOR7_FRAG, 0);
  1745. /* Clear render buffer base addresses */
  1746. WREG32(CB_COLOR0_BASE, 0);
  1747. WREG32(CB_COLOR1_BASE, 0);
  1748. WREG32(CB_COLOR2_BASE, 0);
  1749. WREG32(CB_COLOR3_BASE, 0);
  1750. WREG32(CB_COLOR4_BASE, 0);
  1751. WREG32(CB_COLOR5_BASE, 0);
  1752. WREG32(CB_COLOR6_BASE, 0);
  1753. WREG32(CB_COLOR7_BASE, 0);
  1754. WREG32(CB_COLOR7_FRAG, 0);
  1755. switch (rdev->family) {
  1756. case CHIP_RV610:
  1757. case CHIP_RV620:
  1758. case CHIP_RS780:
  1759. case CHIP_RS880:
  1760. tmp = TC_L2_SIZE(8);
  1761. break;
  1762. case CHIP_RV630:
  1763. case CHIP_RV635:
  1764. tmp = TC_L2_SIZE(4);
  1765. break;
  1766. case CHIP_R600:
  1767. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1768. break;
  1769. default:
  1770. tmp = TC_L2_SIZE(0);
  1771. break;
  1772. }
  1773. WREG32(TC_CNTL, tmp);
  1774. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1775. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1776. tmp = RREG32(ARB_POP);
  1777. tmp |= ENABLE_TC128;
  1778. WREG32(ARB_POP, tmp);
  1779. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1780. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1781. NUM_CLIP_SEQ(3)));
  1782. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1783. WREG32(VC_ENHANCE, 0);
  1784. }
  1785. /*
  1786. * Indirect registers accessor
  1787. */
  1788. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1789. {
  1790. u32 r;
  1791. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1792. (void)RREG32(PCIE_PORT_INDEX);
  1793. r = RREG32(PCIE_PORT_DATA);
  1794. return r;
  1795. }
  1796. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1797. {
  1798. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1799. (void)RREG32(PCIE_PORT_INDEX);
  1800. WREG32(PCIE_PORT_DATA, (v));
  1801. (void)RREG32(PCIE_PORT_DATA);
  1802. }
  1803. /*
  1804. * CP & Ring
  1805. */
  1806. void r600_cp_stop(struct radeon_device *rdev)
  1807. {
  1808. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1809. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1810. WREG32(SCRATCH_UMSK, 0);
  1811. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1812. }
  1813. int r600_init_microcode(struct radeon_device *rdev)
  1814. {
  1815. struct platform_device *pdev;
  1816. const char *chip_name;
  1817. const char *rlc_chip_name;
  1818. size_t pfp_req_size, me_req_size, rlc_req_size;
  1819. char fw_name[30];
  1820. int err;
  1821. DRM_DEBUG("\n");
  1822. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1823. err = IS_ERR(pdev);
  1824. if (err) {
  1825. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1826. return -EINVAL;
  1827. }
  1828. switch (rdev->family) {
  1829. case CHIP_R600:
  1830. chip_name = "R600";
  1831. rlc_chip_name = "R600";
  1832. break;
  1833. case CHIP_RV610:
  1834. chip_name = "RV610";
  1835. rlc_chip_name = "R600";
  1836. break;
  1837. case CHIP_RV630:
  1838. chip_name = "RV630";
  1839. rlc_chip_name = "R600";
  1840. break;
  1841. case CHIP_RV620:
  1842. chip_name = "RV620";
  1843. rlc_chip_name = "R600";
  1844. break;
  1845. case CHIP_RV635:
  1846. chip_name = "RV635";
  1847. rlc_chip_name = "R600";
  1848. break;
  1849. case CHIP_RV670:
  1850. chip_name = "RV670";
  1851. rlc_chip_name = "R600";
  1852. break;
  1853. case CHIP_RS780:
  1854. case CHIP_RS880:
  1855. chip_name = "RS780";
  1856. rlc_chip_name = "R600";
  1857. break;
  1858. case CHIP_RV770:
  1859. chip_name = "RV770";
  1860. rlc_chip_name = "R700";
  1861. break;
  1862. case CHIP_RV730:
  1863. case CHIP_RV740:
  1864. chip_name = "RV730";
  1865. rlc_chip_name = "R700";
  1866. break;
  1867. case CHIP_RV710:
  1868. chip_name = "RV710";
  1869. rlc_chip_name = "R700";
  1870. break;
  1871. case CHIP_CEDAR:
  1872. chip_name = "CEDAR";
  1873. rlc_chip_name = "CEDAR";
  1874. break;
  1875. case CHIP_REDWOOD:
  1876. chip_name = "REDWOOD";
  1877. rlc_chip_name = "REDWOOD";
  1878. break;
  1879. case CHIP_JUNIPER:
  1880. chip_name = "JUNIPER";
  1881. rlc_chip_name = "JUNIPER";
  1882. break;
  1883. case CHIP_CYPRESS:
  1884. case CHIP_HEMLOCK:
  1885. chip_name = "CYPRESS";
  1886. rlc_chip_name = "CYPRESS";
  1887. break;
  1888. case CHIP_PALM:
  1889. chip_name = "PALM";
  1890. rlc_chip_name = "SUMO";
  1891. break;
  1892. case CHIP_SUMO:
  1893. chip_name = "SUMO";
  1894. rlc_chip_name = "SUMO";
  1895. break;
  1896. case CHIP_SUMO2:
  1897. chip_name = "SUMO2";
  1898. rlc_chip_name = "SUMO";
  1899. break;
  1900. default: BUG();
  1901. }
  1902. if (rdev->family >= CHIP_CEDAR) {
  1903. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1904. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1905. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1906. } else if (rdev->family >= CHIP_RV770) {
  1907. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1908. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1909. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1910. } else {
  1911. pfp_req_size = PFP_UCODE_SIZE * 4;
  1912. me_req_size = PM4_UCODE_SIZE * 12;
  1913. rlc_req_size = RLC_UCODE_SIZE * 4;
  1914. }
  1915. DRM_INFO("Loading %s Microcode\n", chip_name);
  1916. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1917. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1918. if (err)
  1919. goto out;
  1920. if (rdev->pfp_fw->size != pfp_req_size) {
  1921. printk(KERN_ERR
  1922. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1923. rdev->pfp_fw->size, fw_name);
  1924. err = -EINVAL;
  1925. goto out;
  1926. }
  1927. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1928. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1929. if (err)
  1930. goto out;
  1931. if (rdev->me_fw->size != me_req_size) {
  1932. printk(KERN_ERR
  1933. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1934. rdev->me_fw->size, fw_name);
  1935. err = -EINVAL;
  1936. }
  1937. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1938. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1939. if (err)
  1940. goto out;
  1941. if (rdev->rlc_fw->size != rlc_req_size) {
  1942. printk(KERN_ERR
  1943. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1944. rdev->rlc_fw->size, fw_name);
  1945. err = -EINVAL;
  1946. }
  1947. out:
  1948. platform_device_unregister(pdev);
  1949. if (err) {
  1950. if (err != -EINVAL)
  1951. printk(KERN_ERR
  1952. "r600_cp: Failed to load firmware \"%s\"\n",
  1953. fw_name);
  1954. release_firmware(rdev->pfp_fw);
  1955. rdev->pfp_fw = NULL;
  1956. release_firmware(rdev->me_fw);
  1957. rdev->me_fw = NULL;
  1958. release_firmware(rdev->rlc_fw);
  1959. rdev->rlc_fw = NULL;
  1960. }
  1961. return err;
  1962. }
  1963. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1964. {
  1965. const __be32 *fw_data;
  1966. int i;
  1967. if (!rdev->me_fw || !rdev->pfp_fw)
  1968. return -EINVAL;
  1969. r600_cp_stop(rdev);
  1970. WREG32(CP_RB_CNTL,
  1971. #ifdef __BIG_ENDIAN
  1972. BUF_SWAP_32BIT |
  1973. #endif
  1974. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1975. /* Reset cp */
  1976. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1977. RREG32(GRBM_SOFT_RESET);
  1978. mdelay(15);
  1979. WREG32(GRBM_SOFT_RESET, 0);
  1980. WREG32(CP_ME_RAM_WADDR, 0);
  1981. fw_data = (const __be32 *)rdev->me_fw->data;
  1982. WREG32(CP_ME_RAM_WADDR, 0);
  1983. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1984. WREG32(CP_ME_RAM_DATA,
  1985. be32_to_cpup(fw_data++));
  1986. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1987. WREG32(CP_PFP_UCODE_ADDR, 0);
  1988. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1989. WREG32(CP_PFP_UCODE_DATA,
  1990. be32_to_cpup(fw_data++));
  1991. WREG32(CP_PFP_UCODE_ADDR, 0);
  1992. WREG32(CP_ME_RAM_WADDR, 0);
  1993. WREG32(CP_ME_RAM_RADDR, 0);
  1994. return 0;
  1995. }
  1996. int r600_cp_start(struct radeon_device *rdev)
  1997. {
  1998. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1999. int r;
  2000. uint32_t cp_me;
  2001. r = radeon_ring_lock(rdev, ring, 7);
  2002. if (r) {
  2003. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2004. return r;
  2005. }
  2006. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2007. radeon_ring_write(ring, 0x1);
  2008. if (rdev->family >= CHIP_RV770) {
  2009. radeon_ring_write(ring, 0x0);
  2010. radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
  2011. } else {
  2012. radeon_ring_write(ring, 0x3);
  2013. radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
  2014. }
  2015. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2016. radeon_ring_write(ring, 0);
  2017. radeon_ring_write(ring, 0);
  2018. radeon_ring_unlock_commit(rdev, ring);
  2019. cp_me = 0xff;
  2020. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2021. return 0;
  2022. }
  2023. int r600_cp_resume(struct radeon_device *rdev)
  2024. {
  2025. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2026. u32 tmp;
  2027. u32 rb_bufsz;
  2028. int r;
  2029. /* Reset cp */
  2030. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2031. RREG32(GRBM_SOFT_RESET);
  2032. mdelay(15);
  2033. WREG32(GRBM_SOFT_RESET, 0);
  2034. /* Set ring buffer size */
  2035. rb_bufsz = drm_order(ring->ring_size / 8);
  2036. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2037. #ifdef __BIG_ENDIAN
  2038. tmp |= BUF_SWAP_32BIT;
  2039. #endif
  2040. WREG32(CP_RB_CNTL, tmp);
  2041. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  2042. /* Set the write pointer delay */
  2043. WREG32(CP_RB_WPTR_DELAY, 0);
  2044. /* Initialize the ring buffer's read and write pointers */
  2045. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2046. WREG32(CP_RB_RPTR_WR, 0);
  2047. ring->wptr = 0;
  2048. WREG32(CP_RB_WPTR, ring->wptr);
  2049. /* set the wb address whether it's enabled or not */
  2050. WREG32(CP_RB_RPTR_ADDR,
  2051. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2052. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2053. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2054. if (rdev->wb.enabled)
  2055. WREG32(SCRATCH_UMSK, 0xff);
  2056. else {
  2057. tmp |= RB_NO_UPDATE;
  2058. WREG32(SCRATCH_UMSK, 0);
  2059. }
  2060. mdelay(1);
  2061. WREG32(CP_RB_CNTL, tmp);
  2062. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  2063. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2064. ring->rptr = RREG32(CP_RB_RPTR);
  2065. r600_cp_start(rdev);
  2066. ring->ready = true;
  2067. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  2068. if (r) {
  2069. ring->ready = false;
  2070. return r;
  2071. }
  2072. return 0;
  2073. }
  2074. void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
  2075. {
  2076. u32 rb_bufsz;
  2077. int r;
  2078. /* Align ring size */
  2079. rb_bufsz = drm_order(ring_size / 8);
  2080. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2081. ring->ring_size = ring_size;
  2082. ring->align_mask = 16 - 1;
  2083. if (radeon_ring_supports_scratch_reg(rdev, ring)) {
  2084. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  2085. if (r) {
  2086. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  2087. ring->rptr_save_reg = 0;
  2088. }
  2089. }
  2090. }
  2091. void r600_cp_fini(struct radeon_device *rdev)
  2092. {
  2093. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2094. r600_cp_stop(rdev);
  2095. radeon_ring_fini(rdev, ring);
  2096. radeon_scratch_free(rdev, ring->rptr_save_reg);
  2097. }
  2098. /*
  2099. * DMA
  2100. * Starting with R600, the GPU has an asynchronous
  2101. * DMA engine. The programming model is very similar
  2102. * to the 3D engine (ring buffer, IBs, etc.), but the
  2103. * DMA controller has it's own packet format that is
  2104. * different form the PM4 format used by the 3D engine.
  2105. * It supports copying data, writing embedded data,
  2106. * solid fills, and a number of other things. It also
  2107. * has support for tiling/detiling of buffers.
  2108. */
  2109. /**
  2110. * r600_dma_stop - stop the async dma engine
  2111. *
  2112. * @rdev: radeon_device pointer
  2113. *
  2114. * Stop the async dma engine (r6xx-evergreen).
  2115. */
  2116. void r600_dma_stop(struct radeon_device *rdev)
  2117. {
  2118. u32 rb_cntl = RREG32(DMA_RB_CNTL);
  2119. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  2120. rb_cntl &= ~DMA_RB_ENABLE;
  2121. WREG32(DMA_RB_CNTL, rb_cntl);
  2122. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  2123. }
  2124. /**
  2125. * r600_dma_resume - setup and start the async dma engine
  2126. *
  2127. * @rdev: radeon_device pointer
  2128. *
  2129. * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
  2130. * Returns 0 for success, error for failure.
  2131. */
  2132. int r600_dma_resume(struct radeon_device *rdev)
  2133. {
  2134. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2135. u32 rb_cntl, dma_cntl;
  2136. u32 rb_bufsz;
  2137. int r;
  2138. /* Reset dma */
  2139. if (rdev->family >= CHIP_RV770)
  2140. WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
  2141. else
  2142. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
  2143. RREG32(SRBM_SOFT_RESET);
  2144. udelay(50);
  2145. WREG32(SRBM_SOFT_RESET, 0);
  2146. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
  2147. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
  2148. /* Set ring buffer size in dwords */
  2149. rb_bufsz = drm_order(ring->ring_size / 4);
  2150. rb_cntl = rb_bufsz << 1;
  2151. #ifdef __BIG_ENDIAN
  2152. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  2153. #endif
  2154. WREG32(DMA_RB_CNTL, rb_cntl);
  2155. /* Initialize the ring buffer's read and write pointers */
  2156. WREG32(DMA_RB_RPTR, 0);
  2157. WREG32(DMA_RB_WPTR, 0);
  2158. /* set the wb address whether it's enabled or not */
  2159. WREG32(DMA_RB_RPTR_ADDR_HI,
  2160. upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
  2161. WREG32(DMA_RB_RPTR_ADDR_LO,
  2162. ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
  2163. if (rdev->wb.enabled)
  2164. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  2165. WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
  2166. /* enable DMA IBs */
  2167. WREG32(DMA_IB_CNTL, DMA_IB_ENABLE);
  2168. dma_cntl = RREG32(DMA_CNTL);
  2169. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  2170. WREG32(DMA_CNTL, dma_cntl);
  2171. if (rdev->family >= CHIP_RV770)
  2172. WREG32(DMA_MODE, 1);
  2173. ring->wptr = 0;
  2174. WREG32(DMA_RB_WPTR, ring->wptr << 2);
  2175. ring->rptr = RREG32(DMA_RB_RPTR) >> 2;
  2176. WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
  2177. ring->ready = true;
  2178. r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
  2179. if (r) {
  2180. ring->ready = false;
  2181. return r;
  2182. }
  2183. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  2184. return 0;
  2185. }
  2186. /**
  2187. * r600_dma_fini - tear down the async dma engine
  2188. *
  2189. * @rdev: radeon_device pointer
  2190. *
  2191. * Stop the async dma engine and free the ring (r6xx-evergreen).
  2192. */
  2193. void r600_dma_fini(struct radeon_device *rdev)
  2194. {
  2195. r600_dma_stop(rdev);
  2196. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  2197. }
  2198. /*
  2199. * GPU scratch registers helpers function.
  2200. */
  2201. void r600_scratch_init(struct radeon_device *rdev)
  2202. {
  2203. int i;
  2204. rdev->scratch.num_reg = 7;
  2205. rdev->scratch.reg_base = SCRATCH_REG0;
  2206. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2207. rdev->scratch.free[i] = true;
  2208. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2209. }
  2210. }
  2211. int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2212. {
  2213. uint32_t scratch;
  2214. uint32_t tmp = 0;
  2215. unsigned i;
  2216. int r;
  2217. r = radeon_scratch_get(rdev, &scratch);
  2218. if (r) {
  2219. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2220. return r;
  2221. }
  2222. WREG32(scratch, 0xCAFEDEAD);
  2223. r = radeon_ring_lock(rdev, ring, 3);
  2224. if (r) {
  2225. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2226. radeon_scratch_free(rdev, scratch);
  2227. return r;
  2228. }
  2229. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2230. radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2231. radeon_ring_write(ring, 0xDEADBEEF);
  2232. radeon_ring_unlock_commit(rdev, ring);
  2233. for (i = 0; i < rdev->usec_timeout; i++) {
  2234. tmp = RREG32(scratch);
  2235. if (tmp == 0xDEADBEEF)
  2236. break;
  2237. DRM_UDELAY(1);
  2238. }
  2239. if (i < rdev->usec_timeout) {
  2240. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2241. } else {
  2242. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2243. ring->idx, scratch, tmp);
  2244. r = -EINVAL;
  2245. }
  2246. radeon_scratch_free(rdev, scratch);
  2247. return r;
  2248. }
  2249. /**
  2250. * r600_dma_ring_test - simple async dma engine test
  2251. *
  2252. * @rdev: radeon_device pointer
  2253. * @ring: radeon_ring structure holding ring information
  2254. *
  2255. * Test the DMA engine by writing using it to write an
  2256. * value to memory. (r6xx-SI).
  2257. * Returns 0 for success, error for failure.
  2258. */
  2259. int r600_dma_ring_test(struct radeon_device *rdev,
  2260. struct radeon_ring *ring)
  2261. {
  2262. unsigned i;
  2263. int r;
  2264. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  2265. u32 tmp;
  2266. if (!ptr) {
  2267. DRM_ERROR("invalid vram scratch pointer\n");
  2268. return -EINVAL;
  2269. }
  2270. tmp = 0xCAFEDEAD;
  2271. writel(tmp, ptr);
  2272. r = radeon_ring_lock(rdev, ring, 4);
  2273. if (r) {
  2274. DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
  2275. return r;
  2276. }
  2277. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  2278. radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
  2279. radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff);
  2280. radeon_ring_write(ring, 0xDEADBEEF);
  2281. radeon_ring_unlock_commit(rdev, ring);
  2282. for (i = 0; i < rdev->usec_timeout; i++) {
  2283. tmp = readl(ptr);
  2284. if (tmp == 0xDEADBEEF)
  2285. break;
  2286. DRM_UDELAY(1);
  2287. }
  2288. if (i < rdev->usec_timeout) {
  2289. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2290. } else {
  2291. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  2292. ring->idx, tmp);
  2293. r = -EINVAL;
  2294. }
  2295. return r;
  2296. }
  2297. /*
  2298. * CP fences/semaphores
  2299. */
  2300. void r600_fence_ring_emit(struct radeon_device *rdev,
  2301. struct radeon_fence *fence)
  2302. {
  2303. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2304. if (rdev->wb.use_event) {
  2305. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2306. /* flush read cache over gart */
  2307. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2308. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2309. PACKET3_VC_ACTION_ENA |
  2310. PACKET3_SH_ACTION_ENA);
  2311. radeon_ring_write(ring, 0xFFFFFFFF);
  2312. radeon_ring_write(ring, 0);
  2313. radeon_ring_write(ring, 10); /* poll interval */
  2314. /* EVENT_WRITE_EOP - flush caches, send int */
  2315. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2316. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2317. radeon_ring_write(ring, addr & 0xffffffff);
  2318. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2319. radeon_ring_write(ring, fence->seq);
  2320. radeon_ring_write(ring, 0);
  2321. } else {
  2322. /* flush read cache over gart */
  2323. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2324. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2325. PACKET3_VC_ACTION_ENA |
  2326. PACKET3_SH_ACTION_ENA);
  2327. radeon_ring_write(ring, 0xFFFFFFFF);
  2328. radeon_ring_write(ring, 0);
  2329. radeon_ring_write(ring, 10); /* poll interval */
  2330. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2331. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2332. /* wait for 3D idle clean */
  2333. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2334. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2335. radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2336. /* Emit fence sequence & fire IRQ */
  2337. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2338. radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2339. radeon_ring_write(ring, fence->seq);
  2340. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2341. radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
  2342. radeon_ring_write(ring, RB_INT_STAT);
  2343. }
  2344. }
  2345. void r600_semaphore_ring_emit(struct radeon_device *rdev,
  2346. struct radeon_ring *ring,
  2347. struct radeon_semaphore *semaphore,
  2348. bool emit_wait)
  2349. {
  2350. uint64_t addr = semaphore->gpu_addr;
  2351. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2352. if (rdev->family < CHIP_CAYMAN)
  2353. sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
  2354. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2355. radeon_ring_write(ring, addr & 0xffffffff);
  2356. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
  2357. }
  2358. /*
  2359. * DMA fences/semaphores
  2360. */
  2361. /**
  2362. * r600_dma_fence_ring_emit - emit a fence on the DMA ring
  2363. *
  2364. * @rdev: radeon_device pointer
  2365. * @fence: radeon fence object
  2366. *
  2367. * Add a DMA fence packet to the ring to write
  2368. * the fence seq number and DMA trap packet to generate
  2369. * an interrupt if needed (r6xx-r7xx).
  2370. */
  2371. void r600_dma_fence_ring_emit(struct radeon_device *rdev,
  2372. struct radeon_fence *fence)
  2373. {
  2374. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2375. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2376. /* write the fence */
  2377. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
  2378. radeon_ring_write(ring, addr & 0xfffffffc);
  2379. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
  2380. radeon_ring_write(ring, lower_32_bits(fence->seq));
  2381. /* generate an interrupt */
  2382. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
  2383. }
  2384. /**
  2385. * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
  2386. *
  2387. * @rdev: radeon_device pointer
  2388. * @ring: radeon_ring structure holding ring information
  2389. * @semaphore: radeon semaphore object
  2390. * @emit_wait: wait or signal semaphore
  2391. *
  2392. * Add a DMA semaphore packet to the ring wait on or signal
  2393. * other rings (r6xx-SI).
  2394. */
  2395. void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
  2396. struct radeon_ring *ring,
  2397. struct radeon_semaphore *semaphore,
  2398. bool emit_wait)
  2399. {
  2400. u64 addr = semaphore->gpu_addr;
  2401. u32 s = emit_wait ? 0 : 1;
  2402. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
  2403. radeon_ring_write(ring, addr & 0xfffffffc);
  2404. radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
  2405. }
  2406. int r600_copy_blit(struct radeon_device *rdev,
  2407. uint64_t src_offset,
  2408. uint64_t dst_offset,
  2409. unsigned num_gpu_pages,
  2410. struct radeon_fence **fence)
  2411. {
  2412. struct radeon_semaphore *sem = NULL;
  2413. struct radeon_sa_bo *vb = NULL;
  2414. int r;
  2415. r = r600_blit_prepare_copy(rdev, num_gpu_pages, fence, &vb, &sem);
  2416. if (r) {
  2417. return r;
  2418. }
  2419. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
  2420. r600_blit_done_copy(rdev, fence, vb, sem);
  2421. return 0;
  2422. }
  2423. /**
  2424. * r600_copy_dma - copy pages using the DMA engine
  2425. *
  2426. * @rdev: radeon_device pointer
  2427. * @src_offset: src GPU address
  2428. * @dst_offset: dst GPU address
  2429. * @num_gpu_pages: number of GPU pages to xfer
  2430. * @fence: radeon fence object
  2431. *
  2432. * Copy GPU paging using the DMA engine (r6xx).
  2433. * Used by the radeon ttm implementation to move pages if
  2434. * registered as the asic copy callback.
  2435. */
  2436. int r600_copy_dma(struct radeon_device *rdev,
  2437. uint64_t src_offset, uint64_t dst_offset,
  2438. unsigned num_gpu_pages,
  2439. struct radeon_fence **fence)
  2440. {
  2441. struct radeon_semaphore *sem = NULL;
  2442. int ring_index = rdev->asic->copy.dma_ring_index;
  2443. struct radeon_ring *ring = &rdev->ring[ring_index];
  2444. u32 size_in_dw, cur_size_in_dw;
  2445. int i, num_loops;
  2446. int r = 0;
  2447. r = radeon_semaphore_create(rdev, &sem);
  2448. if (r) {
  2449. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2450. return r;
  2451. }
  2452. size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
  2453. num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFE);
  2454. r = radeon_ring_lock(rdev, ring, num_loops * 4 + 8);
  2455. if (r) {
  2456. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2457. radeon_semaphore_free(rdev, &sem, NULL);
  2458. return r;
  2459. }
  2460. if (radeon_fence_need_sync(*fence, ring->idx)) {
  2461. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  2462. ring->idx);
  2463. radeon_fence_note_sync(*fence, ring->idx);
  2464. } else {
  2465. radeon_semaphore_free(rdev, &sem, NULL);
  2466. }
  2467. for (i = 0; i < num_loops; i++) {
  2468. cur_size_in_dw = size_in_dw;
  2469. if (cur_size_in_dw > 0xFFFE)
  2470. cur_size_in_dw = 0xFFFE;
  2471. size_in_dw -= cur_size_in_dw;
  2472. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
  2473. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  2474. radeon_ring_write(ring, src_offset & 0xfffffffc);
  2475. radeon_ring_write(ring, (((upper_32_bits(dst_offset) & 0xff) << 16) |
  2476. (upper_32_bits(src_offset) & 0xff)));
  2477. src_offset += cur_size_in_dw * 4;
  2478. dst_offset += cur_size_in_dw * 4;
  2479. }
  2480. r = radeon_fence_emit(rdev, fence, ring->idx);
  2481. if (r) {
  2482. radeon_ring_unlock_undo(rdev, ring);
  2483. return r;
  2484. }
  2485. radeon_ring_unlock_commit(rdev, ring);
  2486. radeon_semaphore_free(rdev, &sem, *fence);
  2487. return r;
  2488. }
  2489. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2490. uint32_t tiling_flags, uint32_t pitch,
  2491. uint32_t offset, uint32_t obj_size)
  2492. {
  2493. /* FIXME: implement */
  2494. return 0;
  2495. }
  2496. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2497. {
  2498. /* FIXME: implement */
  2499. }
  2500. static int r600_startup(struct radeon_device *rdev)
  2501. {
  2502. struct radeon_ring *ring;
  2503. int r;
  2504. /* enable pcie gen2 link */
  2505. r600_pcie_gen2_enable(rdev);
  2506. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2507. r = r600_init_microcode(rdev);
  2508. if (r) {
  2509. DRM_ERROR("Failed to load firmware!\n");
  2510. return r;
  2511. }
  2512. }
  2513. r = r600_vram_scratch_init(rdev);
  2514. if (r)
  2515. return r;
  2516. r600_mc_program(rdev);
  2517. if (rdev->flags & RADEON_IS_AGP) {
  2518. r600_agp_enable(rdev);
  2519. } else {
  2520. r = r600_pcie_gart_enable(rdev);
  2521. if (r)
  2522. return r;
  2523. }
  2524. r600_gpu_init(rdev);
  2525. r = r600_blit_init(rdev);
  2526. if (r) {
  2527. r600_blit_fini(rdev);
  2528. rdev->asic->copy.copy = NULL;
  2529. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2530. }
  2531. /* allocate wb buffer */
  2532. r = radeon_wb_init(rdev);
  2533. if (r)
  2534. return r;
  2535. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2536. if (r) {
  2537. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2538. return r;
  2539. }
  2540. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  2541. if (r) {
  2542. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  2543. return r;
  2544. }
  2545. /* Enable IRQ */
  2546. r = r600_irq_init(rdev);
  2547. if (r) {
  2548. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2549. radeon_irq_kms_fini(rdev);
  2550. return r;
  2551. }
  2552. r600_irq_set(rdev);
  2553. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2554. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2555. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2556. 0, 0xfffff, RADEON_CP_PACKET2);
  2557. if (r)
  2558. return r;
  2559. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2560. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  2561. DMA_RB_RPTR, DMA_RB_WPTR,
  2562. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  2563. if (r)
  2564. return r;
  2565. r = r600_cp_load_microcode(rdev);
  2566. if (r)
  2567. return r;
  2568. r = r600_cp_resume(rdev);
  2569. if (r)
  2570. return r;
  2571. r = r600_dma_resume(rdev);
  2572. if (r)
  2573. return r;
  2574. r = radeon_ib_pool_init(rdev);
  2575. if (r) {
  2576. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2577. return r;
  2578. }
  2579. r = r600_audio_init(rdev);
  2580. if (r) {
  2581. DRM_ERROR("radeon: audio init failed\n");
  2582. return r;
  2583. }
  2584. return 0;
  2585. }
  2586. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2587. {
  2588. uint32_t temp;
  2589. temp = RREG32(CONFIG_CNTL);
  2590. if (state == false) {
  2591. temp &= ~(1<<0);
  2592. temp |= (1<<1);
  2593. } else {
  2594. temp &= ~(1<<1);
  2595. }
  2596. WREG32(CONFIG_CNTL, temp);
  2597. }
  2598. int r600_resume(struct radeon_device *rdev)
  2599. {
  2600. int r;
  2601. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2602. * posting will perform necessary task to bring back GPU into good
  2603. * shape.
  2604. */
  2605. /* post card */
  2606. atom_asic_init(rdev->mode_info.atom_context);
  2607. rdev->accel_working = true;
  2608. r = r600_startup(rdev);
  2609. if (r) {
  2610. DRM_ERROR("r600 startup failed on resume\n");
  2611. rdev->accel_working = false;
  2612. return r;
  2613. }
  2614. return r;
  2615. }
  2616. int r600_suspend(struct radeon_device *rdev)
  2617. {
  2618. r600_audio_fini(rdev);
  2619. r600_cp_stop(rdev);
  2620. r600_dma_stop(rdev);
  2621. r600_irq_suspend(rdev);
  2622. radeon_wb_disable(rdev);
  2623. r600_pcie_gart_disable(rdev);
  2624. return 0;
  2625. }
  2626. /* Plan is to move initialization in that function and use
  2627. * helper function so that radeon_device_init pretty much
  2628. * do nothing more than calling asic specific function. This
  2629. * should also allow to remove a bunch of callback function
  2630. * like vram_info.
  2631. */
  2632. int r600_init(struct radeon_device *rdev)
  2633. {
  2634. int r;
  2635. if (r600_debugfs_mc_info_init(rdev)) {
  2636. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2637. }
  2638. /* Read BIOS */
  2639. if (!radeon_get_bios(rdev)) {
  2640. if (ASIC_IS_AVIVO(rdev))
  2641. return -EINVAL;
  2642. }
  2643. /* Must be an ATOMBIOS */
  2644. if (!rdev->is_atom_bios) {
  2645. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2646. return -EINVAL;
  2647. }
  2648. r = radeon_atombios_init(rdev);
  2649. if (r)
  2650. return r;
  2651. /* Post card if necessary */
  2652. if (!radeon_card_posted(rdev)) {
  2653. if (!rdev->bios) {
  2654. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2655. return -EINVAL;
  2656. }
  2657. DRM_INFO("GPU not posted. posting now...\n");
  2658. atom_asic_init(rdev->mode_info.atom_context);
  2659. }
  2660. /* Initialize scratch registers */
  2661. r600_scratch_init(rdev);
  2662. /* Initialize surface registers */
  2663. radeon_surface_init(rdev);
  2664. /* Initialize clocks */
  2665. radeon_get_clock_info(rdev->ddev);
  2666. /* Fence driver */
  2667. r = radeon_fence_driver_init(rdev);
  2668. if (r)
  2669. return r;
  2670. if (rdev->flags & RADEON_IS_AGP) {
  2671. r = radeon_agp_init(rdev);
  2672. if (r)
  2673. radeon_agp_disable(rdev);
  2674. }
  2675. r = r600_mc_init(rdev);
  2676. if (r)
  2677. return r;
  2678. /* Memory manager */
  2679. r = radeon_bo_init(rdev);
  2680. if (r)
  2681. return r;
  2682. r = radeon_irq_kms_init(rdev);
  2683. if (r)
  2684. return r;
  2685. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  2686. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  2687. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  2688. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  2689. rdev->ih.ring_obj = NULL;
  2690. r600_ih_ring_init(rdev, 64 * 1024);
  2691. r = r600_pcie_gart_init(rdev);
  2692. if (r)
  2693. return r;
  2694. rdev->accel_working = true;
  2695. r = r600_startup(rdev);
  2696. if (r) {
  2697. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2698. r600_cp_fini(rdev);
  2699. r600_dma_fini(rdev);
  2700. r600_irq_fini(rdev);
  2701. radeon_wb_fini(rdev);
  2702. radeon_ib_pool_fini(rdev);
  2703. radeon_irq_kms_fini(rdev);
  2704. r600_pcie_gart_fini(rdev);
  2705. rdev->accel_working = false;
  2706. }
  2707. return 0;
  2708. }
  2709. void r600_fini(struct radeon_device *rdev)
  2710. {
  2711. r600_audio_fini(rdev);
  2712. r600_blit_fini(rdev);
  2713. r600_cp_fini(rdev);
  2714. r600_dma_fini(rdev);
  2715. r600_irq_fini(rdev);
  2716. radeon_wb_fini(rdev);
  2717. radeon_ib_pool_fini(rdev);
  2718. radeon_irq_kms_fini(rdev);
  2719. r600_pcie_gart_fini(rdev);
  2720. r600_vram_scratch_fini(rdev);
  2721. radeon_agp_fini(rdev);
  2722. radeon_gem_fini(rdev);
  2723. radeon_fence_driver_fini(rdev);
  2724. radeon_bo_fini(rdev);
  2725. radeon_atombios_fini(rdev);
  2726. kfree(rdev->bios);
  2727. rdev->bios = NULL;
  2728. }
  2729. /*
  2730. * CS stuff
  2731. */
  2732. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2733. {
  2734. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2735. u32 next_rptr;
  2736. if (ring->rptr_save_reg) {
  2737. next_rptr = ring->wptr + 3 + 4;
  2738. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2739. radeon_ring_write(ring, ((ring->rptr_save_reg -
  2740. PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2741. radeon_ring_write(ring, next_rptr);
  2742. } else if (rdev->wb.enabled) {
  2743. next_rptr = ring->wptr + 5 + 4;
  2744. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  2745. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2746. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  2747. radeon_ring_write(ring, next_rptr);
  2748. radeon_ring_write(ring, 0);
  2749. }
  2750. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2751. radeon_ring_write(ring,
  2752. #ifdef __BIG_ENDIAN
  2753. (2 << 0) |
  2754. #endif
  2755. (ib->gpu_addr & 0xFFFFFFFC));
  2756. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  2757. radeon_ring_write(ring, ib->length_dw);
  2758. }
  2759. int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2760. {
  2761. struct radeon_ib ib;
  2762. uint32_t scratch;
  2763. uint32_t tmp = 0;
  2764. unsigned i;
  2765. int r;
  2766. r = radeon_scratch_get(rdev, &scratch);
  2767. if (r) {
  2768. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2769. return r;
  2770. }
  2771. WREG32(scratch, 0xCAFEDEAD);
  2772. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  2773. if (r) {
  2774. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2775. goto free_scratch;
  2776. }
  2777. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2778. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2779. ib.ptr[2] = 0xDEADBEEF;
  2780. ib.length_dw = 3;
  2781. r = radeon_ib_schedule(rdev, &ib, NULL);
  2782. if (r) {
  2783. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2784. goto free_ib;
  2785. }
  2786. r = radeon_fence_wait(ib.fence, false);
  2787. if (r) {
  2788. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2789. goto free_ib;
  2790. }
  2791. for (i = 0; i < rdev->usec_timeout; i++) {
  2792. tmp = RREG32(scratch);
  2793. if (tmp == 0xDEADBEEF)
  2794. break;
  2795. DRM_UDELAY(1);
  2796. }
  2797. if (i < rdev->usec_timeout) {
  2798. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2799. } else {
  2800. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2801. scratch, tmp);
  2802. r = -EINVAL;
  2803. }
  2804. free_ib:
  2805. radeon_ib_free(rdev, &ib);
  2806. free_scratch:
  2807. radeon_scratch_free(rdev, scratch);
  2808. return r;
  2809. }
  2810. /**
  2811. * r600_dma_ib_test - test an IB on the DMA engine
  2812. *
  2813. * @rdev: radeon_device pointer
  2814. * @ring: radeon_ring structure holding ring information
  2815. *
  2816. * Test a simple IB in the DMA ring (r6xx-SI).
  2817. * Returns 0 on success, error on failure.
  2818. */
  2819. int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2820. {
  2821. struct radeon_ib ib;
  2822. unsigned i;
  2823. int r;
  2824. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  2825. u32 tmp = 0;
  2826. if (!ptr) {
  2827. DRM_ERROR("invalid vram scratch pointer\n");
  2828. return -EINVAL;
  2829. }
  2830. tmp = 0xCAFEDEAD;
  2831. writel(tmp, ptr);
  2832. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  2833. if (r) {
  2834. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2835. return r;
  2836. }
  2837. ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
  2838. ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
  2839. ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff;
  2840. ib.ptr[3] = 0xDEADBEEF;
  2841. ib.length_dw = 4;
  2842. r = radeon_ib_schedule(rdev, &ib, NULL);
  2843. if (r) {
  2844. radeon_ib_free(rdev, &ib);
  2845. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2846. return r;
  2847. }
  2848. r = radeon_fence_wait(ib.fence, false);
  2849. if (r) {
  2850. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2851. return r;
  2852. }
  2853. for (i = 0; i < rdev->usec_timeout; i++) {
  2854. tmp = readl(ptr);
  2855. if (tmp == 0xDEADBEEF)
  2856. break;
  2857. DRM_UDELAY(1);
  2858. }
  2859. if (i < rdev->usec_timeout) {
  2860. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2861. } else {
  2862. DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
  2863. r = -EINVAL;
  2864. }
  2865. radeon_ib_free(rdev, &ib);
  2866. return r;
  2867. }
  2868. /**
  2869. * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
  2870. *
  2871. * @rdev: radeon_device pointer
  2872. * @ib: IB object to schedule
  2873. *
  2874. * Schedule an IB in the DMA ring (r6xx-r7xx).
  2875. */
  2876. void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2877. {
  2878. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2879. if (rdev->wb.enabled) {
  2880. u32 next_rptr = ring->wptr + 4;
  2881. while ((next_rptr & 7) != 5)
  2882. next_rptr++;
  2883. next_rptr += 3;
  2884. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  2885. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2886. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  2887. radeon_ring_write(ring, next_rptr);
  2888. }
  2889. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  2890. * Pad as necessary with NOPs.
  2891. */
  2892. while ((ring->wptr & 7) != 5)
  2893. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  2894. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
  2895. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  2896. radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  2897. }
  2898. /*
  2899. * Interrupts
  2900. *
  2901. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2902. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2903. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2904. * and host consumes. As the host irq handler processes interrupts, it
  2905. * increments the rptr. When the rptr catches up with the wptr, all the
  2906. * current interrupts have been processed.
  2907. */
  2908. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2909. {
  2910. u32 rb_bufsz;
  2911. /* Align ring size */
  2912. rb_bufsz = drm_order(ring_size / 4);
  2913. ring_size = (1 << rb_bufsz) * 4;
  2914. rdev->ih.ring_size = ring_size;
  2915. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2916. rdev->ih.rptr = 0;
  2917. }
  2918. int r600_ih_ring_alloc(struct radeon_device *rdev)
  2919. {
  2920. int r;
  2921. /* Allocate ring buffer */
  2922. if (rdev->ih.ring_obj == NULL) {
  2923. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  2924. PAGE_SIZE, true,
  2925. RADEON_GEM_DOMAIN_GTT,
  2926. NULL, &rdev->ih.ring_obj);
  2927. if (r) {
  2928. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2929. return r;
  2930. }
  2931. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2932. if (unlikely(r != 0))
  2933. return r;
  2934. r = radeon_bo_pin(rdev->ih.ring_obj,
  2935. RADEON_GEM_DOMAIN_GTT,
  2936. &rdev->ih.gpu_addr);
  2937. if (r) {
  2938. radeon_bo_unreserve(rdev->ih.ring_obj);
  2939. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2940. return r;
  2941. }
  2942. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2943. (void **)&rdev->ih.ring);
  2944. radeon_bo_unreserve(rdev->ih.ring_obj);
  2945. if (r) {
  2946. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2947. return r;
  2948. }
  2949. }
  2950. return 0;
  2951. }
  2952. void r600_ih_ring_fini(struct radeon_device *rdev)
  2953. {
  2954. int r;
  2955. if (rdev->ih.ring_obj) {
  2956. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2957. if (likely(r == 0)) {
  2958. radeon_bo_kunmap(rdev->ih.ring_obj);
  2959. radeon_bo_unpin(rdev->ih.ring_obj);
  2960. radeon_bo_unreserve(rdev->ih.ring_obj);
  2961. }
  2962. radeon_bo_unref(&rdev->ih.ring_obj);
  2963. rdev->ih.ring = NULL;
  2964. rdev->ih.ring_obj = NULL;
  2965. }
  2966. }
  2967. void r600_rlc_stop(struct radeon_device *rdev)
  2968. {
  2969. if ((rdev->family >= CHIP_RV770) &&
  2970. (rdev->family <= CHIP_RV740)) {
  2971. /* r7xx asics need to soft reset RLC before halting */
  2972. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2973. RREG32(SRBM_SOFT_RESET);
  2974. mdelay(15);
  2975. WREG32(SRBM_SOFT_RESET, 0);
  2976. RREG32(SRBM_SOFT_RESET);
  2977. }
  2978. WREG32(RLC_CNTL, 0);
  2979. }
  2980. static void r600_rlc_start(struct radeon_device *rdev)
  2981. {
  2982. WREG32(RLC_CNTL, RLC_ENABLE);
  2983. }
  2984. static int r600_rlc_init(struct radeon_device *rdev)
  2985. {
  2986. u32 i;
  2987. const __be32 *fw_data;
  2988. if (!rdev->rlc_fw)
  2989. return -EINVAL;
  2990. r600_rlc_stop(rdev);
  2991. WREG32(RLC_HB_CNTL, 0);
  2992. if (rdev->family == CHIP_ARUBA) {
  2993. WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  2994. WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  2995. }
  2996. if (rdev->family <= CHIP_CAYMAN) {
  2997. WREG32(RLC_HB_BASE, 0);
  2998. WREG32(RLC_HB_RPTR, 0);
  2999. WREG32(RLC_HB_WPTR, 0);
  3000. }
  3001. if (rdev->family <= CHIP_CAICOS) {
  3002. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  3003. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  3004. }
  3005. WREG32(RLC_MC_CNTL, 0);
  3006. WREG32(RLC_UCODE_CNTL, 0);
  3007. fw_data = (const __be32 *)rdev->rlc_fw->data;
  3008. if (rdev->family >= CHIP_ARUBA) {
  3009. for (i = 0; i < ARUBA_RLC_UCODE_SIZE; i++) {
  3010. WREG32(RLC_UCODE_ADDR, i);
  3011. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3012. }
  3013. } else if (rdev->family >= CHIP_CAYMAN) {
  3014. for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
  3015. WREG32(RLC_UCODE_ADDR, i);
  3016. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3017. }
  3018. } else if (rdev->family >= CHIP_CEDAR) {
  3019. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  3020. WREG32(RLC_UCODE_ADDR, i);
  3021. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3022. }
  3023. } else if (rdev->family >= CHIP_RV770) {
  3024. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  3025. WREG32(RLC_UCODE_ADDR, i);
  3026. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3027. }
  3028. } else {
  3029. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  3030. WREG32(RLC_UCODE_ADDR, i);
  3031. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3032. }
  3033. }
  3034. WREG32(RLC_UCODE_ADDR, 0);
  3035. r600_rlc_start(rdev);
  3036. return 0;
  3037. }
  3038. static void r600_enable_interrupts(struct radeon_device *rdev)
  3039. {
  3040. u32 ih_cntl = RREG32(IH_CNTL);
  3041. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3042. ih_cntl |= ENABLE_INTR;
  3043. ih_rb_cntl |= IH_RB_ENABLE;
  3044. WREG32(IH_CNTL, ih_cntl);
  3045. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3046. rdev->ih.enabled = true;
  3047. }
  3048. void r600_disable_interrupts(struct radeon_device *rdev)
  3049. {
  3050. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3051. u32 ih_cntl = RREG32(IH_CNTL);
  3052. ih_rb_cntl &= ~IH_RB_ENABLE;
  3053. ih_cntl &= ~ENABLE_INTR;
  3054. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3055. WREG32(IH_CNTL, ih_cntl);
  3056. /* set rptr, wptr to 0 */
  3057. WREG32(IH_RB_RPTR, 0);
  3058. WREG32(IH_RB_WPTR, 0);
  3059. rdev->ih.enabled = false;
  3060. rdev->ih.rptr = 0;
  3061. }
  3062. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  3063. {
  3064. u32 tmp;
  3065. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3066. tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3067. WREG32(DMA_CNTL, tmp);
  3068. WREG32(GRBM_INT_CNTL, 0);
  3069. WREG32(DxMODE_INT_MASK, 0);
  3070. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  3071. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  3072. if (ASIC_IS_DCE3(rdev)) {
  3073. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  3074. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  3075. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3076. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3077. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3078. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3079. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3080. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3081. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3082. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3083. if (ASIC_IS_DCE32(rdev)) {
  3084. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3085. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3086. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3087. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3088. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3089. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3090. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3091. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3092. } else {
  3093. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3094. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3095. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3096. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3097. }
  3098. } else {
  3099. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  3100. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  3101. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3102. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3103. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3104. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3105. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3106. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3107. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3108. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3109. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3110. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3111. }
  3112. }
  3113. int r600_irq_init(struct radeon_device *rdev)
  3114. {
  3115. int ret = 0;
  3116. int rb_bufsz;
  3117. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3118. /* allocate ring */
  3119. ret = r600_ih_ring_alloc(rdev);
  3120. if (ret)
  3121. return ret;
  3122. /* disable irqs */
  3123. r600_disable_interrupts(rdev);
  3124. /* init rlc */
  3125. ret = r600_rlc_init(rdev);
  3126. if (ret) {
  3127. r600_ih_ring_fini(rdev);
  3128. return ret;
  3129. }
  3130. /* setup interrupt control */
  3131. /* set dummy read address to ring address */
  3132. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3133. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3134. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3135. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3136. */
  3137. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3138. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3139. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3140. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3141. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3142. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  3143. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3144. IH_WPTR_OVERFLOW_CLEAR |
  3145. (rb_bufsz << 1));
  3146. if (rdev->wb.enabled)
  3147. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3148. /* set the writeback address whether it's enabled or not */
  3149. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3150. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3151. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3152. /* set rptr, wptr to 0 */
  3153. WREG32(IH_RB_RPTR, 0);
  3154. WREG32(IH_RB_WPTR, 0);
  3155. /* Default settings for IH_CNTL (disabled at first) */
  3156. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  3157. /* RPTR_REARM only works if msi's are enabled */
  3158. if (rdev->msi_enabled)
  3159. ih_cntl |= RPTR_REARM;
  3160. WREG32(IH_CNTL, ih_cntl);
  3161. /* force the active interrupt state to all disabled */
  3162. if (rdev->family >= CHIP_CEDAR)
  3163. evergreen_disable_interrupt_state(rdev);
  3164. else
  3165. r600_disable_interrupt_state(rdev);
  3166. /* at this point everything should be setup correctly to enable master */
  3167. pci_set_master(rdev->pdev);
  3168. /* enable irqs */
  3169. r600_enable_interrupts(rdev);
  3170. return ret;
  3171. }
  3172. void r600_irq_suspend(struct radeon_device *rdev)
  3173. {
  3174. r600_irq_disable(rdev);
  3175. r600_rlc_stop(rdev);
  3176. }
  3177. void r600_irq_fini(struct radeon_device *rdev)
  3178. {
  3179. r600_irq_suspend(rdev);
  3180. r600_ih_ring_fini(rdev);
  3181. }
  3182. int r600_irq_set(struct radeon_device *rdev)
  3183. {
  3184. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3185. u32 mode_int = 0;
  3186. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  3187. u32 grbm_int_cntl = 0;
  3188. u32 hdmi0, hdmi1;
  3189. u32 d1grph = 0, d2grph = 0;
  3190. u32 dma_cntl;
  3191. if (!rdev->irq.installed) {
  3192. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3193. return -EINVAL;
  3194. }
  3195. /* don't enable anything if the ih is disabled */
  3196. if (!rdev->ih.enabled) {
  3197. r600_disable_interrupts(rdev);
  3198. /* force the active interrupt state to all disabled */
  3199. r600_disable_interrupt_state(rdev);
  3200. return 0;
  3201. }
  3202. if (ASIC_IS_DCE3(rdev)) {
  3203. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3204. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3205. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3206. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3207. if (ASIC_IS_DCE32(rdev)) {
  3208. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3209. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3210. hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3211. hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3212. } else {
  3213. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3214. hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3215. }
  3216. } else {
  3217. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3218. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3219. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3220. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3221. hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3222. }
  3223. dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3224. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3225. DRM_DEBUG("r600_irq_set: sw int\n");
  3226. cp_int_cntl |= RB_INT_ENABLE;
  3227. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3228. }
  3229. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3230. DRM_DEBUG("r600_irq_set: sw int dma\n");
  3231. dma_cntl |= TRAP_ENABLE;
  3232. }
  3233. if (rdev->irq.crtc_vblank_int[0] ||
  3234. atomic_read(&rdev->irq.pflip[0])) {
  3235. DRM_DEBUG("r600_irq_set: vblank 0\n");
  3236. mode_int |= D1MODE_VBLANK_INT_MASK;
  3237. }
  3238. if (rdev->irq.crtc_vblank_int[1] ||
  3239. atomic_read(&rdev->irq.pflip[1])) {
  3240. DRM_DEBUG("r600_irq_set: vblank 1\n");
  3241. mode_int |= D2MODE_VBLANK_INT_MASK;
  3242. }
  3243. if (rdev->irq.hpd[0]) {
  3244. DRM_DEBUG("r600_irq_set: hpd 1\n");
  3245. hpd1 |= DC_HPDx_INT_EN;
  3246. }
  3247. if (rdev->irq.hpd[1]) {
  3248. DRM_DEBUG("r600_irq_set: hpd 2\n");
  3249. hpd2 |= DC_HPDx_INT_EN;
  3250. }
  3251. if (rdev->irq.hpd[2]) {
  3252. DRM_DEBUG("r600_irq_set: hpd 3\n");
  3253. hpd3 |= DC_HPDx_INT_EN;
  3254. }
  3255. if (rdev->irq.hpd[3]) {
  3256. DRM_DEBUG("r600_irq_set: hpd 4\n");
  3257. hpd4 |= DC_HPDx_INT_EN;
  3258. }
  3259. if (rdev->irq.hpd[4]) {
  3260. DRM_DEBUG("r600_irq_set: hpd 5\n");
  3261. hpd5 |= DC_HPDx_INT_EN;
  3262. }
  3263. if (rdev->irq.hpd[5]) {
  3264. DRM_DEBUG("r600_irq_set: hpd 6\n");
  3265. hpd6 |= DC_HPDx_INT_EN;
  3266. }
  3267. if (rdev->irq.afmt[0]) {
  3268. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3269. hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3270. }
  3271. if (rdev->irq.afmt[1]) {
  3272. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3273. hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3274. }
  3275. WREG32(CP_INT_CNTL, cp_int_cntl);
  3276. WREG32(DMA_CNTL, dma_cntl);
  3277. WREG32(DxMODE_INT_MASK, mode_int);
  3278. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  3279. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  3280. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3281. if (ASIC_IS_DCE3(rdev)) {
  3282. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3283. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3284. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3285. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3286. if (ASIC_IS_DCE32(rdev)) {
  3287. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3288. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3289. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
  3290. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
  3291. } else {
  3292. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3293. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3294. }
  3295. } else {
  3296. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  3297. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  3298. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  3299. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3300. WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3301. }
  3302. return 0;
  3303. }
  3304. static void r600_irq_ack(struct radeon_device *rdev)
  3305. {
  3306. u32 tmp;
  3307. if (ASIC_IS_DCE3(rdev)) {
  3308. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  3309. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  3310. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  3311. if (ASIC_IS_DCE32(rdev)) {
  3312. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
  3313. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
  3314. } else {
  3315. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3316. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
  3317. }
  3318. } else {
  3319. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3320. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3321. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  3322. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3323. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
  3324. }
  3325. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  3326. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  3327. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3328. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3329. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3330. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3331. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  3332. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3333. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  3334. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3335. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  3336. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3337. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  3338. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3339. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3340. if (ASIC_IS_DCE3(rdev)) {
  3341. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3342. tmp |= DC_HPDx_INT_ACK;
  3343. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3344. } else {
  3345. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  3346. tmp |= DC_HPDx_INT_ACK;
  3347. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3348. }
  3349. }
  3350. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3351. if (ASIC_IS_DCE3(rdev)) {
  3352. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3353. tmp |= DC_HPDx_INT_ACK;
  3354. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3355. } else {
  3356. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  3357. tmp |= DC_HPDx_INT_ACK;
  3358. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3359. }
  3360. }
  3361. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3362. if (ASIC_IS_DCE3(rdev)) {
  3363. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3364. tmp |= DC_HPDx_INT_ACK;
  3365. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3366. } else {
  3367. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  3368. tmp |= DC_HPDx_INT_ACK;
  3369. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3370. }
  3371. }
  3372. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3373. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3374. tmp |= DC_HPDx_INT_ACK;
  3375. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3376. }
  3377. if (ASIC_IS_DCE32(rdev)) {
  3378. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3379. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3380. tmp |= DC_HPDx_INT_ACK;
  3381. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3382. }
  3383. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3384. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3385. tmp |= DC_HPDx_INT_ACK;
  3386. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3387. }
  3388. if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
  3389. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
  3390. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3391. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3392. }
  3393. if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
  3394. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
  3395. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3396. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3397. }
  3398. } else {
  3399. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3400. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
  3401. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3402. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3403. }
  3404. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3405. if (ASIC_IS_DCE3(rdev)) {
  3406. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
  3407. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3408. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3409. } else {
  3410. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
  3411. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3412. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3413. }
  3414. }
  3415. }
  3416. }
  3417. void r600_irq_disable(struct radeon_device *rdev)
  3418. {
  3419. r600_disable_interrupts(rdev);
  3420. /* Wait and acknowledge irq */
  3421. mdelay(1);
  3422. r600_irq_ack(rdev);
  3423. r600_disable_interrupt_state(rdev);
  3424. }
  3425. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3426. {
  3427. u32 wptr, tmp;
  3428. if (rdev->wb.enabled)
  3429. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3430. else
  3431. wptr = RREG32(IH_RB_WPTR);
  3432. if (wptr & RB_OVERFLOW) {
  3433. /* When a ring buffer overflow happen start parsing interrupt
  3434. * from the last not overwritten vector (wptr + 16). Hopefully
  3435. * this should allow us to catchup.
  3436. */
  3437. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3438. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3439. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3440. tmp = RREG32(IH_RB_CNTL);
  3441. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3442. WREG32(IH_RB_CNTL, tmp);
  3443. }
  3444. return (wptr & rdev->ih.ptr_mask);
  3445. }
  3446. /* r600 IV Ring
  3447. * Each IV ring entry is 128 bits:
  3448. * [7:0] - interrupt source id
  3449. * [31:8] - reserved
  3450. * [59:32] - interrupt source data
  3451. * [127:60] - reserved
  3452. *
  3453. * The basic interrupt vector entries
  3454. * are decoded as follows:
  3455. * src_id src_data description
  3456. * 1 0 D1 Vblank
  3457. * 1 1 D1 Vline
  3458. * 5 0 D2 Vblank
  3459. * 5 1 D2 Vline
  3460. * 19 0 FP Hot plug detection A
  3461. * 19 1 FP Hot plug detection B
  3462. * 19 2 DAC A auto-detection
  3463. * 19 3 DAC B auto-detection
  3464. * 21 4 HDMI block A
  3465. * 21 5 HDMI block B
  3466. * 176 - CP_INT RB
  3467. * 177 - CP_INT IB1
  3468. * 178 - CP_INT IB2
  3469. * 181 - EOP Interrupt
  3470. * 233 - GUI Idle
  3471. *
  3472. * Note, these are based on r600 and may need to be
  3473. * adjusted or added to on newer asics
  3474. */
  3475. int r600_irq_process(struct radeon_device *rdev)
  3476. {
  3477. u32 wptr;
  3478. u32 rptr;
  3479. u32 src_id, src_data;
  3480. u32 ring_index;
  3481. bool queue_hotplug = false;
  3482. bool queue_hdmi = false;
  3483. if (!rdev->ih.enabled || rdev->shutdown)
  3484. return IRQ_NONE;
  3485. /* No MSIs, need a dummy read to flush PCI DMAs */
  3486. if (!rdev->msi_enabled)
  3487. RREG32(IH_RB_WPTR);
  3488. wptr = r600_get_ih_wptr(rdev);
  3489. restart_ih:
  3490. /* is somebody else already processing irqs? */
  3491. if (atomic_xchg(&rdev->ih.lock, 1))
  3492. return IRQ_NONE;
  3493. rptr = rdev->ih.rptr;
  3494. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3495. /* Order reading of wptr vs. reading of IH ring data */
  3496. rmb();
  3497. /* display interrupts */
  3498. r600_irq_ack(rdev);
  3499. while (rptr != wptr) {
  3500. /* wptr/rptr are in bytes! */
  3501. ring_index = rptr / 4;
  3502. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3503. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3504. switch (src_id) {
  3505. case 1: /* D1 vblank/vline */
  3506. switch (src_data) {
  3507. case 0: /* D1 vblank */
  3508. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3509. if (rdev->irq.crtc_vblank_int[0]) {
  3510. drm_handle_vblank(rdev->ddev, 0);
  3511. rdev->pm.vblank_sync = true;
  3512. wake_up(&rdev->irq.vblank_queue);
  3513. }
  3514. if (atomic_read(&rdev->irq.pflip[0]))
  3515. radeon_crtc_handle_flip(rdev, 0);
  3516. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3517. DRM_DEBUG("IH: D1 vblank\n");
  3518. }
  3519. break;
  3520. case 1: /* D1 vline */
  3521. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3522. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3523. DRM_DEBUG("IH: D1 vline\n");
  3524. }
  3525. break;
  3526. default:
  3527. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3528. break;
  3529. }
  3530. break;
  3531. case 5: /* D2 vblank/vline */
  3532. switch (src_data) {
  3533. case 0: /* D2 vblank */
  3534. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3535. if (rdev->irq.crtc_vblank_int[1]) {
  3536. drm_handle_vblank(rdev->ddev, 1);
  3537. rdev->pm.vblank_sync = true;
  3538. wake_up(&rdev->irq.vblank_queue);
  3539. }
  3540. if (atomic_read(&rdev->irq.pflip[1]))
  3541. radeon_crtc_handle_flip(rdev, 1);
  3542. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3543. DRM_DEBUG("IH: D2 vblank\n");
  3544. }
  3545. break;
  3546. case 1: /* D1 vline */
  3547. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3548. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3549. DRM_DEBUG("IH: D2 vline\n");
  3550. }
  3551. break;
  3552. default:
  3553. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3554. break;
  3555. }
  3556. break;
  3557. case 19: /* HPD/DAC hotplug */
  3558. switch (src_data) {
  3559. case 0:
  3560. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3561. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3562. queue_hotplug = true;
  3563. DRM_DEBUG("IH: HPD1\n");
  3564. }
  3565. break;
  3566. case 1:
  3567. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3568. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3569. queue_hotplug = true;
  3570. DRM_DEBUG("IH: HPD2\n");
  3571. }
  3572. break;
  3573. case 4:
  3574. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3575. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3576. queue_hotplug = true;
  3577. DRM_DEBUG("IH: HPD3\n");
  3578. }
  3579. break;
  3580. case 5:
  3581. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3582. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3583. queue_hotplug = true;
  3584. DRM_DEBUG("IH: HPD4\n");
  3585. }
  3586. break;
  3587. case 10:
  3588. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3589. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3590. queue_hotplug = true;
  3591. DRM_DEBUG("IH: HPD5\n");
  3592. }
  3593. break;
  3594. case 12:
  3595. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3596. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3597. queue_hotplug = true;
  3598. DRM_DEBUG("IH: HPD6\n");
  3599. }
  3600. break;
  3601. default:
  3602. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3603. break;
  3604. }
  3605. break;
  3606. case 21: /* hdmi */
  3607. switch (src_data) {
  3608. case 4:
  3609. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3610. rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3611. queue_hdmi = true;
  3612. DRM_DEBUG("IH: HDMI0\n");
  3613. }
  3614. break;
  3615. case 5:
  3616. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3617. rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3618. queue_hdmi = true;
  3619. DRM_DEBUG("IH: HDMI1\n");
  3620. }
  3621. break;
  3622. default:
  3623. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  3624. break;
  3625. }
  3626. break;
  3627. case 176: /* CP_INT in ring buffer */
  3628. case 177: /* CP_INT in IB1 */
  3629. case 178: /* CP_INT in IB2 */
  3630. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3631. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3632. break;
  3633. case 181: /* CP EOP event */
  3634. DRM_DEBUG("IH: CP EOP\n");
  3635. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3636. break;
  3637. case 224: /* DMA trap event */
  3638. DRM_DEBUG("IH: DMA trap\n");
  3639. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3640. break;
  3641. case 233: /* GUI IDLE */
  3642. DRM_DEBUG("IH: GUI idle\n");
  3643. break;
  3644. default:
  3645. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3646. break;
  3647. }
  3648. /* wptr/rptr are in bytes! */
  3649. rptr += 16;
  3650. rptr &= rdev->ih.ptr_mask;
  3651. }
  3652. if (queue_hotplug)
  3653. schedule_work(&rdev->hotplug_work);
  3654. if (queue_hdmi)
  3655. schedule_work(&rdev->audio_work);
  3656. rdev->ih.rptr = rptr;
  3657. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3658. atomic_set(&rdev->ih.lock, 0);
  3659. /* make sure wptr hasn't changed while processing */
  3660. wptr = r600_get_ih_wptr(rdev);
  3661. if (wptr != rptr)
  3662. goto restart_ih;
  3663. return IRQ_HANDLED;
  3664. }
  3665. /*
  3666. * Debugfs info
  3667. */
  3668. #if defined(CONFIG_DEBUG_FS)
  3669. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3670. {
  3671. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3672. struct drm_device *dev = node->minor->dev;
  3673. struct radeon_device *rdev = dev->dev_private;
  3674. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3675. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3676. return 0;
  3677. }
  3678. static struct drm_info_list r600_mc_info_list[] = {
  3679. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3680. };
  3681. #endif
  3682. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3683. {
  3684. #if defined(CONFIG_DEBUG_FS)
  3685. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3686. #else
  3687. return 0;
  3688. #endif
  3689. }
  3690. /**
  3691. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3692. * rdev: radeon device structure
  3693. * bo: buffer object struct which userspace is waiting for idle
  3694. *
  3695. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3696. * through ring buffer, this leads to corruption in rendering, see
  3697. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3698. * directly perform HDP flush by writing register through MMIO.
  3699. */
  3700. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3701. {
  3702. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3703. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3704. * This seems to cause problems on some AGP cards. Just use the old
  3705. * method for them.
  3706. */
  3707. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3708. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3709. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3710. u32 tmp;
  3711. WREG32(HDP_DEBUG1, 0);
  3712. tmp = readl((void __iomem *)ptr);
  3713. } else
  3714. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3715. }
  3716. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3717. {
  3718. u32 link_width_cntl, mask, target_reg;
  3719. if (rdev->flags & RADEON_IS_IGP)
  3720. return;
  3721. if (!(rdev->flags & RADEON_IS_PCIE))
  3722. return;
  3723. /* x2 cards have a special sequence */
  3724. if (ASIC_IS_X2(rdev))
  3725. return;
  3726. /* FIXME wait for idle */
  3727. switch (lanes) {
  3728. case 0:
  3729. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3730. break;
  3731. case 1:
  3732. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3733. break;
  3734. case 2:
  3735. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3736. break;
  3737. case 4:
  3738. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3739. break;
  3740. case 8:
  3741. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3742. break;
  3743. case 12:
  3744. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3745. break;
  3746. case 16:
  3747. default:
  3748. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3749. break;
  3750. }
  3751. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3752. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  3753. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  3754. return;
  3755. if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
  3756. return;
  3757. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  3758. RADEON_PCIE_LC_RECONFIG_NOW |
  3759. R600_PCIE_LC_RENEGOTIATE_EN |
  3760. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3761. link_width_cntl |= mask;
  3762. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3763. /* some northbridges can renegotiate the link rather than requiring
  3764. * a complete re-config.
  3765. * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
  3766. */
  3767. if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
  3768. link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
  3769. else
  3770. link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
  3771. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  3772. RADEON_PCIE_LC_RECONFIG_NOW));
  3773. if (rdev->family >= CHIP_RV770)
  3774. target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
  3775. else
  3776. target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
  3777. /* wait for lane set to complete */
  3778. link_width_cntl = RREG32(target_reg);
  3779. while (link_width_cntl == 0xffffffff)
  3780. link_width_cntl = RREG32(target_reg);
  3781. }
  3782. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3783. {
  3784. u32 link_width_cntl;
  3785. if (rdev->flags & RADEON_IS_IGP)
  3786. return 0;
  3787. if (!(rdev->flags & RADEON_IS_PCIE))
  3788. return 0;
  3789. /* x2 cards have a special sequence */
  3790. if (ASIC_IS_X2(rdev))
  3791. return 0;
  3792. /* FIXME wait for idle */
  3793. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3794. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  3795. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3796. return 0;
  3797. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3798. return 1;
  3799. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3800. return 2;
  3801. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3802. return 4;
  3803. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3804. return 8;
  3805. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3806. default:
  3807. return 16;
  3808. }
  3809. }
  3810. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  3811. {
  3812. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  3813. u16 link_cntl2;
  3814. u32 mask;
  3815. int ret;
  3816. if (radeon_pcie_gen2 == 0)
  3817. return;
  3818. if (rdev->flags & RADEON_IS_IGP)
  3819. return;
  3820. if (!(rdev->flags & RADEON_IS_PCIE))
  3821. return;
  3822. /* x2 cards have a special sequence */
  3823. if (ASIC_IS_X2(rdev))
  3824. return;
  3825. /* only RV6xx+ chips are supported */
  3826. if (rdev->family <= CHIP_R600)
  3827. return;
  3828. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  3829. if (ret != 0)
  3830. return;
  3831. if (!(mask & DRM_PCIE_SPEED_50))
  3832. return;
  3833. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3834. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  3835. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  3836. return;
  3837. }
  3838. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  3839. /* 55 nm r6xx asics */
  3840. if ((rdev->family == CHIP_RV670) ||
  3841. (rdev->family == CHIP_RV620) ||
  3842. (rdev->family == CHIP_RV635)) {
  3843. /* advertise upconfig capability */
  3844. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3845. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3846. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3847. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3848. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  3849. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  3850. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  3851. LC_RECONFIG_ARC_MISSING_ESCAPE);
  3852. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  3853. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3854. } else {
  3855. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3856. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3857. }
  3858. }
  3859. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3860. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  3861. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3862. /* 55 nm r6xx asics */
  3863. if ((rdev->family == CHIP_RV670) ||
  3864. (rdev->family == CHIP_RV620) ||
  3865. (rdev->family == CHIP_RV635)) {
  3866. WREG32(MM_CFGREGS_CNTL, 0x8);
  3867. link_cntl2 = RREG32(0x4088);
  3868. WREG32(MM_CFGREGS_CNTL, 0);
  3869. /* not supported yet */
  3870. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  3871. return;
  3872. }
  3873. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  3874. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  3875. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  3876. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  3877. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  3878. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3879. tmp = RREG32(0x541c);
  3880. WREG32(0x541c, tmp | 0x8);
  3881. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  3882. link_cntl2 = RREG16(0x4088);
  3883. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  3884. link_cntl2 |= 0x2;
  3885. WREG16(0x4088, link_cntl2);
  3886. WREG32(MM_CFGREGS_CNTL, 0);
  3887. if ((rdev->family == CHIP_RV670) ||
  3888. (rdev->family == CHIP_RV620) ||
  3889. (rdev->family == CHIP_RV635)) {
  3890. training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
  3891. training_cntl &= ~LC_POINT_7_PLUS_EN;
  3892. WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
  3893. } else {
  3894. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3895. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3896. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3897. }
  3898. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3899. speed_cntl |= LC_GEN2_EN_STRAP;
  3900. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3901. } else {
  3902. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3903. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3904. if (1)
  3905. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3906. else
  3907. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3908. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3909. }
  3910. }
  3911. /**
  3912. * r600_get_gpu_clock - return GPU clock counter snapshot
  3913. *
  3914. * @rdev: radeon_device pointer
  3915. *
  3916. * Fetches a GPU clock counter snapshot (R6xx-cayman).
  3917. * Returns the 64 bit clock counter snapshot.
  3918. */
  3919. uint64_t r600_get_gpu_clock(struct radeon_device *rdev)
  3920. {
  3921. uint64_t clock;
  3922. mutex_lock(&rdev->gpu_clock_mutex);
  3923. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3924. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  3925. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3926. mutex_unlock(&rdev->gpu_clock_mutex);
  3927. return clock;
  3928. }