ni.c 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include <drm/radeon_drm.h>
  32. #include "nid.h"
  33. #include "atom.h"
  34. #include "ni_reg.h"
  35. #include "cayman_blit_shaders.h"
  36. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  37. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  38. extern int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
  39. extern void evergreen_mc_program(struct radeon_device *rdev);
  40. extern void evergreen_irq_suspend(struct radeon_device *rdev);
  41. extern int evergreen_mc_init(struct radeon_device *rdev);
  42. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  43. extern void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  44. extern void si_rlc_fini(struct radeon_device *rdev);
  45. extern int si_rlc_init(struct radeon_device *rdev);
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. #define BTC_MC_UCODE_SIZE 6024
  50. #define CAYMAN_PFP_UCODE_SIZE 2176
  51. #define CAYMAN_PM4_UCODE_SIZE 2176
  52. #define CAYMAN_RLC_UCODE_SIZE 1024
  53. #define CAYMAN_MC_UCODE_SIZE 6037
  54. #define ARUBA_RLC_UCODE_SIZE 1536
  55. /* Firmware Names */
  56. MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
  57. MODULE_FIRMWARE("radeon/BARTS_me.bin");
  58. MODULE_FIRMWARE("radeon/BARTS_mc.bin");
  59. MODULE_FIRMWARE("radeon/BTC_rlc.bin");
  60. MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
  61. MODULE_FIRMWARE("radeon/TURKS_me.bin");
  62. MODULE_FIRMWARE("radeon/TURKS_mc.bin");
  63. MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
  64. MODULE_FIRMWARE("radeon/CAICOS_me.bin");
  65. MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
  66. MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
  67. MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
  68. MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
  69. MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
  70. MODULE_FIRMWARE("radeon/ARUBA_pfp.bin");
  71. MODULE_FIRMWARE("radeon/ARUBA_me.bin");
  72. MODULE_FIRMWARE("radeon/ARUBA_rlc.bin");
  73. #define BTC_IO_MC_REGS_SIZE 29
  74. static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  75. {0x00000077, 0xff010100},
  76. {0x00000078, 0x00000000},
  77. {0x00000079, 0x00001434},
  78. {0x0000007a, 0xcc08ec08},
  79. {0x0000007b, 0x00040000},
  80. {0x0000007c, 0x000080c0},
  81. {0x0000007d, 0x09000000},
  82. {0x0000007e, 0x00210404},
  83. {0x00000081, 0x08a8e800},
  84. {0x00000082, 0x00030444},
  85. {0x00000083, 0x00000000},
  86. {0x00000085, 0x00000001},
  87. {0x00000086, 0x00000002},
  88. {0x00000087, 0x48490000},
  89. {0x00000088, 0x20244647},
  90. {0x00000089, 0x00000005},
  91. {0x0000008b, 0x66030000},
  92. {0x0000008c, 0x00006603},
  93. {0x0000008d, 0x00000100},
  94. {0x0000008f, 0x00001c0a},
  95. {0x00000090, 0xff000001},
  96. {0x00000094, 0x00101101},
  97. {0x00000095, 0x00000fff},
  98. {0x00000096, 0x00116fff},
  99. {0x00000097, 0x60010000},
  100. {0x00000098, 0x10010000},
  101. {0x00000099, 0x00006000},
  102. {0x0000009a, 0x00001000},
  103. {0x0000009f, 0x00946a00}
  104. };
  105. static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  106. {0x00000077, 0xff010100},
  107. {0x00000078, 0x00000000},
  108. {0x00000079, 0x00001434},
  109. {0x0000007a, 0xcc08ec08},
  110. {0x0000007b, 0x00040000},
  111. {0x0000007c, 0x000080c0},
  112. {0x0000007d, 0x09000000},
  113. {0x0000007e, 0x00210404},
  114. {0x00000081, 0x08a8e800},
  115. {0x00000082, 0x00030444},
  116. {0x00000083, 0x00000000},
  117. {0x00000085, 0x00000001},
  118. {0x00000086, 0x00000002},
  119. {0x00000087, 0x48490000},
  120. {0x00000088, 0x20244647},
  121. {0x00000089, 0x00000005},
  122. {0x0000008b, 0x66030000},
  123. {0x0000008c, 0x00006603},
  124. {0x0000008d, 0x00000100},
  125. {0x0000008f, 0x00001c0a},
  126. {0x00000090, 0xff000001},
  127. {0x00000094, 0x00101101},
  128. {0x00000095, 0x00000fff},
  129. {0x00000096, 0x00116fff},
  130. {0x00000097, 0x60010000},
  131. {0x00000098, 0x10010000},
  132. {0x00000099, 0x00006000},
  133. {0x0000009a, 0x00001000},
  134. {0x0000009f, 0x00936a00}
  135. };
  136. static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  137. {0x00000077, 0xff010100},
  138. {0x00000078, 0x00000000},
  139. {0x00000079, 0x00001434},
  140. {0x0000007a, 0xcc08ec08},
  141. {0x0000007b, 0x00040000},
  142. {0x0000007c, 0x000080c0},
  143. {0x0000007d, 0x09000000},
  144. {0x0000007e, 0x00210404},
  145. {0x00000081, 0x08a8e800},
  146. {0x00000082, 0x00030444},
  147. {0x00000083, 0x00000000},
  148. {0x00000085, 0x00000001},
  149. {0x00000086, 0x00000002},
  150. {0x00000087, 0x48490000},
  151. {0x00000088, 0x20244647},
  152. {0x00000089, 0x00000005},
  153. {0x0000008b, 0x66030000},
  154. {0x0000008c, 0x00006603},
  155. {0x0000008d, 0x00000100},
  156. {0x0000008f, 0x00001c0a},
  157. {0x00000090, 0xff000001},
  158. {0x00000094, 0x00101101},
  159. {0x00000095, 0x00000fff},
  160. {0x00000096, 0x00116fff},
  161. {0x00000097, 0x60010000},
  162. {0x00000098, 0x10010000},
  163. {0x00000099, 0x00006000},
  164. {0x0000009a, 0x00001000},
  165. {0x0000009f, 0x00916a00}
  166. };
  167. static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  168. {0x00000077, 0xff010100},
  169. {0x00000078, 0x00000000},
  170. {0x00000079, 0x00001434},
  171. {0x0000007a, 0xcc08ec08},
  172. {0x0000007b, 0x00040000},
  173. {0x0000007c, 0x000080c0},
  174. {0x0000007d, 0x09000000},
  175. {0x0000007e, 0x00210404},
  176. {0x00000081, 0x08a8e800},
  177. {0x00000082, 0x00030444},
  178. {0x00000083, 0x00000000},
  179. {0x00000085, 0x00000001},
  180. {0x00000086, 0x00000002},
  181. {0x00000087, 0x48490000},
  182. {0x00000088, 0x20244647},
  183. {0x00000089, 0x00000005},
  184. {0x0000008b, 0x66030000},
  185. {0x0000008c, 0x00006603},
  186. {0x0000008d, 0x00000100},
  187. {0x0000008f, 0x00001c0a},
  188. {0x00000090, 0xff000001},
  189. {0x00000094, 0x00101101},
  190. {0x00000095, 0x00000fff},
  191. {0x00000096, 0x00116fff},
  192. {0x00000097, 0x60010000},
  193. {0x00000098, 0x10010000},
  194. {0x00000099, 0x00006000},
  195. {0x0000009a, 0x00001000},
  196. {0x0000009f, 0x00976b00}
  197. };
  198. int ni_mc_load_microcode(struct radeon_device *rdev)
  199. {
  200. const __be32 *fw_data;
  201. u32 mem_type, running, blackout = 0;
  202. u32 *io_mc_regs;
  203. int i, ucode_size, regs_size;
  204. if (!rdev->mc_fw)
  205. return -EINVAL;
  206. switch (rdev->family) {
  207. case CHIP_BARTS:
  208. io_mc_regs = (u32 *)&barts_io_mc_regs;
  209. ucode_size = BTC_MC_UCODE_SIZE;
  210. regs_size = BTC_IO_MC_REGS_SIZE;
  211. break;
  212. case CHIP_TURKS:
  213. io_mc_regs = (u32 *)&turks_io_mc_regs;
  214. ucode_size = BTC_MC_UCODE_SIZE;
  215. regs_size = BTC_IO_MC_REGS_SIZE;
  216. break;
  217. case CHIP_CAICOS:
  218. default:
  219. io_mc_regs = (u32 *)&caicos_io_mc_regs;
  220. ucode_size = BTC_MC_UCODE_SIZE;
  221. regs_size = BTC_IO_MC_REGS_SIZE;
  222. break;
  223. case CHIP_CAYMAN:
  224. io_mc_regs = (u32 *)&cayman_io_mc_regs;
  225. ucode_size = CAYMAN_MC_UCODE_SIZE;
  226. regs_size = BTC_IO_MC_REGS_SIZE;
  227. break;
  228. }
  229. mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
  230. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  231. if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
  232. if (running) {
  233. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  234. WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
  235. }
  236. /* reset the engine and set to writable */
  237. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  238. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  239. /* load mc io regs */
  240. for (i = 0; i < regs_size; i++) {
  241. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  242. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  243. }
  244. /* load the MC ucode */
  245. fw_data = (const __be32 *)rdev->mc_fw->data;
  246. for (i = 0; i < ucode_size; i++)
  247. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  248. /* put the engine back into the active state */
  249. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  250. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  251. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  252. /* wait for training to complete */
  253. for (i = 0; i < rdev->usec_timeout; i++) {
  254. if (RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD)
  255. break;
  256. udelay(1);
  257. }
  258. if (running)
  259. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  260. }
  261. return 0;
  262. }
  263. int ni_init_microcode(struct radeon_device *rdev)
  264. {
  265. struct platform_device *pdev;
  266. const char *chip_name;
  267. const char *rlc_chip_name;
  268. size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
  269. char fw_name[30];
  270. int err;
  271. DRM_DEBUG("\n");
  272. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  273. err = IS_ERR(pdev);
  274. if (err) {
  275. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  276. return -EINVAL;
  277. }
  278. switch (rdev->family) {
  279. case CHIP_BARTS:
  280. chip_name = "BARTS";
  281. rlc_chip_name = "BTC";
  282. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  283. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  284. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  285. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  286. break;
  287. case CHIP_TURKS:
  288. chip_name = "TURKS";
  289. rlc_chip_name = "BTC";
  290. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  291. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  292. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  293. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  294. break;
  295. case CHIP_CAICOS:
  296. chip_name = "CAICOS";
  297. rlc_chip_name = "BTC";
  298. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  299. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  300. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  301. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  302. break;
  303. case CHIP_CAYMAN:
  304. chip_name = "CAYMAN";
  305. rlc_chip_name = "CAYMAN";
  306. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  307. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  308. rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
  309. mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
  310. break;
  311. case CHIP_ARUBA:
  312. chip_name = "ARUBA";
  313. rlc_chip_name = "ARUBA";
  314. /* pfp/me same size as CAYMAN */
  315. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  316. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  317. rlc_req_size = ARUBA_RLC_UCODE_SIZE * 4;
  318. mc_req_size = 0;
  319. break;
  320. default: BUG();
  321. }
  322. DRM_INFO("Loading %s Microcode\n", chip_name);
  323. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  324. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  325. if (err)
  326. goto out;
  327. if (rdev->pfp_fw->size != pfp_req_size) {
  328. printk(KERN_ERR
  329. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  330. rdev->pfp_fw->size, fw_name);
  331. err = -EINVAL;
  332. goto out;
  333. }
  334. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  335. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  336. if (err)
  337. goto out;
  338. if (rdev->me_fw->size != me_req_size) {
  339. printk(KERN_ERR
  340. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  341. rdev->me_fw->size, fw_name);
  342. err = -EINVAL;
  343. }
  344. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  345. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  346. if (err)
  347. goto out;
  348. if (rdev->rlc_fw->size != rlc_req_size) {
  349. printk(KERN_ERR
  350. "ni_rlc: Bogus length %zu in firmware \"%s\"\n",
  351. rdev->rlc_fw->size, fw_name);
  352. err = -EINVAL;
  353. }
  354. /* no MC ucode on TN */
  355. if (!(rdev->flags & RADEON_IS_IGP)) {
  356. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  357. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  358. if (err)
  359. goto out;
  360. if (rdev->mc_fw->size != mc_req_size) {
  361. printk(KERN_ERR
  362. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  363. rdev->mc_fw->size, fw_name);
  364. err = -EINVAL;
  365. }
  366. }
  367. out:
  368. platform_device_unregister(pdev);
  369. if (err) {
  370. if (err != -EINVAL)
  371. printk(KERN_ERR
  372. "ni_cp: Failed to load firmware \"%s\"\n",
  373. fw_name);
  374. release_firmware(rdev->pfp_fw);
  375. rdev->pfp_fw = NULL;
  376. release_firmware(rdev->me_fw);
  377. rdev->me_fw = NULL;
  378. release_firmware(rdev->rlc_fw);
  379. rdev->rlc_fw = NULL;
  380. release_firmware(rdev->mc_fw);
  381. rdev->mc_fw = NULL;
  382. }
  383. return err;
  384. }
  385. /*
  386. * Core functions
  387. */
  388. static void cayman_gpu_init(struct radeon_device *rdev)
  389. {
  390. u32 gb_addr_config = 0;
  391. u32 mc_shared_chmap, mc_arb_ramcfg;
  392. u32 cgts_tcc_disable;
  393. u32 sx_debug_1;
  394. u32 smx_dc_ctl0;
  395. u32 cgts_sm_ctrl_reg;
  396. u32 hdp_host_path_cntl;
  397. u32 tmp;
  398. u32 disabled_rb_mask;
  399. int i, j;
  400. switch (rdev->family) {
  401. case CHIP_CAYMAN:
  402. rdev->config.cayman.max_shader_engines = 2;
  403. rdev->config.cayman.max_pipes_per_simd = 4;
  404. rdev->config.cayman.max_tile_pipes = 8;
  405. rdev->config.cayman.max_simds_per_se = 12;
  406. rdev->config.cayman.max_backends_per_se = 4;
  407. rdev->config.cayman.max_texture_channel_caches = 8;
  408. rdev->config.cayman.max_gprs = 256;
  409. rdev->config.cayman.max_threads = 256;
  410. rdev->config.cayman.max_gs_threads = 32;
  411. rdev->config.cayman.max_stack_entries = 512;
  412. rdev->config.cayman.sx_num_of_sets = 8;
  413. rdev->config.cayman.sx_max_export_size = 256;
  414. rdev->config.cayman.sx_max_export_pos_size = 64;
  415. rdev->config.cayman.sx_max_export_smx_size = 192;
  416. rdev->config.cayman.max_hw_contexts = 8;
  417. rdev->config.cayman.sq_num_cf_insts = 2;
  418. rdev->config.cayman.sc_prim_fifo_size = 0x100;
  419. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  420. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  421. gb_addr_config = CAYMAN_GB_ADDR_CONFIG_GOLDEN;
  422. break;
  423. case CHIP_ARUBA:
  424. default:
  425. rdev->config.cayman.max_shader_engines = 1;
  426. rdev->config.cayman.max_pipes_per_simd = 4;
  427. rdev->config.cayman.max_tile_pipes = 2;
  428. if ((rdev->pdev->device == 0x9900) ||
  429. (rdev->pdev->device == 0x9901) ||
  430. (rdev->pdev->device == 0x9905) ||
  431. (rdev->pdev->device == 0x9906) ||
  432. (rdev->pdev->device == 0x9907) ||
  433. (rdev->pdev->device == 0x9908) ||
  434. (rdev->pdev->device == 0x9909) ||
  435. (rdev->pdev->device == 0x9910) ||
  436. (rdev->pdev->device == 0x9917)) {
  437. rdev->config.cayman.max_simds_per_se = 6;
  438. rdev->config.cayman.max_backends_per_se = 2;
  439. } else if ((rdev->pdev->device == 0x9903) ||
  440. (rdev->pdev->device == 0x9904) ||
  441. (rdev->pdev->device == 0x990A) ||
  442. (rdev->pdev->device == 0x9913) ||
  443. (rdev->pdev->device == 0x9918)) {
  444. rdev->config.cayman.max_simds_per_se = 4;
  445. rdev->config.cayman.max_backends_per_se = 2;
  446. } else if ((rdev->pdev->device == 0x9919) ||
  447. (rdev->pdev->device == 0x9990) ||
  448. (rdev->pdev->device == 0x9991) ||
  449. (rdev->pdev->device == 0x9994) ||
  450. (rdev->pdev->device == 0x99A0)) {
  451. rdev->config.cayman.max_simds_per_se = 3;
  452. rdev->config.cayman.max_backends_per_se = 1;
  453. } else {
  454. rdev->config.cayman.max_simds_per_se = 2;
  455. rdev->config.cayman.max_backends_per_se = 1;
  456. }
  457. rdev->config.cayman.max_texture_channel_caches = 2;
  458. rdev->config.cayman.max_gprs = 256;
  459. rdev->config.cayman.max_threads = 256;
  460. rdev->config.cayman.max_gs_threads = 32;
  461. rdev->config.cayman.max_stack_entries = 512;
  462. rdev->config.cayman.sx_num_of_sets = 8;
  463. rdev->config.cayman.sx_max_export_size = 256;
  464. rdev->config.cayman.sx_max_export_pos_size = 64;
  465. rdev->config.cayman.sx_max_export_smx_size = 192;
  466. rdev->config.cayman.max_hw_contexts = 8;
  467. rdev->config.cayman.sq_num_cf_insts = 2;
  468. rdev->config.cayman.sc_prim_fifo_size = 0x40;
  469. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  470. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  471. gb_addr_config = ARUBA_GB_ADDR_CONFIG_GOLDEN;
  472. break;
  473. }
  474. /* Initialize HDP */
  475. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  476. WREG32((0x2c14 + j), 0x00000000);
  477. WREG32((0x2c18 + j), 0x00000000);
  478. WREG32((0x2c1c + j), 0x00000000);
  479. WREG32((0x2c20 + j), 0x00000000);
  480. WREG32((0x2c24 + j), 0x00000000);
  481. }
  482. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  483. evergreen_fix_pci_max_read_req_size(rdev);
  484. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  485. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  486. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  487. rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  488. if (rdev->config.cayman.mem_row_size_in_kb > 4)
  489. rdev->config.cayman.mem_row_size_in_kb = 4;
  490. /* XXX use MC settings? */
  491. rdev->config.cayman.shader_engine_tile_size = 32;
  492. rdev->config.cayman.num_gpus = 1;
  493. rdev->config.cayman.multi_gpu_tile_size = 64;
  494. tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
  495. rdev->config.cayman.num_tile_pipes = (1 << tmp);
  496. tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
  497. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  498. tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
  499. rdev->config.cayman.num_shader_engines = tmp + 1;
  500. tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
  501. rdev->config.cayman.num_gpus = tmp + 1;
  502. tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
  503. rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
  504. tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
  505. rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
  506. /* setup tiling info dword. gb_addr_config is not adequate since it does
  507. * not have bank info, so create a custom tiling dword.
  508. * bits 3:0 num_pipes
  509. * bits 7:4 num_banks
  510. * bits 11:8 group_size
  511. * bits 15:12 row_size
  512. */
  513. rdev->config.cayman.tile_config = 0;
  514. switch (rdev->config.cayman.num_tile_pipes) {
  515. case 1:
  516. default:
  517. rdev->config.cayman.tile_config |= (0 << 0);
  518. break;
  519. case 2:
  520. rdev->config.cayman.tile_config |= (1 << 0);
  521. break;
  522. case 4:
  523. rdev->config.cayman.tile_config |= (2 << 0);
  524. break;
  525. case 8:
  526. rdev->config.cayman.tile_config |= (3 << 0);
  527. break;
  528. }
  529. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  530. if (rdev->flags & RADEON_IS_IGP)
  531. rdev->config.cayman.tile_config |= 1 << 4;
  532. else {
  533. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  534. case 0: /* four banks */
  535. rdev->config.cayman.tile_config |= 0 << 4;
  536. break;
  537. case 1: /* eight banks */
  538. rdev->config.cayman.tile_config |= 1 << 4;
  539. break;
  540. case 2: /* sixteen banks */
  541. default:
  542. rdev->config.cayman.tile_config |= 2 << 4;
  543. break;
  544. }
  545. }
  546. rdev->config.cayman.tile_config |=
  547. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  548. rdev->config.cayman.tile_config |=
  549. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  550. tmp = 0;
  551. for (i = (rdev->config.cayman.max_shader_engines - 1); i >= 0; i--) {
  552. u32 rb_disable_bitmap;
  553. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  554. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  555. rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
  556. tmp <<= 4;
  557. tmp |= rb_disable_bitmap;
  558. }
  559. /* enabled rb are just the one not disabled :) */
  560. disabled_rb_mask = tmp;
  561. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  562. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  563. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  564. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  565. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  566. WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  567. WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  568. tmp = gb_addr_config & NUM_PIPES_MASK;
  569. tmp = r6xx_remap_render_backend(rdev, tmp,
  570. rdev->config.cayman.max_backends_per_se *
  571. rdev->config.cayman.max_shader_engines,
  572. CAYMAN_MAX_BACKENDS, disabled_rb_mask);
  573. WREG32(GB_BACKEND_MAP, tmp);
  574. cgts_tcc_disable = 0xffff0000;
  575. for (i = 0; i < rdev->config.cayman.max_texture_channel_caches; i++)
  576. cgts_tcc_disable &= ~(1 << (16 + i));
  577. WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
  578. WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
  579. WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
  580. WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
  581. /* reprogram the shader complex */
  582. cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
  583. for (i = 0; i < 16; i++)
  584. WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
  585. WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
  586. /* set HW defaults for 3D engine */
  587. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  588. sx_debug_1 = RREG32(SX_DEBUG_1);
  589. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  590. WREG32(SX_DEBUG_1, sx_debug_1);
  591. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  592. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  593. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.cayman.sx_num_of_sets);
  594. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  595. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
  596. /* need to be explicitly zero-ed */
  597. WREG32(VGT_OFFCHIP_LDS_BASE, 0);
  598. WREG32(SQ_LSTMP_RING_BASE, 0);
  599. WREG32(SQ_HSTMP_RING_BASE, 0);
  600. WREG32(SQ_ESTMP_RING_BASE, 0);
  601. WREG32(SQ_GSTMP_RING_BASE, 0);
  602. WREG32(SQ_VSTMP_RING_BASE, 0);
  603. WREG32(SQ_PSTMP_RING_BASE, 0);
  604. WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
  605. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.cayman.sx_max_export_size / 4) - 1) |
  606. POSITION_BUFFER_SIZE((rdev->config.cayman.sx_max_export_pos_size / 4) - 1) |
  607. SMX_BUFFER_SIZE((rdev->config.cayman.sx_max_export_smx_size / 4) - 1)));
  608. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.cayman.sc_prim_fifo_size) |
  609. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_hiz_tile_fifo_size) |
  610. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_earlyz_tile_fifo_size)));
  611. WREG32(VGT_NUM_INSTANCES, 1);
  612. WREG32(CP_PERFMON_CNTL, 0);
  613. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.cayman.sq_num_cf_insts) |
  614. FETCH_FIFO_HIWATER(0x4) |
  615. DONE_FIFO_HIWATER(0xe0) |
  616. ALU_UPDATE_FIFO_HIWATER(0x8)));
  617. WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
  618. WREG32(SQ_CONFIG, (VC_ENABLE |
  619. EXPORT_SRC_C |
  620. GFX_PRIO(0) |
  621. CS1_PRIO(0) |
  622. CS2_PRIO(1)));
  623. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
  624. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  625. FORCE_EOV_MAX_REZ_CNT(255)));
  626. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  627. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  628. WREG32(VGT_GS_VERTEX_REUSE, 16);
  629. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  630. WREG32(CB_PERF_CTR0_SEL_0, 0);
  631. WREG32(CB_PERF_CTR0_SEL_1, 0);
  632. WREG32(CB_PERF_CTR1_SEL_0, 0);
  633. WREG32(CB_PERF_CTR1_SEL_1, 0);
  634. WREG32(CB_PERF_CTR2_SEL_0, 0);
  635. WREG32(CB_PERF_CTR2_SEL_1, 0);
  636. WREG32(CB_PERF_CTR3_SEL_0, 0);
  637. WREG32(CB_PERF_CTR3_SEL_1, 0);
  638. tmp = RREG32(HDP_MISC_CNTL);
  639. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  640. WREG32(HDP_MISC_CNTL, tmp);
  641. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  642. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  643. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  644. udelay(50);
  645. }
  646. /*
  647. * GART
  648. */
  649. void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
  650. {
  651. /* flush hdp cache */
  652. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  653. /* bits 0-7 are the VM contexts0-7 */
  654. WREG32(VM_INVALIDATE_REQUEST, 1);
  655. }
  656. static int cayman_pcie_gart_enable(struct radeon_device *rdev)
  657. {
  658. int i, r;
  659. if (rdev->gart.robj == NULL) {
  660. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  661. return -EINVAL;
  662. }
  663. r = radeon_gart_table_vram_pin(rdev);
  664. if (r)
  665. return r;
  666. radeon_gart_restore(rdev);
  667. /* Setup TLB control */
  668. WREG32(MC_VM_MX_L1_TLB_CNTL,
  669. (0xA << 7) |
  670. ENABLE_L1_TLB |
  671. ENABLE_L1_FRAGMENT_PROCESSING |
  672. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  673. ENABLE_ADVANCED_DRIVER_MODEL |
  674. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  675. /* Setup L2 cache */
  676. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  677. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  678. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  679. EFFECTIVE_L2_QUEUE_SIZE(7) |
  680. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  681. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  682. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  683. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  684. /* setup context0 */
  685. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  686. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  687. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  688. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  689. (u32)(rdev->dummy_page.addr >> 12));
  690. WREG32(VM_CONTEXT0_CNTL2, 0);
  691. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  692. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  693. WREG32(0x15D4, 0);
  694. WREG32(0x15D8, 0);
  695. WREG32(0x15DC, 0);
  696. /* empty context1-7 */
  697. /* Assign the pt base to something valid for now; the pts used for
  698. * the VMs are determined by the application and setup and assigned
  699. * on the fly in the vm part of radeon_gart.c
  700. */
  701. for (i = 1; i < 8; i++) {
  702. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (i << 2), 0);
  703. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (i << 2), rdev->vm_manager.max_pfn);
  704. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  705. rdev->gart.table_addr >> 12);
  706. }
  707. /* enable context1-7 */
  708. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  709. (u32)(rdev->dummy_page.addr >> 12));
  710. WREG32(VM_CONTEXT1_CNTL2, 4);
  711. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  712. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  713. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  714. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  715. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  716. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  717. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  718. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  719. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  720. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  721. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  722. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  723. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  724. cayman_pcie_gart_tlb_flush(rdev);
  725. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  726. (unsigned)(rdev->mc.gtt_size >> 20),
  727. (unsigned long long)rdev->gart.table_addr);
  728. rdev->gart.ready = true;
  729. return 0;
  730. }
  731. static void cayman_pcie_gart_disable(struct radeon_device *rdev)
  732. {
  733. /* Disable all tables */
  734. WREG32(VM_CONTEXT0_CNTL, 0);
  735. WREG32(VM_CONTEXT1_CNTL, 0);
  736. /* Setup TLB control */
  737. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
  738. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  739. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  740. /* Setup L2 cache */
  741. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  742. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  743. EFFECTIVE_L2_QUEUE_SIZE(7) |
  744. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  745. WREG32(VM_L2_CNTL2, 0);
  746. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  747. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  748. radeon_gart_table_vram_unpin(rdev);
  749. }
  750. static void cayman_pcie_gart_fini(struct radeon_device *rdev)
  751. {
  752. cayman_pcie_gart_disable(rdev);
  753. radeon_gart_table_vram_free(rdev);
  754. radeon_gart_fini(rdev);
  755. }
  756. void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  757. int ring, u32 cp_int_cntl)
  758. {
  759. u32 srbm_gfx_cntl = RREG32(SRBM_GFX_CNTL) & ~3;
  760. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl | (ring & 3));
  761. WREG32(CP_INT_CNTL, cp_int_cntl);
  762. }
  763. /*
  764. * CP.
  765. */
  766. void cayman_fence_ring_emit(struct radeon_device *rdev,
  767. struct radeon_fence *fence)
  768. {
  769. struct radeon_ring *ring = &rdev->ring[fence->ring];
  770. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  771. /* flush read cache over gart for this vmid */
  772. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  773. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  774. radeon_ring_write(ring, 0);
  775. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  776. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  777. radeon_ring_write(ring, 0xFFFFFFFF);
  778. radeon_ring_write(ring, 0);
  779. radeon_ring_write(ring, 10); /* poll interval */
  780. /* EVENT_WRITE_EOP - flush caches, send int */
  781. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  782. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  783. radeon_ring_write(ring, addr & 0xffffffff);
  784. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  785. radeon_ring_write(ring, fence->seq);
  786. radeon_ring_write(ring, 0);
  787. }
  788. void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  789. {
  790. struct radeon_ring *ring = &rdev->ring[ib->ring];
  791. /* set to DX10/11 mode */
  792. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  793. radeon_ring_write(ring, 1);
  794. if (ring->rptr_save_reg) {
  795. uint32_t next_rptr = ring->wptr + 3 + 4 + 8;
  796. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  797. radeon_ring_write(ring, ((ring->rptr_save_reg -
  798. PACKET3_SET_CONFIG_REG_START) >> 2));
  799. radeon_ring_write(ring, next_rptr);
  800. }
  801. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  802. radeon_ring_write(ring,
  803. #ifdef __BIG_ENDIAN
  804. (2 << 0) |
  805. #endif
  806. (ib->gpu_addr & 0xFFFFFFFC));
  807. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  808. radeon_ring_write(ring, ib->length_dw |
  809. (ib->vm ? (ib->vm->id << 24) : 0));
  810. /* flush read cache over gart for this vmid */
  811. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  812. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  813. radeon_ring_write(ring, ib->vm ? ib->vm->id : 0);
  814. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  815. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  816. radeon_ring_write(ring, 0xFFFFFFFF);
  817. radeon_ring_write(ring, 0);
  818. radeon_ring_write(ring, 10); /* poll interval */
  819. }
  820. static void cayman_cp_enable(struct radeon_device *rdev, bool enable)
  821. {
  822. if (enable)
  823. WREG32(CP_ME_CNTL, 0);
  824. else {
  825. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  826. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  827. WREG32(SCRATCH_UMSK, 0);
  828. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  829. }
  830. }
  831. static int cayman_cp_load_microcode(struct radeon_device *rdev)
  832. {
  833. const __be32 *fw_data;
  834. int i;
  835. if (!rdev->me_fw || !rdev->pfp_fw)
  836. return -EINVAL;
  837. cayman_cp_enable(rdev, false);
  838. fw_data = (const __be32 *)rdev->pfp_fw->data;
  839. WREG32(CP_PFP_UCODE_ADDR, 0);
  840. for (i = 0; i < CAYMAN_PFP_UCODE_SIZE; i++)
  841. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  842. WREG32(CP_PFP_UCODE_ADDR, 0);
  843. fw_data = (const __be32 *)rdev->me_fw->data;
  844. WREG32(CP_ME_RAM_WADDR, 0);
  845. for (i = 0; i < CAYMAN_PM4_UCODE_SIZE; i++)
  846. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  847. WREG32(CP_PFP_UCODE_ADDR, 0);
  848. WREG32(CP_ME_RAM_WADDR, 0);
  849. WREG32(CP_ME_RAM_RADDR, 0);
  850. return 0;
  851. }
  852. static int cayman_cp_start(struct radeon_device *rdev)
  853. {
  854. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  855. int r, i;
  856. r = radeon_ring_lock(rdev, ring, 7);
  857. if (r) {
  858. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  859. return r;
  860. }
  861. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  862. radeon_ring_write(ring, 0x1);
  863. radeon_ring_write(ring, 0x0);
  864. radeon_ring_write(ring, rdev->config.cayman.max_hw_contexts - 1);
  865. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  866. radeon_ring_write(ring, 0);
  867. radeon_ring_write(ring, 0);
  868. radeon_ring_unlock_commit(rdev, ring);
  869. cayman_cp_enable(rdev, true);
  870. r = radeon_ring_lock(rdev, ring, cayman_default_size + 19);
  871. if (r) {
  872. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  873. return r;
  874. }
  875. /* setup clear context state */
  876. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  877. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  878. for (i = 0; i < cayman_default_size; i++)
  879. radeon_ring_write(ring, cayman_default_state[i]);
  880. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  881. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  882. /* set clear context state */
  883. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  884. radeon_ring_write(ring, 0);
  885. /* SQ_VTX_BASE_VTX_LOC */
  886. radeon_ring_write(ring, 0xc0026f00);
  887. radeon_ring_write(ring, 0x00000000);
  888. radeon_ring_write(ring, 0x00000000);
  889. radeon_ring_write(ring, 0x00000000);
  890. /* Clear consts */
  891. radeon_ring_write(ring, 0xc0036f00);
  892. radeon_ring_write(ring, 0x00000bc4);
  893. radeon_ring_write(ring, 0xffffffff);
  894. radeon_ring_write(ring, 0xffffffff);
  895. radeon_ring_write(ring, 0xffffffff);
  896. radeon_ring_write(ring, 0xc0026900);
  897. radeon_ring_write(ring, 0x00000316);
  898. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  899. radeon_ring_write(ring, 0x00000010); /* */
  900. radeon_ring_unlock_commit(rdev, ring);
  901. /* XXX init other rings */
  902. return 0;
  903. }
  904. static void cayman_cp_fini(struct radeon_device *rdev)
  905. {
  906. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  907. cayman_cp_enable(rdev, false);
  908. radeon_ring_fini(rdev, ring);
  909. radeon_scratch_free(rdev, ring->rptr_save_reg);
  910. }
  911. static int cayman_cp_resume(struct radeon_device *rdev)
  912. {
  913. static const int ridx[] = {
  914. RADEON_RING_TYPE_GFX_INDEX,
  915. CAYMAN_RING_TYPE_CP1_INDEX,
  916. CAYMAN_RING_TYPE_CP2_INDEX
  917. };
  918. static const unsigned cp_rb_cntl[] = {
  919. CP_RB0_CNTL,
  920. CP_RB1_CNTL,
  921. CP_RB2_CNTL,
  922. };
  923. static const unsigned cp_rb_rptr_addr[] = {
  924. CP_RB0_RPTR_ADDR,
  925. CP_RB1_RPTR_ADDR,
  926. CP_RB2_RPTR_ADDR
  927. };
  928. static const unsigned cp_rb_rptr_addr_hi[] = {
  929. CP_RB0_RPTR_ADDR_HI,
  930. CP_RB1_RPTR_ADDR_HI,
  931. CP_RB2_RPTR_ADDR_HI
  932. };
  933. static const unsigned cp_rb_base[] = {
  934. CP_RB0_BASE,
  935. CP_RB1_BASE,
  936. CP_RB2_BASE
  937. };
  938. struct radeon_ring *ring;
  939. int i, r;
  940. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  941. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  942. SOFT_RESET_PA |
  943. SOFT_RESET_SH |
  944. SOFT_RESET_VGT |
  945. SOFT_RESET_SPI |
  946. SOFT_RESET_SX));
  947. RREG32(GRBM_SOFT_RESET);
  948. mdelay(15);
  949. WREG32(GRBM_SOFT_RESET, 0);
  950. RREG32(GRBM_SOFT_RESET);
  951. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  952. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  953. /* Set the write pointer delay */
  954. WREG32(CP_RB_WPTR_DELAY, 0);
  955. WREG32(CP_DEBUG, (1 << 27));
  956. /* set the wb address whether it's enabled or not */
  957. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  958. WREG32(SCRATCH_UMSK, 0xff);
  959. for (i = 0; i < 3; ++i) {
  960. uint32_t rb_cntl;
  961. uint64_t addr;
  962. /* Set ring buffer size */
  963. ring = &rdev->ring[ridx[i]];
  964. rb_cntl = drm_order(ring->ring_size / 8);
  965. rb_cntl |= drm_order(RADEON_GPU_PAGE_SIZE/8) << 8;
  966. #ifdef __BIG_ENDIAN
  967. rb_cntl |= BUF_SWAP_32BIT;
  968. #endif
  969. WREG32(cp_rb_cntl[i], rb_cntl);
  970. /* set the wb address whether it's enabled or not */
  971. addr = rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET;
  972. WREG32(cp_rb_rptr_addr[i], addr & 0xFFFFFFFC);
  973. WREG32(cp_rb_rptr_addr_hi[i], upper_32_bits(addr) & 0xFF);
  974. }
  975. /* set the rb base addr, this causes an internal reset of ALL rings */
  976. for (i = 0; i < 3; ++i) {
  977. ring = &rdev->ring[ridx[i]];
  978. WREG32(cp_rb_base[i], ring->gpu_addr >> 8);
  979. }
  980. for (i = 0; i < 3; ++i) {
  981. /* Initialize the ring buffer's read and write pointers */
  982. ring = &rdev->ring[ridx[i]];
  983. WREG32_P(cp_rb_cntl[i], RB_RPTR_WR_ENA, ~RB_RPTR_WR_ENA);
  984. ring->rptr = ring->wptr = 0;
  985. WREG32(ring->rptr_reg, ring->rptr);
  986. WREG32(ring->wptr_reg, ring->wptr);
  987. mdelay(1);
  988. WREG32_P(cp_rb_cntl[i], 0, ~RB_RPTR_WR_ENA);
  989. }
  990. /* start the rings */
  991. cayman_cp_start(rdev);
  992. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  993. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  994. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  995. /* this only test cp0 */
  996. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  997. if (r) {
  998. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  999. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1000. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1001. return r;
  1002. }
  1003. return 0;
  1004. }
  1005. /*
  1006. * DMA
  1007. * Starting with R600, the GPU has an asynchronous
  1008. * DMA engine. The programming model is very similar
  1009. * to the 3D engine (ring buffer, IBs, etc.), but the
  1010. * DMA controller has it's own packet format that is
  1011. * different form the PM4 format used by the 3D engine.
  1012. * It supports copying data, writing embedded data,
  1013. * solid fills, and a number of other things. It also
  1014. * has support for tiling/detiling of buffers.
  1015. * Cayman and newer support two asynchronous DMA engines.
  1016. */
  1017. /**
  1018. * cayman_dma_ring_ib_execute - Schedule an IB on the DMA engine
  1019. *
  1020. * @rdev: radeon_device pointer
  1021. * @ib: IB object to schedule
  1022. *
  1023. * Schedule an IB in the DMA ring (cayman-SI).
  1024. */
  1025. void cayman_dma_ring_ib_execute(struct radeon_device *rdev,
  1026. struct radeon_ib *ib)
  1027. {
  1028. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1029. if (rdev->wb.enabled) {
  1030. u32 next_rptr = ring->wptr + 4;
  1031. while ((next_rptr & 7) != 5)
  1032. next_rptr++;
  1033. next_rptr += 3;
  1034. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  1035. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1036. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  1037. radeon_ring_write(ring, next_rptr);
  1038. }
  1039. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  1040. * Pad as necessary with NOPs.
  1041. */
  1042. while ((ring->wptr & 7) != 5)
  1043. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1044. radeon_ring_write(ring, DMA_IB_PACKET(DMA_PACKET_INDIRECT_BUFFER, ib->vm ? ib->vm->id : 0, 0));
  1045. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  1046. radeon_ring_write(ring, (ib->length_dw << 12) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  1047. }
  1048. /**
  1049. * cayman_dma_stop - stop the async dma engines
  1050. *
  1051. * @rdev: radeon_device pointer
  1052. *
  1053. * Stop the async dma engines (cayman-SI).
  1054. */
  1055. void cayman_dma_stop(struct radeon_device *rdev)
  1056. {
  1057. u32 rb_cntl;
  1058. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1059. /* dma0 */
  1060. rb_cntl = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  1061. rb_cntl &= ~DMA_RB_ENABLE;
  1062. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, rb_cntl);
  1063. /* dma1 */
  1064. rb_cntl = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  1065. rb_cntl &= ~DMA_RB_ENABLE;
  1066. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, rb_cntl);
  1067. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  1068. rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready = false;
  1069. }
  1070. /**
  1071. * cayman_dma_resume - setup and start the async dma engines
  1072. *
  1073. * @rdev: radeon_device pointer
  1074. *
  1075. * Set up the DMA ring buffers and enable them. (cayman-SI).
  1076. * Returns 0 for success, error for failure.
  1077. */
  1078. int cayman_dma_resume(struct radeon_device *rdev)
  1079. {
  1080. struct radeon_ring *ring;
  1081. u32 rb_cntl, dma_cntl;
  1082. u32 rb_bufsz;
  1083. u32 reg_offset, wb_offset;
  1084. int i, r;
  1085. /* Reset dma */
  1086. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA | SOFT_RESET_DMA1);
  1087. RREG32(SRBM_SOFT_RESET);
  1088. udelay(50);
  1089. WREG32(SRBM_SOFT_RESET, 0);
  1090. for (i = 0; i < 2; i++) {
  1091. if (i == 0) {
  1092. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1093. reg_offset = DMA0_REGISTER_OFFSET;
  1094. wb_offset = R600_WB_DMA_RPTR_OFFSET;
  1095. } else {
  1096. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1097. reg_offset = DMA1_REGISTER_OFFSET;
  1098. wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
  1099. }
  1100. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
  1101. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
  1102. /* Set ring buffer size in dwords */
  1103. rb_bufsz = drm_order(ring->ring_size / 4);
  1104. rb_cntl = rb_bufsz << 1;
  1105. #ifdef __BIG_ENDIAN
  1106. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  1107. #endif
  1108. WREG32(DMA_RB_CNTL + reg_offset, rb_cntl);
  1109. /* Initialize the ring buffer's read and write pointers */
  1110. WREG32(DMA_RB_RPTR + reg_offset, 0);
  1111. WREG32(DMA_RB_WPTR + reg_offset, 0);
  1112. /* set the wb address whether it's enabled or not */
  1113. WREG32(DMA_RB_RPTR_ADDR_HI + reg_offset,
  1114. upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFF);
  1115. WREG32(DMA_RB_RPTR_ADDR_LO + reg_offset,
  1116. ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  1117. if (rdev->wb.enabled)
  1118. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  1119. WREG32(DMA_RB_BASE + reg_offset, ring->gpu_addr >> 8);
  1120. /* enable DMA IBs */
  1121. WREG32(DMA_IB_CNTL + reg_offset, DMA_IB_ENABLE | CMD_VMID_FORCE);
  1122. dma_cntl = RREG32(DMA_CNTL + reg_offset);
  1123. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  1124. WREG32(DMA_CNTL + reg_offset, dma_cntl);
  1125. ring->wptr = 0;
  1126. WREG32(DMA_RB_WPTR + reg_offset, ring->wptr << 2);
  1127. ring->rptr = RREG32(DMA_RB_RPTR + reg_offset) >> 2;
  1128. WREG32(DMA_RB_CNTL + reg_offset, rb_cntl | DMA_RB_ENABLE);
  1129. ring->ready = true;
  1130. r = radeon_ring_test(rdev, ring->idx, ring);
  1131. if (r) {
  1132. ring->ready = false;
  1133. return r;
  1134. }
  1135. }
  1136. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1137. return 0;
  1138. }
  1139. /**
  1140. * cayman_dma_fini - tear down the async dma engines
  1141. *
  1142. * @rdev: radeon_device pointer
  1143. *
  1144. * Stop the async dma engines and free the rings (cayman-SI).
  1145. */
  1146. void cayman_dma_fini(struct radeon_device *rdev)
  1147. {
  1148. cayman_dma_stop(rdev);
  1149. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  1150. radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
  1151. }
  1152. static void cayman_gpu_soft_reset_gfx(struct radeon_device *rdev)
  1153. {
  1154. u32 grbm_reset = 0;
  1155. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1156. return;
  1157. dev_info(rdev->dev, " GRBM_STATUS = 0x%08X\n",
  1158. RREG32(GRBM_STATUS));
  1159. dev_info(rdev->dev, " GRBM_STATUS_SE0 = 0x%08X\n",
  1160. RREG32(GRBM_STATUS_SE0));
  1161. dev_info(rdev->dev, " GRBM_STATUS_SE1 = 0x%08X\n",
  1162. RREG32(GRBM_STATUS_SE1));
  1163. dev_info(rdev->dev, " SRBM_STATUS = 0x%08X\n",
  1164. RREG32(SRBM_STATUS));
  1165. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1166. RREG32(CP_STALLED_STAT1));
  1167. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1168. RREG32(CP_STALLED_STAT2));
  1169. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1170. RREG32(CP_BUSY_STAT));
  1171. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1172. RREG32(CP_STAT));
  1173. /* Disable CP parsing/prefetching */
  1174. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1175. /* reset all the gfx blocks */
  1176. grbm_reset = (SOFT_RESET_CP |
  1177. SOFT_RESET_CB |
  1178. SOFT_RESET_DB |
  1179. SOFT_RESET_GDS |
  1180. SOFT_RESET_PA |
  1181. SOFT_RESET_SC |
  1182. SOFT_RESET_SPI |
  1183. SOFT_RESET_SH |
  1184. SOFT_RESET_SX |
  1185. SOFT_RESET_TC |
  1186. SOFT_RESET_TA |
  1187. SOFT_RESET_VGT |
  1188. SOFT_RESET_IA);
  1189. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1190. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1191. (void)RREG32(GRBM_SOFT_RESET);
  1192. udelay(50);
  1193. WREG32(GRBM_SOFT_RESET, 0);
  1194. (void)RREG32(GRBM_SOFT_RESET);
  1195. dev_info(rdev->dev, " GRBM_STATUS = 0x%08X\n",
  1196. RREG32(GRBM_STATUS));
  1197. dev_info(rdev->dev, " GRBM_STATUS_SE0 = 0x%08X\n",
  1198. RREG32(GRBM_STATUS_SE0));
  1199. dev_info(rdev->dev, " GRBM_STATUS_SE1 = 0x%08X\n",
  1200. RREG32(GRBM_STATUS_SE1));
  1201. dev_info(rdev->dev, " SRBM_STATUS = 0x%08X\n",
  1202. RREG32(SRBM_STATUS));
  1203. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1204. RREG32(CP_STALLED_STAT1));
  1205. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1206. RREG32(CP_STALLED_STAT2));
  1207. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1208. RREG32(CP_BUSY_STAT));
  1209. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1210. RREG32(CP_STAT));
  1211. }
  1212. static void cayman_gpu_soft_reset_dma(struct radeon_device *rdev)
  1213. {
  1214. u32 tmp;
  1215. if (RREG32(DMA_STATUS_REG) & DMA_IDLE)
  1216. return;
  1217. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1218. RREG32(DMA_STATUS_REG));
  1219. /* dma0 */
  1220. tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  1221. tmp &= ~DMA_RB_ENABLE;
  1222. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
  1223. /* dma1 */
  1224. tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  1225. tmp &= ~DMA_RB_ENABLE;
  1226. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
  1227. /* Reset dma */
  1228. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA | SOFT_RESET_DMA1);
  1229. RREG32(SRBM_SOFT_RESET);
  1230. udelay(50);
  1231. WREG32(SRBM_SOFT_RESET, 0);
  1232. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1233. RREG32(DMA_STATUS_REG));
  1234. }
  1235. static int cayman_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1236. {
  1237. struct evergreen_mc_save save;
  1238. if (reset_mask == 0)
  1239. return 0;
  1240. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1241. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_ADDR 0x%08X\n",
  1242. RREG32(0x14F8));
  1243. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_STATUS 0x%08X\n",
  1244. RREG32(0x14D8));
  1245. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1246. RREG32(0x14FC));
  1247. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1248. RREG32(0x14DC));
  1249. evergreen_mc_stop(rdev, &save);
  1250. if (evergreen_mc_wait_for_idle(rdev)) {
  1251. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1252. }
  1253. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE))
  1254. cayman_gpu_soft_reset_gfx(rdev);
  1255. if (reset_mask & RADEON_RESET_DMA)
  1256. cayman_gpu_soft_reset_dma(rdev);
  1257. /* Wait a little for things to settle down */
  1258. udelay(50);
  1259. evergreen_mc_resume(rdev, &save);
  1260. return 0;
  1261. }
  1262. int cayman_asic_reset(struct radeon_device *rdev)
  1263. {
  1264. return cayman_gpu_soft_reset(rdev, (RADEON_RESET_GFX |
  1265. RADEON_RESET_COMPUTE |
  1266. RADEON_RESET_DMA));
  1267. }
  1268. /**
  1269. * cayman_dma_is_lockup - Check if the DMA engine is locked up
  1270. *
  1271. * @rdev: radeon_device pointer
  1272. * @ring: radeon_ring structure holding ring information
  1273. *
  1274. * Check if the async DMA engine is locked up (cayman-SI).
  1275. * Returns true if the engine appears to be locked up, false if not.
  1276. */
  1277. bool cayman_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1278. {
  1279. u32 dma_status_reg;
  1280. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  1281. dma_status_reg = RREG32(DMA_STATUS_REG + DMA0_REGISTER_OFFSET);
  1282. else
  1283. dma_status_reg = RREG32(DMA_STATUS_REG + DMA1_REGISTER_OFFSET);
  1284. if (dma_status_reg & DMA_IDLE) {
  1285. radeon_ring_lockup_update(ring);
  1286. return false;
  1287. }
  1288. /* force ring activities */
  1289. radeon_ring_force_activity(rdev, ring);
  1290. return radeon_ring_test_lockup(rdev, ring);
  1291. }
  1292. static int cayman_startup(struct radeon_device *rdev)
  1293. {
  1294. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1295. int r;
  1296. /* enable pcie gen2 link */
  1297. evergreen_pcie_gen2_enable(rdev);
  1298. if (rdev->flags & RADEON_IS_IGP) {
  1299. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1300. r = ni_init_microcode(rdev);
  1301. if (r) {
  1302. DRM_ERROR("Failed to load firmware!\n");
  1303. return r;
  1304. }
  1305. }
  1306. } else {
  1307. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  1308. r = ni_init_microcode(rdev);
  1309. if (r) {
  1310. DRM_ERROR("Failed to load firmware!\n");
  1311. return r;
  1312. }
  1313. }
  1314. r = ni_mc_load_microcode(rdev);
  1315. if (r) {
  1316. DRM_ERROR("Failed to load MC firmware!\n");
  1317. return r;
  1318. }
  1319. }
  1320. r = r600_vram_scratch_init(rdev);
  1321. if (r)
  1322. return r;
  1323. evergreen_mc_program(rdev);
  1324. r = cayman_pcie_gart_enable(rdev);
  1325. if (r)
  1326. return r;
  1327. cayman_gpu_init(rdev);
  1328. r = evergreen_blit_init(rdev);
  1329. if (r) {
  1330. r600_blit_fini(rdev);
  1331. rdev->asic->copy.copy = NULL;
  1332. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1333. }
  1334. /* allocate rlc buffers */
  1335. if (rdev->flags & RADEON_IS_IGP) {
  1336. r = si_rlc_init(rdev);
  1337. if (r) {
  1338. DRM_ERROR("Failed to init rlc BOs!\n");
  1339. return r;
  1340. }
  1341. }
  1342. /* allocate wb buffer */
  1343. r = radeon_wb_init(rdev);
  1344. if (r)
  1345. return r;
  1346. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1347. if (r) {
  1348. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1349. return r;
  1350. }
  1351. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  1352. if (r) {
  1353. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1354. return r;
  1355. }
  1356. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  1357. if (r) {
  1358. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1359. return r;
  1360. }
  1361. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  1362. if (r) {
  1363. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1364. return r;
  1365. }
  1366. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  1367. if (r) {
  1368. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1369. return r;
  1370. }
  1371. /* Enable IRQ */
  1372. r = r600_irq_init(rdev);
  1373. if (r) {
  1374. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1375. radeon_irq_kms_fini(rdev);
  1376. return r;
  1377. }
  1378. evergreen_irq_set(rdev);
  1379. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1380. CP_RB0_RPTR, CP_RB0_WPTR,
  1381. 0, 0xfffff, RADEON_CP_PACKET2);
  1382. if (r)
  1383. return r;
  1384. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1385. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  1386. DMA_RB_RPTR + DMA0_REGISTER_OFFSET,
  1387. DMA_RB_WPTR + DMA0_REGISTER_OFFSET,
  1388. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1389. if (r)
  1390. return r;
  1391. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1392. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  1393. DMA_RB_RPTR + DMA1_REGISTER_OFFSET,
  1394. DMA_RB_WPTR + DMA1_REGISTER_OFFSET,
  1395. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1396. if (r)
  1397. return r;
  1398. r = cayman_cp_load_microcode(rdev);
  1399. if (r)
  1400. return r;
  1401. r = cayman_cp_resume(rdev);
  1402. if (r)
  1403. return r;
  1404. r = cayman_dma_resume(rdev);
  1405. if (r)
  1406. return r;
  1407. r = radeon_ib_pool_init(rdev);
  1408. if (r) {
  1409. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1410. return r;
  1411. }
  1412. r = radeon_vm_manager_init(rdev);
  1413. if (r) {
  1414. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  1415. return r;
  1416. }
  1417. r = r600_audio_init(rdev);
  1418. if (r)
  1419. return r;
  1420. return 0;
  1421. }
  1422. int cayman_resume(struct radeon_device *rdev)
  1423. {
  1424. int r;
  1425. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1426. * posting will perform necessary task to bring back GPU into good
  1427. * shape.
  1428. */
  1429. /* post card */
  1430. atom_asic_init(rdev->mode_info.atom_context);
  1431. rdev->accel_working = true;
  1432. r = cayman_startup(rdev);
  1433. if (r) {
  1434. DRM_ERROR("cayman startup failed on resume\n");
  1435. rdev->accel_working = false;
  1436. return r;
  1437. }
  1438. return r;
  1439. }
  1440. int cayman_suspend(struct radeon_device *rdev)
  1441. {
  1442. r600_audio_fini(rdev);
  1443. cayman_cp_enable(rdev, false);
  1444. cayman_dma_stop(rdev);
  1445. evergreen_irq_suspend(rdev);
  1446. radeon_wb_disable(rdev);
  1447. cayman_pcie_gart_disable(rdev);
  1448. return 0;
  1449. }
  1450. /* Plan is to move initialization in that function and use
  1451. * helper function so that radeon_device_init pretty much
  1452. * do nothing more than calling asic specific function. This
  1453. * should also allow to remove a bunch of callback function
  1454. * like vram_info.
  1455. */
  1456. int cayman_init(struct radeon_device *rdev)
  1457. {
  1458. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1459. int r;
  1460. /* Read BIOS */
  1461. if (!radeon_get_bios(rdev)) {
  1462. if (ASIC_IS_AVIVO(rdev))
  1463. return -EINVAL;
  1464. }
  1465. /* Must be an ATOMBIOS */
  1466. if (!rdev->is_atom_bios) {
  1467. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  1468. return -EINVAL;
  1469. }
  1470. r = radeon_atombios_init(rdev);
  1471. if (r)
  1472. return r;
  1473. /* Post card if necessary */
  1474. if (!radeon_card_posted(rdev)) {
  1475. if (!rdev->bios) {
  1476. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1477. return -EINVAL;
  1478. }
  1479. DRM_INFO("GPU not posted. posting now...\n");
  1480. atom_asic_init(rdev->mode_info.atom_context);
  1481. }
  1482. /* Initialize scratch registers */
  1483. r600_scratch_init(rdev);
  1484. /* Initialize surface registers */
  1485. radeon_surface_init(rdev);
  1486. /* Initialize clocks */
  1487. radeon_get_clock_info(rdev->ddev);
  1488. /* Fence driver */
  1489. r = radeon_fence_driver_init(rdev);
  1490. if (r)
  1491. return r;
  1492. /* initialize memory controller */
  1493. r = evergreen_mc_init(rdev);
  1494. if (r)
  1495. return r;
  1496. /* Memory manager */
  1497. r = radeon_bo_init(rdev);
  1498. if (r)
  1499. return r;
  1500. r = radeon_irq_kms_init(rdev);
  1501. if (r)
  1502. return r;
  1503. ring->ring_obj = NULL;
  1504. r600_ring_init(rdev, ring, 1024 * 1024);
  1505. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1506. ring->ring_obj = NULL;
  1507. r600_ring_init(rdev, ring, 64 * 1024);
  1508. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1509. ring->ring_obj = NULL;
  1510. r600_ring_init(rdev, ring, 64 * 1024);
  1511. rdev->ih.ring_obj = NULL;
  1512. r600_ih_ring_init(rdev, 64 * 1024);
  1513. r = r600_pcie_gart_init(rdev);
  1514. if (r)
  1515. return r;
  1516. rdev->accel_working = true;
  1517. r = cayman_startup(rdev);
  1518. if (r) {
  1519. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1520. cayman_cp_fini(rdev);
  1521. cayman_dma_fini(rdev);
  1522. r600_irq_fini(rdev);
  1523. if (rdev->flags & RADEON_IS_IGP)
  1524. si_rlc_fini(rdev);
  1525. radeon_wb_fini(rdev);
  1526. radeon_ib_pool_fini(rdev);
  1527. radeon_vm_manager_fini(rdev);
  1528. radeon_irq_kms_fini(rdev);
  1529. cayman_pcie_gart_fini(rdev);
  1530. rdev->accel_working = false;
  1531. }
  1532. /* Don't start up if the MC ucode is missing.
  1533. * The default clocks and voltages before the MC ucode
  1534. * is loaded are not suffient for advanced operations.
  1535. *
  1536. * We can skip this check for TN, because there is no MC
  1537. * ucode.
  1538. */
  1539. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  1540. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  1541. return -EINVAL;
  1542. }
  1543. return 0;
  1544. }
  1545. void cayman_fini(struct radeon_device *rdev)
  1546. {
  1547. r600_blit_fini(rdev);
  1548. cayman_cp_fini(rdev);
  1549. cayman_dma_fini(rdev);
  1550. r600_irq_fini(rdev);
  1551. if (rdev->flags & RADEON_IS_IGP)
  1552. si_rlc_fini(rdev);
  1553. radeon_wb_fini(rdev);
  1554. radeon_vm_manager_fini(rdev);
  1555. radeon_ib_pool_fini(rdev);
  1556. radeon_irq_kms_fini(rdev);
  1557. cayman_pcie_gart_fini(rdev);
  1558. r600_vram_scratch_fini(rdev);
  1559. radeon_gem_fini(rdev);
  1560. radeon_fence_driver_fini(rdev);
  1561. radeon_bo_fini(rdev);
  1562. radeon_atombios_fini(rdev);
  1563. kfree(rdev->bios);
  1564. rdev->bios = NULL;
  1565. }
  1566. /*
  1567. * vm
  1568. */
  1569. int cayman_vm_init(struct radeon_device *rdev)
  1570. {
  1571. /* number of VMs */
  1572. rdev->vm_manager.nvm = 8;
  1573. /* base offset of vram pages */
  1574. if (rdev->flags & RADEON_IS_IGP) {
  1575. u64 tmp = RREG32(FUS_MC_VM_FB_OFFSET);
  1576. tmp <<= 22;
  1577. rdev->vm_manager.vram_base_offset = tmp;
  1578. } else
  1579. rdev->vm_manager.vram_base_offset = 0;
  1580. return 0;
  1581. }
  1582. void cayman_vm_fini(struct radeon_device *rdev)
  1583. {
  1584. }
  1585. #define R600_ENTRY_VALID (1 << 0)
  1586. #define R600_PTE_SYSTEM (1 << 1)
  1587. #define R600_PTE_SNOOPED (1 << 2)
  1588. #define R600_PTE_READABLE (1 << 5)
  1589. #define R600_PTE_WRITEABLE (1 << 6)
  1590. uint32_t cayman_vm_page_flags(struct radeon_device *rdev, uint32_t flags)
  1591. {
  1592. uint32_t r600_flags = 0;
  1593. r600_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_ENTRY_VALID : 0;
  1594. r600_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
  1595. r600_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
  1596. if (flags & RADEON_VM_PAGE_SYSTEM) {
  1597. r600_flags |= R600_PTE_SYSTEM;
  1598. r600_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
  1599. }
  1600. return r600_flags;
  1601. }
  1602. /**
  1603. * cayman_vm_set_page - update the page tables using the CP
  1604. *
  1605. * @rdev: radeon_device pointer
  1606. * @pe: addr of the page entry
  1607. * @addr: dst addr to write into pe
  1608. * @count: number of page entries to update
  1609. * @incr: increase next addr by incr bytes
  1610. * @flags: access flags
  1611. *
  1612. * Update the page tables using the CP (cayman-si).
  1613. */
  1614. void cayman_vm_set_page(struct radeon_device *rdev, uint64_t pe,
  1615. uint64_t addr, unsigned count,
  1616. uint32_t incr, uint32_t flags)
  1617. {
  1618. struct radeon_ring *ring = &rdev->ring[rdev->asic->vm.pt_ring_index];
  1619. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  1620. uint64_t value;
  1621. unsigned ndw;
  1622. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  1623. while (count) {
  1624. ndw = 1 + count * 2;
  1625. if (ndw > 0x3FFF)
  1626. ndw = 0x3FFF;
  1627. radeon_ring_write(ring, PACKET3(PACKET3_ME_WRITE, ndw));
  1628. radeon_ring_write(ring, pe);
  1629. radeon_ring_write(ring, upper_32_bits(pe) & 0xff);
  1630. for (; ndw > 1; ndw -= 2, --count, pe += 8) {
  1631. if (flags & RADEON_VM_PAGE_SYSTEM) {
  1632. value = radeon_vm_map_gart(rdev, addr);
  1633. value &= 0xFFFFFFFFFFFFF000ULL;
  1634. } else if (flags & RADEON_VM_PAGE_VALID) {
  1635. value = addr;
  1636. } else {
  1637. value = 0;
  1638. }
  1639. addr += incr;
  1640. value |= r600_flags;
  1641. radeon_ring_write(ring, value);
  1642. radeon_ring_write(ring, upper_32_bits(value));
  1643. }
  1644. }
  1645. } else {
  1646. while (count) {
  1647. ndw = count * 2;
  1648. if (ndw > 0xFFFFE)
  1649. ndw = 0xFFFFE;
  1650. /* for non-physically contiguous pages (system) */
  1651. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, ndw));
  1652. radeon_ring_write(ring, pe);
  1653. radeon_ring_write(ring, upper_32_bits(pe) & 0xff);
  1654. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  1655. if (flags & RADEON_VM_PAGE_SYSTEM) {
  1656. value = radeon_vm_map_gart(rdev, addr);
  1657. value &= 0xFFFFFFFFFFFFF000ULL;
  1658. } else if (flags & RADEON_VM_PAGE_VALID) {
  1659. value = addr;
  1660. } else {
  1661. value = 0;
  1662. }
  1663. addr += incr;
  1664. value |= r600_flags;
  1665. radeon_ring_write(ring, value);
  1666. radeon_ring_write(ring, upper_32_bits(value));
  1667. }
  1668. }
  1669. }
  1670. }
  1671. /**
  1672. * cayman_vm_flush - vm flush using the CP
  1673. *
  1674. * @rdev: radeon_device pointer
  1675. *
  1676. * Update the page table base and flush the VM TLB
  1677. * using the CP (cayman-si).
  1678. */
  1679. void cayman_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  1680. {
  1681. struct radeon_ring *ring = &rdev->ring[ridx];
  1682. if (vm == NULL)
  1683. return;
  1684. radeon_ring_write(ring, PACKET0(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2), 0));
  1685. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  1686. /* flush hdp cache */
  1687. radeon_ring_write(ring, PACKET0(HDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  1688. radeon_ring_write(ring, 0x1);
  1689. /* bits 0-7 are the VM contexts0-7 */
  1690. radeon_ring_write(ring, PACKET0(VM_INVALIDATE_REQUEST, 0));
  1691. radeon_ring_write(ring, 1 << vm->id);
  1692. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  1693. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  1694. radeon_ring_write(ring, 0x0);
  1695. }
  1696. void cayman_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  1697. {
  1698. struct radeon_ring *ring = &rdev->ring[ridx];
  1699. if (vm == NULL)
  1700. return;
  1701. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  1702. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2));
  1703. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  1704. /* flush hdp cache */
  1705. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  1706. radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
  1707. radeon_ring_write(ring, 1);
  1708. /* bits 0-7 are the VM contexts0-7 */
  1709. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  1710. radeon_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST >> 2));
  1711. radeon_ring_write(ring, 1 << vm->id);
  1712. }