atombios_crtc.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  48. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  49. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  50. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  57. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  58. } else if (a2 > a1) {
  59. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  60. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
  66. args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
  67. args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
  68. args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. struct radeon_encoder *radeon_encoder =
  81. to_radeon_encoder(radeon_crtc->encoder);
  82. /* fixme - fill in enc_priv for atom dac */
  83. enum radeon_tv_std tv_std = TV_STD_NTSC;
  84. bool is_tv = false, is_cv = false;
  85. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  86. return;
  87. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  88. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  89. tv_std = tv_dac->tv_std;
  90. is_tv = true;
  91. }
  92. memset(&args, 0, sizeof(args));
  93. args.ucScaler = radeon_crtc->crtc_id;
  94. if (is_tv) {
  95. switch (tv_std) {
  96. case TV_STD_NTSC:
  97. default:
  98. args.ucTVStandard = ATOM_TV_NTSC;
  99. break;
  100. case TV_STD_PAL:
  101. args.ucTVStandard = ATOM_TV_PAL;
  102. break;
  103. case TV_STD_PAL_M:
  104. args.ucTVStandard = ATOM_TV_PALM;
  105. break;
  106. case TV_STD_PAL_60:
  107. args.ucTVStandard = ATOM_TV_PAL60;
  108. break;
  109. case TV_STD_NTSC_J:
  110. args.ucTVStandard = ATOM_TV_NTSCJ;
  111. break;
  112. case TV_STD_SCART_PAL:
  113. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  114. break;
  115. case TV_STD_SECAM:
  116. args.ucTVStandard = ATOM_TV_SECAM;
  117. break;
  118. case TV_STD_PAL_CN:
  119. args.ucTVStandard = ATOM_TV_PALCN;
  120. break;
  121. }
  122. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  123. } else if (is_cv) {
  124. args.ucTVStandard = ATOM_TV_CV;
  125. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  126. } else {
  127. switch (radeon_crtc->rmx_type) {
  128. case RMX_FULL:
  129. args.ucEnable = ATOM_SCALER_EXPANSION;
  130. break;
  131. case RMX_CENTER:
  132. args.ucEnable = ATOM_SCALER_CENTER;
  133. break;
  134. case RMX_ASPECT:
  135. args.ucEnable = ATOM_SCALER_EXPANSION;
  136. break;
  137. default:
  138. if (ASIC_IS_AVIVO(rdev))
  139. args.ucEnable = ATOM_SCALER_DISABLE;
  140. else
  141. args.ucEnable = ATOM_SCALER_CENTER;
  142. break;
  143. }
  144. }
  145. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  146. if ((is_tv || is_cv)
  147. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  148. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  149. }
  150. }
  151. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  152. {
  153. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  154. struct drm_device *dev = crtc->dev;
  155. struct radeon_device *rdev = dev->dev_private;
  156. int index =
  157. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  158. ENABLE_CRTC_PS_ALLOCATION args;
  159. memset(&args, 0, sizeof(args));
  160. args.ucCRTC = radeon_crtc->crtc_id;
  161. args.ucEnable = lock;
  162. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  163. }
  164. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  165. {
  166. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  167. struct drm_device *dev = crtc->dev;
  168. struct radeon_device *rdev = dev->dev_private;
  169. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  170. ENABLE_CRTC_PS_ALLOCATION args;
  171. memset(&args, 0, sizeof(args));
  172. args.ucCRTC = radeon_crtc->crtc_id;
  173. args.ucEnable = state;
  174. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  175. }
  176. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  177. {
  178. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  179. struct drm_device *dev = crtc->dev;
  180. struct radeon_device *rdev = dev->dev_private;
  181. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  182. ENABLE_CRTC_PS_ALLOCATION args;
  183. memset(&args, 0, sizeof(args));
  184. args.ucCRTC = radeon_crtc->crtc_id;
  185. args.ucEnable = state;
  186. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  187. }
  188. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  189. {
  190. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  191. struct drm_device *dev = crtc->dev;
  192. struct radeon_device *rdev = dev->dev_private;
  193. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  194. BLANK_CRTC_PS_ALLOCATION args;
  195. memset(&args, 0, sizeof(args));
  196. args.ucCRTC = radeon_crtc->crtc_id;
  197. args.ucBlanking = state;
  198. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  199. }
  200. static void atombios_powergate_crtc(struct drm_crtc *crtc, int state)
  201. {
  202. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  203. struct drm_device *dev = crtc->dev;
  204. struct radeon_device *rdev = dev->dev_private;
  205. int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
  206. ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1 args;
  207. memset(&args, 0, sizeof(args));
  208. args.ucDispPipeId = radeon_crtc->crtc_id;
  209. args.ucEnable = state;
  210. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  211. }
  212. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  213. {
  214. struct drm_device *dev = crtc->dev;
  215. struct radeon_device *rdev = dev->dev_private;
  216. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  217. switch (mode) {
  218. case DRM_MODE_DPMS_ON:
  219. radeon_crtc->enabled = true;
  220. /* adjust pm to dpms changes BEFORE enabling crtcs */
  221. radeon_pm_compute_clocks(rdev);
  222. if (ASIC_IS_DCE6(rdev) && !radeon_crtc->in_mode_set)
  223. atombios_powergate_crtc(crtc, ATOM_DISABLE);
  224. atombios_enable_crtc(crtc, ATOM_ENABLE);
  225. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  226. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  227. atombios_blank_crtc(crtc, ATOM_DISABLE);
  228. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  229. radeon_crtc_load_lut(crtc);
  230. break;
  231. case DRM_MODE_DPMS_STANDBY:
  232. case DRM_MODE_DPMS_SUSPEND:
  233. case DRM_MODE_DPMS_OFF:
  234. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  235. if (radeon_crtc->enabled)
  236. atombios_blank_crtc(crtc, ATOM_ENABLE);
  237. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  238. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  239. atombios_enable_crtc(crtc, ATOM_DISABLE);
  240. radeon_crtc->enabled = false;
  241. if (ASIC_IS_DCE6(rdev) && !radeon_crtc->in_mode_set)
  242. atombios_powergate_crtc(crtc, ATOM_ENABLE);
  243. /* adjust pm to dpms changes AFTER disabling crtcs */
  244. radeon_pm_compute_clocks(rdev);
  245. break;
  246. }
  247. }
  248. static void
  249. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  250. struct drm_display_mode *mode)
  251. {
  252. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  253. struct drm_device *dev = crtc->dev;
  254. struct radeon_device *rdev = dev->dev_private;
  255. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  256. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  257. u16 misc = 0;
  258. memset(&args, 0, sizeof(args));
  259. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  260. args.usH_Blanking_Time =
  261. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  262. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  263. args.usV_Blanking_Time =
  264. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  265. args.usH_SyncOffset =
  266. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  267. args.usH_SyncWidth =
  268. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  269. args.usV_SyncOffset =
  270. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  271. args.usV_SyncWidth =
  272. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  273. args.ucH_Border = radeon_crtc->h_border;
  274. args.ucV_Border = radeon_crtc->v_border;
  275. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  276. misc |= ATOM_VSYNC_POLARITY;
  277. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  278. misc |= ATOM_HSYNC_POLARITY;
  279. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  280. misc |= ATOM_COMPOSITESYNC;
  281. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  282. misc |= ATOM_INTERLACE;
  283. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  284. misc |= ATOM_DOUBLE_CLOCK_MODE;
  285. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  286. args.ucCRTC = radeon_crtc->crtc_id;
  287. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  288. }
  289. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  290. struct drm_display_mode *mode)
  291. {
  292. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  293. struct drm_device *dev = crtc->dev;
  294. struct radeon_device *rdev = dev->dev_private;
  295. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  296. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  297. u16 misc = 0;
  298. memset(&args, 0, sizeof(args));
  299. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  300. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  301. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  302. args.usH_SyncWidth =
  303. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  304. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  305. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  306. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  307. args.usV_SyncWidth =
  308. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  309. args.ucOverscanRight = radeon_crtc->h_border;
  310. args.ucOverscanLeft = radeon_crtc->h_border;
  311. args.ucOverscanBottom = radeon_crtc->v_border;
  312. args.ucOverscanTop = radeon_crtc->v_border;
  313. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  314. misc |= ATOM_VSYNC_POLARITY;
  315. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  316. misc |= ATOM_HSYNC_POLARITY;
  317. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  318. misc |= ATOM_COMPOSITESYNC;
  319. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  320. misc |= ATOM_INTERLACE;
  321. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  322. misc |= ATOM_DOUBLE_CLOCK_MODE;
  323. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  324. args.ucCRTC = radeon_crtc->crtc_id;
  325. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  326. }
  327. static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
  328. {
  329. u32 ss_cntl;
  330. if (ASIC_IS_DCE4(rdev)) {
  331. switch (pll_id) {
  332. case ATOM_PPLL1:
  333. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  334. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  335. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  336. break;
  337. case ATOM_PPLL2:
  338. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  339. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  340. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  341. break;
  342. case ATOM_DCPLL:
  343. case ATOM_PPLL_INVALID:
  344. return;
  345. }
  346. } else if (ASIC_IS_AVIVO(rdev)) {
  347. switch (pll_id) {
  348. case ATOM_PPLL1:
  349. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  350. ss_cntl &= ~1;
  351. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  352. break;
  353. case ATOM_PPLL2:
  354. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  355. ss_cntl &= ~1;
  356. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  357. break;
  358. case ATOM_DCPLL:
  359. case ATOM_PPLL_INVALID:
  360. return;
  361. }
  362. }
  363. }
  364. union atom_enable_ss {
  365. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  366. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  367. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  368. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  369. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
  370. };
  371. static void atombios_crtc_program_ss(struct radeon_device *rdev,
  372. int enable,
  373. int pll_id,
  374. int crtc_id,
  375. struct radeon_atom_ss *ss)
  376. {
  377. unsigned i;
  378. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  379. union atom_enable_ss args;
  380. if (!enable) {
  381. for (i = 0; i < rdev->num_crtc; i++) {
  382. if (rdev->mode_info.crtcs[i] &&
  383. rdev->mode_info.crtcs[i]->enabled &&
  384. i != crtc_id &&
  385. pll_id == rdev->mode_info.crtcs[i]->pll_id) {
  386. /* one other crtc is using this pll don't turn
  387. * off spread spectrum as it might turn off
  388. * display on active crtc
  389. */
  390. return;
  391. }
  392. }
  393. }
  394. memset(&args, 0, sizeof(args));
  395. if (ASIC_IS_DCE5(rdev)) {
  396. args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
  397. args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  398. switch (pll_id) {
  399. case ATOM_PPLL1:
  400. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
  401. break;
  402. case ATOM_PPLL2:
  403. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
  404. break;
  405. case ATOM_DCPLL:
  406. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
  407. break;
  408. case ATOM_PPLL_INVALID:
  409. return;
  410. }
  411. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  412. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  413. args.v3.ucEnable = enable;
  414. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE61(rdev))
  415. args.v3.ucEnable = ATOM_DISABLE;
  416. } else if (ASIC_IS_DCE4(rdev)) {
  417. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  418. args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  419. switch (pll_id) {
  420. case ATOM_PPLL1:
  421. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  422. break;
  423. case ATOM_PPLL2:
  424. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  425. break;
  426. case ATOM_DCPLL:
  427. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  428. break;
  429. case ATOM_PPLL_INVALID:
  430. return;
  431. }
  432. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  433. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  434. args.v2.ucEnable = enable;
  435. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE41(rdev))
  436. args.v2.ucEnable = ATOM_DISABLE;
  437. } else if (ASIC_IS_DCE3(rdev)) {
  438. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  439. args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  440. args.v1.ucSpreadSpectrumStep = ss->step;
  441. args.v1.ucSpreadSpectrumDelay = ss->delay;
  442. args.v1.ucSpreadSpectrumRange = ss->range;
  443. args.v1.ucPpll = pll_id;
  444. args.v1.ucEnable = enable;
  445. } else if (ASIC_IS_AVIVO(rdev)) {
  446. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  447. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  448. atombios_disable_ss(rdev, pll_id);
  449. return;
  450. }
  451. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  452. args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  453. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  454. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  455. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  456. args.lvds_ss_2.ucEnable = enable;
  457. } else {
  458. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  459. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  460. atombios_disable_ss(rdev, pll_id);
  461. return;
  462. }
  463. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  464. args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  465. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  466. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  467. args.lvds_ss.ucEnable = enable;
  468. }
  469. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  470. }
  471. union adjust_pixel_clock {
  472. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  473. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  474. };
  475. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  476. struct drm_display_mode *mode)
  477. {
  478. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  479. struct drm_device *dev = crtc->dev;
  480. struct radeon_device *rdev = dev->dev_private;
  481. struct drm_encoder *encoder = radeon_crtc->encoder;
  482. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  483. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  484. u32 adjusted_clock = mode->clock;
  485. int encoder_mode = atombios_get_encoder_mode(encoder);
  486. u32 dp_clock = mode->clock;
  487. int bpc = radeon_get_monitor_bpc(connector);
  488. bool is_duallink = radeon_dig_monitor_is_duallink(encoder, mode->clock);
  489. /* reset the pll flags */
  490. radeon_crtc->pll_flags = 0;
  491. if (ASIC_IS_AVIVO(rdev)) {
  492. if ((rdev->family == CHIP_RS600) ||
  493. (rdev->family == CHIP_RS690) ||
  494. (rdev->family == CHIP_RS740))
  495. radeon_crtc->pll_flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  496. RADEON_PLL_PREFER_CLOSEST_LOWER);
  497. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  498. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  499. else
  500. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  501. if (rdev->family < CHIP_RV770)
  502. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
  503. /* use frac fb div on APUs */
  504. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
  505. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  506. if (ASIC_IS_DCE32(rdev) && mode->clock > 165000)
  507. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  508. } else {
  509. radeon_crtc->pll_flags |= RADEON_PLL_LEGACY;
  510. if (mode->clock > 200000) /* range limits??? */
  511. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  512. else
  513. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  514. }
  515. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  516. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
  517. if (connector) {
  518. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  519. struct radeon_connector_atom_dig *dig_connector =
  520. radeon_connector->con_priv;
  521. dp_clock = dig_connector->dp_clock;
  522. }
  523. }
  524. /* use recommended ref_div for ss */
  525. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  526. if (radeon_crtc->ss_enabled) {
  527. if (radeon_crtc->ss.refdiv) {
  528. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  529. radeon_crtc->pll_reference_div = radeon_crtc->ss.refdiv;
  530. if (ASIC_IS_AVIVO(rdev))
  531. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  532. }
  533. }
  534. }
  535. if (ASIC_IS_AVIVO(rdev)) {
  536. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  537. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  538. adjusted_clock = mode->clock * 2;
  539. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  540. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  541. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  542. radeon_crtc->pll_flags |= RADEON_PLL_IS_LCD;
  543. } else {
  544. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  545. radeon_crtc->pll_flags |= RADEON_PLL_NO_ODD_POST_DIV;
  546. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  547. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  548. }
  549. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  550. * accordingly based on the encoder/transmitter to work around
  551. * special hw requirements.
  552. */
  553. if (ASIC_IS_DCE3(rdev)) {
  554. union adjust_pixel_clock args;
  555. u8 frev, crev;
  556. int index;
  557. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  558. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  559. &crev))
  560. return adjusted_clock;
  561. memset(&args, 0, sizeof(args));
  562. switch (frev) {
  563. case 1:
  564. switch (crev) {
  565. case 1:
  566. case 2:
  567. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  568. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  569. args.v1.ucEncodeMode = encoder_mode;
  570. if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
  571. args.v1.ucConfig |=
  572. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  573. atom_execute_table(rdev->mode_info.atom_context,
  574. index, (uint32_t *)&args);
  575. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  576. break;
  577. case 3:
  578. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  579. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  580. args.v3.sInput.ucEncodeMode = encoder_mode;
  581. args.v3.sInput.ucDispPllConfig = 0;
  582. if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
  583. args.v3.sInput.ucDispPllConfig |=
  584. DISPPLL_CONFIG_SS_ENABLE;
  585. if (ENCODER_MODE_IS_DP(encoder_mode)) {
  586. args.v3.sInput.ucDispPllConfig |=
  587. DISPPLL_CONFIG_COHERENT_MODE;
  588. /* 16200 or 27000 */
  589. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  590. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  591. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  592. if (encoder_mode == ATOM_ENCODER_MODE_HDMI)
  593. /* deep color support */
  594. args.v3.sInput.usPixelClock =
  595. cpu_to_le16((mode->clock * bpc / 8) / 10);
  596. if (dig->coherent_mode)
  597. args.v3.sInput.ucDispPllConfig |=
  598. DISPPLL_CONFIG_COHERENT_MODE;
  599. if (is_duallink)
  600. args.v3.sInput.ucDispPllConfig |=
  601. DISPPLL_CONFIG_DUAL_LINK;
  602. }
  603. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  604. ENCODER_OBJECT_ID_NONE)
  605. args.v3.sInput.ucExtTransmitterID =
  606. radeon_encoder_get_dp_bridge_encoder_id(encoder);
  607. else
  608. args.v3.sInput.ucExtTransmitterID = 0;
  609. atom_execute_table(rdev->mode_info.atom_context,
  610. index, (uint32_t *)&args);
  611. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  612. if (args.v3.sOutput.ucRefDiv) {
  613. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  614. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  615. radeon_crtc->pll_reference_div = args.v3.sOutput.ucRefDiv;
  616. }
  617. if (args.v3.sOutput.ucPostDiv) {
  618. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  619. radeon_crtc->pll_flags |= RADEON_PLL_USE_POST_DIV;
  620. radeon_crtc->pll_post_div = args.v3.sOutput.ucPostDiv;
  621. }
  622. break;
  623. default:
  624. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  625. return adjusted_clock;
  626. }
  627. break;
  628. default:
  629. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  630. return adjusted_clock;
  631. }
  632. }
  633. return adjusted_clock;
  634. }
  635. union set_pixel_clock {
  636. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  637. PIXEL_CLOCK_PARAMETERS v1;
  638. PIXEL_CLOCK_PARAMETERS_V2 v2;
  639. PIXEL_CLOCK_PARAMETERS_V3 v3;
  640. PIXEL_CLOCK_PARAMETERS_V5 v5;
  641. PIXEL_CLOCK_PARAMETERS_V6 v6;
  642. };
  643. /* on DCE5, make sure the voltage is high enough to support the
  644. * required disp clk.
  645. */
  646. static void atombios_crtc_set_disp_eng_pll(struct radeon_device *rdev,
  647. u32 dispclk)
  648. {
  649. u8 frev, crev;
  650. int index;
  651. union set_pixel_clock args;
  652. memset(&args, 0, sizeof(args));
  653. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  654. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  655. &crev))
  656. return;
  657. switch (frev) {
  658. case 1:
  659. switch (crev) {
  660. case 5:
  661. /* if the default dcpll clock is specified,
  662. * SetPixelClock provides the dividers
  663. */
  664. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  665. args.v5.usPixelClock = cpu_to_le16(dispclk);
  666. args.v5.ucPpll = ATOM_DCPLL;
  667. break;
  668. case 6:
  669. /* if the default dcpll clock is specified,
  670. * SetPixelClock provides the dividers
  671. */
  672. args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
  673. if (ASIC_IS_DCE61(rdev))
  674. args.v6.ucPpll = ATOM_EXT_PLL1;
  675. else if (ASIC_IS_DCE6(rdev))
  676. args.v6.ucPpll = ATOM_PPLL0;
  677. else
  678. args.v6.ucPpll = ATOM_DCPLL;
  679. break;
  680. default:
  681. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  682. return;
  683. }
  684. break;
  685. default:
  686. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  687. return;
  688. }
  689. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  690. }
  691. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  692. u32 crtc_id,
  693. int pll_id,
  694. u32 encoder_mode,
  695. u32 encoder_id,
  696. u32 clock,
  697. u32 ref_div,
  698. u32 fb_div,
  699. u32 frac_fb_div,
  700. u32 post_div,
  701. int bpc,
  702. bool ss_enabled,
  703. struct radeon_atom_ss *ss)
  704. {
  705. struct drm_device *dev = crtc->dev;
  706. struct radeon_device *rdev = dev->dev_private;
  707. u8 frev, crev;
  708. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  709. union set_pixel_clock args;
  710. memset(&args, 0, sizeof(args));
  711. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  712. &crev))
  713. return;
  714. switch (frev) {
  715. case 1:
  716. switch (crev) {
  717. case 1:
  718. if (clock == ATOM_DISABLE)
  719. return;
  720. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  721. args.v1.usRefDiv = cpu_to_le16(ref_div);
  722. args.v1.usFbDiv = cpu_to_le16(fb_div);
  723. args.v1.ucFracFbDiv = frac_fb_div;
  724. args.v1.ucPostDiv = post_div;
  725. args.v1.ucPpll = pll_id;
  726. args.v1.ucCRTC = crtc_id;
  727. args.v1.ucRefDivSrc = 1;
  728. break;
  729. case 2:
  730. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  731. args.v2.usRefDiv = cpu_to_le16(ref_div);
  732. args.v2.usFbDiv = cpu_to_le16(fb_div);
  733. args.v2.ucFracFbDiv = frac_fb_div;
  734. args.v2.ucPostDiv = post_div;
  735. args.v2.ucPpll = pll_id;
  736. args.v2.ucCRTC = crtc_id;
  737. args.v2.ucRefDivSrc = 1;
  738. break;
  739. case 3:
  740. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  741. args.v3.usRefDiv = cpu_to_le16(ref_div);
  742. args.v3.usFbDiv = cpu_to_le16(fb_div);
  743. args.v3.ucFracFbDiv = frac_fb_div;
  744. args.v3.ucPostDiv = post_div;
  745. args.v3.ucPpll = pll_id;
  746. if (crtc_id == ATOM_CRTC2)
  747. args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2;
  748. else
  749. args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1;
  750. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  751. args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
  752. args.v3.ucTransmitterId = encoder_id;
  753. args.v3.ucEncoderMode = encoder_mode;
  754. break;
  755. case 5:
  756. args.v5.ucCRTC = crtc_id;
  757. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  758. args.v5.ucRefDiv = ref_div;
  759. args.v5.usFbDiv = cpu_to_le16(fb_div);
  760. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  761. args.v5.ucPostDiv = post_div;
  762. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  763. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  764. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
  765. switch (bpc) {
  766. case 8:
  767. default:
  768. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
  769. break;
  770. case 10:
  771. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
  772. break;
  773. }
  774. args.v5.ucTransmitterID = encoder_id;
  775. args.v5.ucEncoderMode = encoder_mode;
  776. args.v5.ucPpll = pll_id;
  777. break;
  778. case 6:
  779. args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
  780. args.v6.ucRefDiv = ref_div;
  781. args.v6.usFbDiv = cpu_to_le16(fb_div);
  782. args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  783. args.v6.ucPostDiv = post_div;
  784. args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
  785. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  786. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
  787. switch (bpc) {
  788. case 8:
  789. default:
  790. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
  791. break;
  792. case 10:
  793. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP;
  794. break;
  795. case 12:
  796. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP;
  797. break;
  798. case 16:
  799. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
  800. break;
  801. }
  802. args.v6.ucTransmitterID = encoder_id;
  803. args.v6.ucEncoderMode = encoder_mode;
  804. args.v6.ucPpll = pll_id;
  805. break;
  806. default:
  807. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  808. return;
  809. }
  810. break;
  811. default:
  812. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  813. return;
  814. }
  815. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  816. }
  817. static bool atombios_crtc_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  818. {
  819. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  820. struct drm_device *dev = crtc->dev;
  821. struct radeon_device *rdev = dev->dev_private;
  822. struct radeon_encoder *radeon_encoder =
  823. to_radeon_encoder(radeon_crtc->encoder);
  824. int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
  825. radeon_crtc->bpc = 8;
  826. radeon_crtc->ss_enabled = false;
  827. if ((radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  828. (radeon_encoder_get_dp_bridge_encoder_id(radeon_crtc->encoder) != ENCODER_OBJECT_ID_NONE)) {
  829. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  830. struct drm_connector *connector =
  831. radeon_get_connector_for_encoder(radeon_crtc->encoder);
  832. struct radeon_connector *radeon_connector =
  833. to_radeon_connector(connector);
  834. struct radeon_connector_atom_dig *dig_connector =
  835. radeon_connector->con_priv;
  836. int dp_clock;
  837. radeon_crtc->bpc = radeon_get_monitor_bpc(connector);
  838. switch (encoder_mode) {
  839. case ATOM_ENCODER_MODE_DP_MST:
  840. case ATOM_ENCODER_MODE_DP:
  841. /* DP/eDP */
  842. dp_clock = dig_connector->dp_clock / 10;
  843. if (ASIC_IS_DCE4(rdev))
  844. radeon_crtc->ss_enabled =
  845. radeon_atombios_get_asic_ss_info(rdev, &radeon_crtc->ss,
  846. ASIC_INTERNAL_SS_ON_DP,
  847. dp_clock);
  848. else {
  849. if (dp_clock == 16200) {
  850. radeon_crtc->ss_enabled =
  851. radeon_atombios_get_ppll_ss_info(rdev,
  852. &radeon_crtc->ss,
  853. ATOM_DP_SS_ID2);
  854. if (!radeon_crtc->ss_enabled)
  855. radeon_crtc->ss_enabled =
  856. radeon_atombios_get_ppll_ss_info(rdev,
  857. &radeon_crtc->ss,
  858. ATOM_DP_SS_ID1);
  859. } else
  860. radeon_crtc->ss_enabled =
  861. radeon_atombios_get_ppll_ss_info(rdev,
  862. &radeon_crtc->ss,
  863. ATOM_DP_SS_ID1);
  864. }
  865. break;
  866. case ATOM_ENCODER_MODE_LVDS:
  867. if (ASIC_IS_DCE4(rdev))
  868. radeon_crtc->ss_enabled =
  869. radeon_atombios_get_asic_ss_info(rdev,
  870. &radeon_crtc->ss,
  871. dig->lcd_ss_id,
  872. mode->clock / 10);
  873. else
  874. radeon_crtc->ss_enabled =
  875. radeon_atombios_get_ppll_ss_info(rdev,
  876. &radeon_crtc->ss,
  877. dig->lcd_ss_id);
  878. break;
  879. case ATOM_ENCODER_MODE_DVI:
  880. if (ASIC_IS_DCE4(rdev))
  881. radeon_crtc->ss_enabled =
  882. radeon_atombios_get_asic_ss_info(rdev,
  883. &radeon_crtc->ss,
  884. ASIC_INTERNAL_SS_ON_TMDS,
  885. mode->clock / 10);
  886. break;
  887. case ATOM_ENCODER_MODE_HDMI:
  888. if (ASIC_IS_DCE4(rdev))
  889. radeon_crtc->ss_enabled =
  890. radeon_atombios_get_asic_ss_info(rdev,
  891. &radeon_crtc->ss,
  892. ASIC_INTERNAL_SS_ON_HDMI,
  893. mode->clock / 10);
  894. break;
  895. default:
  896. break;
  897. }
  898. }
  899. /* adjust pixel clock as needed */
  900. radeon_crtc->adjusted_clock = atombios_adjust_pll(crtc, mode);
  901. return true;
  902. }
  903. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  904. {
  905. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  906. struct drm_device *dev = crtc->dev;
  907. struct radeon_device *rdev = dev->dev_private;
  908. struct radeon_encoder *radeon_encoder =
  909. to_radeon_encoder(radeon_crtc->encoder);
  910. u32 pll_clock = mode->clock;
  911. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  912. struct radeon_pll *pll;
  913. int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
  914. switch (radeon_crtc->pll_id) {
  915. case ATOM_PPLL1:
  916. pll = &rdev->clock.p1pll;
  917. break;
  918. case ATOM_PPLL2:
  919. pll = &rdev->clock.p2pll;
  920. break;
  921. case ATOM_DCPLL:
  922. case ATOM_PPLL_INVALID:
  923. default:
  924. pll = &rdev->clock.dcpll;
  925. break;
  926. }
  927. /* update pll params */
  928. pll->flags = radeon_crtc->pll_flags;
  929. pll->reference_div = radeon_crtc->pll_reference_div;
  930. pll->post_div = radeon_crtc->pll_post_div;
  931. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  932. /* TV seems to prefer the legacy algo on some boards */
  933. radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
  934. &fb_div, &frac_fb_div, &ref_div, &post_div);
  935. else if (ASIC_IS_AVIVO(rdev))
  936. radeon_compute_pll_avivo(pll, radeon_crtc->adjusted_clock, &pll_clock,
  937. &fb_div, &frac_fb_div, &ref_div, &post_div);
  938. else
  939. radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
  940. &fb_div, &frac_fb_div, &ref_div, &post_div);
  941. atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id,
  942. radeon_crtc->crtc_id, &radeon_crtc->ss);
  943. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  944. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  945. ref_div, fb_div, frac_fb_div, post_div,
  946. radeon_crtc->bpc, radeon_crtc->ss_enabled, &radeon_crtc->ss);
  947. if (radeon_crtc->ss_enabled) {
  948. /* calculate ss amount and step size */
  949. if (ASIC_IS_DCE4(rdev)) {
  950. u32 step_size;
  951. u32 amount = (((fb_div * 10) + frac_fb_div) * radeon_crtc->ss.percentage) / 10000;
  952. radeon_crtc->ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  953. radeon_crtc->ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  954. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  955. if (radeon_crtc->ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  956. step_size = (4 * amount * ref_div * (radeon_crtc->ss.rate * 2048)) /
  957. (125 * 25 * pll->reference_freq / 100);
  958. else
  959. step_size = (2 * amount * ref_div * (radeon_crtc->ss.rate * 2048)) /
  960. (125 * 25 * pll->reference_freq / 100);
  961. radeon_crtc->ss.step = step_size;
  962. }
  963. atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id,
  964. radeon_crtc->crtc_id, &radeon_crtc->ss);
  965. }
  966. }
  967. static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
  968. struct drm_framebuffer *fb,
  969. int x, int y, int atomic)
  970. {
  971. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  972. struct drm_device *dev = crtc->dev;
  973. struct radeon_device *rdev = dev->dev_private;
  974. struct radeon_framebuffer *radeon_fb;
  975. struct drm_framebuffer *target_fb;
  976. struct drm_gem_object *obj;
  977. struct radeon_bo *rbo;
  978. uint64_t fb_location;
  979. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  980. unsigned bankw, bankh, mtaspect, tile_split;
  981. u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
  982. u32 tmp, viewport_w, viewport_h;
  983. int r;
  984. /* no fb bound */
  985. if (!atomic && !crtc->fb) {
  986. DRM_DEBUG_KMS("No FB bound\n");
  987. return 0;
  988. }
  989. if (atomic) {
  990. radeon_fb = to_radeon_framebuffer(fb);
  991. target_fb = fb;
  992. }
  993. else {
  994. radeon_fb = to_radeon_framebuffer(crtc->fb);
  995. target_fb = crtc->fb;
  996. }
  997. /* If atomic, assume fb object is pinned & idle & fenced and
  998. * just update base pointers
  999. */
  1000. obj = radeon_fb->obj;
  1001. rbo = gem_to_radeon_bo(obj);
  1002. r = radeon_bo_reserve(rbo, false);
  1003. if (unlikely(r != 0))
  1004. return r;
  1005. if (atomic)
  1006. fb_location = radeon_bo_gpu_offset(rbo);
  1007. else {
  1008. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1009. if (unlikely(r != 0)) {
  1010. radeon_bo_unreserve(rbo);
  1011. return -EINVAL;
  1012. }
  1013. }
  1014. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1015. radeon_bo_unreserve(rbo);
  1016. switch (target_fb->bits_per_pixel) {
  1017. case 8:
  1018. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  1019. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  1020. break;
  1021. case 15:
  1022. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1023. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  1024. break;
  1025. case 16:
  1026. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1027. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  1028. #ifdef __BIG_ENDIAN
  1029. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1030. #endif
  1031. break;
  1032. case 24:
  1033. case 32:
  1034. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1035. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  1036. #ifdef __BIG_ENDIAN
  1037. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1038. #endif
  1039. break;
  1040. default:
  1041. DRM_ERROR("Unsupported screen depth %d\n",
  1042. target_fb->bits_per_pixel);
  1043. return -EINVAL;
  1044. }
  1045. if (tiling_flags & RADEON_TILING_MACRO) {
  1046. if (rdev->family >= CHIP_TAHITI)
  1047. tmp = rdev->config.si.tile_config;
  1048. else if (rdev->family >= CHIP_CAYMAN)
  1049. tmp = rdev->config.cayman.tile_config;
  1050. else
  1051. tmp = rdev->config.evergreen.tile_config;
  1052. switch ((tmp & 0xf0) >> 4) {
  1053. case 0: /* 4 banks */
  1054. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
  1055. break;
  1056. case 1: /* 8 banks */
  1057. default:
  1058. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
  1059. break;
  1060. case 2: /* 16 banks */
  1061. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
  1062. break;
  1063. }
  1064. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  1065. evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
  1066. fb_format |= EVERGREEN_GRPH_TILE_SPLIT(tile_split);
  1067. fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw);
  1068. fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh);
  1069. fb_format |= EVERGREEN_GRPH_MACRO_TILE_ASPECT(mtaspect);
  1070. } else if (tiling_flags & RADEON_TILING_MICRO)
  1071. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  1072. if ((rdev->family == CHIP_TAHITI) ||
  1073. (rdev->family == CHIP_PITCAIRN))
  1074. fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P8_32x32_8x16);
  1075. else if (rdev->family == CHIP_VERDE)
  1076. fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P4_8x16);
  1077. switch (radeon_crtc->crtc_id) {
  1078. case 0:
  1079. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1080. break;
  1081. case 1:
  1082. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1083. break;
  1084. case 2:
  1085. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1086. break;
  1087. case 3:
  1088. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1089. break;
  1090. case 4:
  1091. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1092. break;
  1093. case 5:
  1094. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1095. break;
  1096. default:
  1097. break;
  1098. }
  1099. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1100. upper_32_bits(fb_location));
  1101. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1102. upper_32_bits(fb_location));
  1103. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1104. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1105. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1106. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1107. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1108. WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1109. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1110. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1111. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1112. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1113. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1114. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1115. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1116. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1117. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1118. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1119. target_fb->height);
  1120. x &= ~3;
  1121. y &= ~1;
  1122. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  1123. (x << 16) | y);
  1124. viewport_w = crtc->mode.hdisplay;
  1125. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1126. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1127. (viewport_w << 16) | viewport_h);
  1128. /* pageflip setup */
  1129. /* make sure flip is at vb rather than hb */
  1130. tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1131. tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1132. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1133. /* set pageflip to happen anywhere in vblank interval */
  1134. WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1135. if (!atomic && fb && fb != crtc->fb) {
  1136. radeon_fb = to_radeon_framebuffer(fb);
  1137. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1138. r = radeon_bo_reserve(rbo, false);
  1139. if (unlikely(r != 0))
  1140. return r;
  1141. radeon_bo_unpin(rbo);
  1142. radeon_bo_unreserve(rbo);
  1143. }
  1144. /* Bytes per pixel may have changed */
  1145. radeon_bandwidth_update(rdev);
  1146. return 0;
  1147. }
  1148. static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
  1149. struct drm_framebuffer *fb,
  1150. int x, int y, int atomic)
  1151. {
  1152. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1153. struct drm_device *dev = crtc->dev;
  1154. struct radeon_device *rdev = dev->dev_private;
  1155. struct radeon_framebuffer *radeon_fb;
  1156. struct drm_gem_object *obj;
  1157. struct radeon_bo *rbo;
  1158. struct drm_framebuffer *target_fb;
  1159. uint64_t fb_location;
  1160. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1161. u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
  1162. u32 tmp, viewport_w, viewport_h;
  1163. int r;
  1164. /* no fb bound */
  1165. if (!atomic && !crtc->fb) {
  1166. DRM_DEBUG_KMS("No FB bound\n");
  1167. return 0;
  1168. }
  1169. if (atomic) {
  1170. radeon_fb = to_radeon_framebuffer(fb);
  1171. target_fb = fb;
  1172. }
  1173. else {
  1174. radeon_fb = to_radeon_framebuffer(crtc->fb);
  1175. target_fb = crtc->fb;
  1176. }
  1177. obj = radeon_fb->obj;
  1178. rbo = gem_to_radeon_bo(obj);
  1179. r = radeon_bo_reserve(rbo, false);
  1180. if (unlikely(r != 0))
  1181. return r;
  1182. /* If atomic, assume fb object is pinned & idle & fenced and
  1183. * just update base pointers
  1184. */
  1185. if (atomic)
  1186. fb_location = radeon_bo_gpu_offset(rbo);
  1187. else {
  1188. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1189. if (unlikely(r != 0)) {
  1190. radeon_bo_unreserve(rbo);
  1191. return -EINVAL;
  1192. }
  1193. }
  1194. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1195. radeon_bo_unreserve(rbo);
  1196. switch (target_fb->bits_per_pixel) {
  1197. case 8:
  1198. fb_format =
  1199. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1200. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1201. break;
  1202. case 15:
  1203. fb_format =
  1204. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1205. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1206. break;
  1207. case 16:
  1208. fb_format =
  1209. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1210. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1211. #ifdef __BIG_ENDIAN
  1212. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1213. #endif
  1214. break;
  1215. case 24:
  1216. case 32:
  1217. fb_format =
  1218. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1219. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1220. #ifdef __BIG_ENDIAN
  1221. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1222. #endif
  1223. break;
  1224. default:
  1225. DRM_ERROR("Unsupported screen depth %d\n",
  1226. target_fb->bits_per_pixel);
  1227. return -EINVAL;
  1228. }
  1229. if (rdev->family >= CHIP_R600) {
  1230. if (tiling_flags & RADEON_TILING_MACRO)
  1231. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1232. else if (tiling_flags & RADEON_TILING_MICRO)
  1233. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1234. } else {
  1235. if (tiling_flags & RADEON_TILING_MACRO)
  1236. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1237. if (tiling_flags & RADEON_TILING_MICRO)
  1238. fb_format |= AVIVO_D1GRPH_TILED;
  1239. }
  1240. if (radeon_crtc->crtc_id == 0)
  1241. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1242. else
  1243. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1244. if (rdev->family >= CHIP_RV770) {
  1245. if (radeon_crtc->crtc_id) {
  1246. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1247. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1248. } else {
  1249. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1250. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1251. }
  1252. }
  1253. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1254. (u32) fb_location);
  1255. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1256. radeon_crtc->crtc_offset, (u32) fb_location);
  1257. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1258. if (rdev->family >= CHIP_R600)
  1259. WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1260. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1261. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1262. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1263. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1264. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1265. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1266. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1267. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1268. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1269. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1270. target_fb->height);
  1271. x &= ~3;
  1272. y &= ~1;
  1273. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1274. (x << 16) | y);
  1275. viewport_w = crtc->mode.hdisplay;
  1276. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1277. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1278. (viewport_w << 16) | viewport_h);
  1279. /* pageflip setup */
  1280. /* make sure flip is at vb rather than hb */
  1281. tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1282. tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1283. WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1284. /* set pageflip to happen anywhere in vblank interval */
  1285. WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1286. if (!atomic && fb && fb != crtc->fb) {
  1287. radeon_fb = to_radeon_framebuffer(fb);
  1288. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1289. r = radeon_bo_reserve(rbo, false);
  1290. if (unlikely(r != 0))
  1291. return r;
  1292. radeon_bo_unpin(rbo);
  1293. radeon_bo_unreserve(rbo);
  1294. }
  1295. /* Bytes per pixel may have changed */
  1296. radeon_bandwidth_update(rdev);
  1297. return 0;
  1298. }
  1299. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1300. struct drm_framebuffer *old_fb)
  1301. {
  1302. struct drm_device *dev = crtc->dev;
  1303. struct radeon_device *rdev = dev->dev_private;
  1304. if (ASIC_IS_DCE4(rdev))
  1305. return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1306. else if (ASIC_IS_AVIVO(rdev))
  1307. return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1308. else
  1309. return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1310. }
  1311. int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  1312. struct drm_framebuffer *fb,
  1313. int x, int y, enum mode_set_atomic state)
  1314. {
  1315. struct drm_device *dev = crtc->dev;
  1316. struct radeon_device *rdev = dev->dev_private;
  1317. if (ASIC_IS_DCE4(rdev))
  1318. return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
  1319. else if (ASIC_IS_AVIVO(rdev))
  1320. return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
  1321. else
  1322. return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
  1323. }
  1324. /* properly set additional regs when using atombios */
  1325. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1326. {
  1327. struct drm_device *dev = crtc->dev;
  1328. struct radeon_device *rdev = dev->dev_private;
  1329. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1330. u32 disp_merge_cntl;
  1331. switch (radeon_crtc->crtc_id) {
  1332. case 0:
  1333. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1334. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1335. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1336. break;
  1337. case 1:
  1338. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1339. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1340. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1341. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1342. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1343. break;
  1344. }
  1345. }
  1346. /**
  1347. * radeon_get_pll_use_mask - look up a mask of which pplls are in use
  1348. *
  1349. * @crtc: drm crtc
  1350. *
  1351. * Returns the mask of which PPLLs (Pixel PLLs) are in use.
  1352. */
  1353. static u32 radeon_get_pll_use_mask(struct drm_crtc *crtc)
  1354. {
  1355. struct drm_device *dev = crtc->dev;
  1356. struct drm_crtc *test_crtc;
  1357. struct radeon_crtc *test_radeon_crtc;
  1358. u32 pll_in_use = 0;
  1359. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1360. if (crtc == test_crtc)
  1361. continue;
  1362. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1363. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1364. pll_in_use |= (1 << test_radeon_crtc->pll_id);
  1365. }
  1366. return pll_in_use;
  1367. }
  1368. /**
  1369. * radeon_get_shared_dp_ppll - return the PPLL used by another crtc for DP
  1370. *
  1371. * @crtc: drm crtc
  1372. *
  1373. * Returns the PPLL (Pixel PLL) used by another crtc/encoder which is
  1374. * also in DP mode. For DP, a single PPLL can be used for all DP
  1375. * crtcs/encoders.
  1376. */
  1377. static int radeon_get_shared_dp_ppll(struct drm_crtc *crtc)
  1378. {
  1379. struct drm_device *dev = crtc->dev;
  1380. struct drm_crtc *test_crtc;
  1381. struct radeon_crtc *test_radeon_crtc;
  1382. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1383. if (crtc == test_crtc)
  1384. continue;
  1385. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1386. if (test_radeon_crtc->encoder &&
  1387. ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
  1388. /* for DP use the same PLL for all */
  1389. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1390. return test_radeon_crtc->pll_id;
  1391. }
  1392. }
  1393. return ATOM_PPLL_INVALID;
  1394. }
  1395. /**
  1396. * radeon_get_shared_nondp_ppll - return the PPLL used by another non-DP crtc
  1397. *
  1398. * @crtc: drm crtc
  1399. * @encoder: drm encoder
  1400. *
  1401. * Returns the PPLL (Pixel PLL) used by another non-DP crtc/encoder which can
  1402. * be shared (i.e., same clock).
  1403. */
  1404. static int radeon_get_shared_nondp_ppll(struct drm_crtc *crtc)
  1405. {
  1406. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1407. struct drm_device *dev = crtc->dev;
  1408. struct drm_crtc *test_crtc;
  1409. struct radeon_crtc *test_radeon_crtc;
  1410. u32 adjusted_clock, test_adjusted_clock;
  1411. adjusted_clock = radeon_crtc->adjusted_clock;
  1412. if (adjusted_clock == 0)
  1413. return ATOM_PPLL_INVALID;
  1414. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1415. if (crtc == test_crtc)
  1416. continue;
  1417. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1418. if (test_radeon_crtc->encoder &&
  1419. !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
  1420. /* check if we are already driving this connector with another crtc */
  1421. if (test_radeon_crtc->connector == radeon_crtc->connector) {
  1422. /* if we are, return that pll */
  1423. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1424. return test_radeon_crtc->pll_id;
  1425. }
  1426. /* for non-DP check the clock */
  1427. test_adjusted_clock = test_radeon_crtc->adjusted_clock;
  1428. if ((crtc->mode.clock == test_crtc->mode.clock) &&
  1429. (adjusted_clock == test_adjusted_clock) &&
  1430. (radeon_crtc->ss_enabled == test_radeon_crtc->ss_enabled) &&
  1431. (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID))
  1432. return test_radeon_crtc->pll_id;
  1433. }
  1434. }
  1435. return ATOM_PPLL_INVALID;
  1436. }
  1437. /**
  1438. * radeon_atom_pick_pll - Allocate a PPLL for use by the crtc.
  1439. *
  1440. * @crtc: drm crtc
  1441. *
  1442. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  1443. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  1444. * monitors a dedicated PPLL must be used. If a particular board has
  1445. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  1446. * as there is no need to program the PLL itself. If we are not able to
  1447. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  1448. * avoid messing up an existing monitor.
  1449. *
  1450. * Asic specific PLL information
  1451. *
  1452. * DCE 6.1
  1453. * - PPLL2 is only available to UNIPHYA (both DP and non-DP)
  1454. * - PPLL0, PPLL1 are available for UNIPHYB/C/D/E/F (both DP and non-DP)
  1455. *
  1456. * DCE 6.0
  1457. * - PPLL0 is available to all UNIPHY (DP only)
  1458. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1459. *
  1460. * DCE 5.0
  1461. * - DCPLL is available to all UNIPHY (DP only)
  1462. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1463. *
  1464. * DCE 3.0/4.0/4.1
  1465. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1466. *
  1467. */
  1468. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1469. {
  1470. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1471. struct drm_device *dev = crtc->dev;
  1472. struct radeon_device *rdev = dev->dev_private;
  1473. struct radeon_encoder *radeon_encoder =
  1474. to_radeon_encoder(radeon_crtc->encoder);
  1475. u32 pll_in_use;
  1476. int pll;
  1477. if (ASIC_IS_DCE61(rdev)) {
  1478. struct radeon_encoder_atom_dig *dig =
  1479. radeon_encoder->enc_priv;
  1480. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY) &&
  1481. (dig->linkb == false))
  1482. /* UNIPHY A uses PPLL2 */
  1483. return ATOM_PPLL2;
  1484. else if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1485. /* UNIPHY B/C/D/E/F */
  1486. if (rdev->clock.dp_extclk)
  1487. /* skip PPLL programming if using ext clock */
  1488. return ATOM_PPLL_INVALID;
  1489. else {
  1490. /* use the same PPLL for all DP monitors */
  1491. pll = radeon_get_shared_dp_ppll(crtc);
  1492. if (pll != ATOM_PPLL_INVALID)
  1493. return pll;
  1494. }
  1495. } else {
  1496. /* use the same PPLL for all monitors with the same clock */
  1497. pll = radeon_get_shared_nondp_ppll(crtc);
  1498. if (pll != ATOM_PPLL_INVALID)
  1499. return pll;
  1500. }
  1501. /* UNIPHY B/C/D/E/F */
  1502. pll_in_use = radeon_get_pll_use_mask(crtc);
  1503. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  1504. return ATOM_PPLL0;
  1505. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1506. return ATOM_PPLL1;
  1507. DRM_ERROR("unable to allocate a PPLL\n");
  1508. return ATOM_PPLL_INVALID;
  1509. } else if (ASIC_IS_DCE4(rdev)) {
  1510. /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
  1511. * depending on the asic:
  1512. * DCE4: PPLL or ext clock
  1513. * DCE5: PPLL, DCPLL, or ext clock
  1514. * DCE6: PPLL, PPLL0, or ext clock
  1515. *
  1516. * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
  1517. * PPLL/DCPLL programming and only program the DP DTO for the
  1518. * crtc virtual pixel clock.
  1519. */
  1520. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1521. if (rdev->clock.dp_extclk)
  1522. /* skip PPLL programming if using ext clock */
  1523. return ATOM_PPLL_INVALID;
  1524. else if (ASIC_IS_DCE6(rdev))
  1525. /* use PPLL0 for all DP */
  1526. return ATOM_PPLL0;
  1527. else if (ASIC_IS_DCE5(rdev))
  1528. /* use DCPLL for all DP */
  1529. return ATOM_DCPLL;
  1530. else {
  1531. /* use the same PPLL for all DP monitors */
  1532. pll = radeon_get_shared_dp_ppll(crtc);
  1533. if (pll != ATOM_PPLL_INVALID)
  1534. return pll;
  1535. }
  1536. } else {
  1537. /* use the same PPLL for all monitors with the same clock */
  1538. pll = radeon_get_shared_nondp_ppll(crtc);
  1539. if (pll != ATOM_PPLL_INVALID)
  1540. return pll;
  1541. }
  1542. /* all other cases */
  1543. pll_in_use = radeon_get_pll_use_mask(crtc);
  1544. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1545. return ATOM_PPLL1;
  1546. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1547. return ATOM_PPLL2;
  1548. DRM_ERROR("unable to allocate a PPLL\n");
  1549. return ATOM_PPLL_INVALID;
  1550. } else {
  1551. /* on pre-R5xx asics, the crtc to pll mapping is hardcoded */
  1552. /* some atombios (observed in some DCE2/DCE3) code have a bug,
  1553. * the matching btw pll and crtc is done through
  1554. * PCLK_CRTC[1|2]_CNTL (0x480/0x484) but atombios code use the
  1555. * pll (1 or 2) to select which register to write. ie if using
  1556. * pll1 it will use PCLK_CRTC1_CNTL (0x480) and if using pll2
  1557. * it will use PCLK_CRTC2_CNTL (0x484), it then use crtc id to
  1558. * choose which value to write. Which is reverse order from
  1559. * register logic. So only case that works is when pllid is
  1560. * same as crtcid or when both pll and crtc are enabled and
  1561. * both use same clock.
  1562. *
  1563. * So just return crtc id as if crtc and pll were hard linked
  1564. * together even if they aren't
  1565. */
  1566. return radeon_crtc->crtc_id;
  1567. }
  1568. }
  1569. void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev)
  1570. {
  1571. /* always set DCPLL */
  1572. if (ASIC_IS_DCE6(rdev))
  1573. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1574. else if (ASIC_IS_DCE4(rdev)) {
  1575. struct radeon_atom_ss ss;
  1576. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1577. ASIC_INTERNAL_SS_ON_DCPLL,
  1578. rdev->clock.default_dispclk);
  1579. if (ss_enabled)
  1580. atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, -1, &ss);
  1581. /* XXX: DCE5, make sure voltage, dispclk is high enough */
  1582. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1583. if (ss_enabled)
  1584. atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, -1, &ss);
  1585. }
  1586. }
  1587. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1588. struct drm_display_mode *mode,
  1589. struct drm_display_mode *adjusted_mode,
  1590. int x, int y, struct drm_framebuffer *old_fb)
  1591. {
  1592. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1593. struct drm_device *dev = crtc->dev;
  1594. struct radeon_device *rdev = dev->dev_private;
  1595. struct radeon_encoder *radeon_encoder =
  1596. to_radeon_encoder(radeon_crtc->encoder);
  1597. bool is_tvcv = false;
  1598. if (radeon_encoder->active_device &
  1599. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1600. is_tvcv = true;
  1601. atombios_crtc_set_pll(crtc, adjusted_mode);
  1602. if (ASIC_IS_DCE4(rdev))
  1603. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1604. else if (ASIC_IS_AVIVO(rdev)) {
  1605. if (is_tvcv)
  1606. atombios_crtc_set_timing(crtc, adjusted_mode);
  1607. else
  1608. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1609. } else {
  1610. atombios_crtc_set_timing(crtc, adjusted_mode);
  1611. if (radeon_crtc->crtc_id == 0)
  1612. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1613. radeon_legacy_atom_fixup(crtc);
  1614. }
  1615. atombios_crtc_set_base(crtc, x, y, old_fb);
  1616. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1617. atombios_scaler_setup(crtc);
  1618. return 0;
  1619. }
  1620. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1621. const struct drm_display_mode *mode,
  1622. struct drm_display_mode *adjusted_mode)
  1623. {
  1624. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1625. struct drm_device *dev = crtc->dev;
  1626. struct drm_encoder *encoder;
  1627. /* assign the encoder to the radeon crtc to avoid repeated lookups later */
  1628. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1629. if (encoder->crtc == crtc) {
  1630. radeon_crtc->encoder = encoder;
  1631. radeon_crtc->connector = radeon_get_connector_for_encoder(encoder);
  1632. break;
  1633. }
  1634. }
  1635. if ((radeon_crtc->encoder == NULL) || (radeon_crtc->connector == NULL)) {
  1636. radeon_crtc->encoder = NULL;
  1637. radeon_crtc->connector = NULL;
  1638. return false;
  1639. }
  1640. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1641. return false;
  1642. if (!atombios_crtc_prepare_pll(crtc, adjusted_mode))
  1643. return false;
  1644. /* pick pll */
  1645. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1646. /* if we can't get a PPLL for a non-DP encoder, fail */
  1647. if ((radeon_crtc->pll_id == ATOM_PPLL_INVALID) &&
  1648. !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder)))
  1649. return false;
  1650. return true;
  1651. }
  1652. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1653. {
  1654. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1655. struct drm_device *dev = crtc->dev;
  1656. struct radeon_device *rdev = dev->dev_private;
  1657. radeon_crtc->in_mode_set = true;
  1658. /* disable crtc pair power gating before programming */
  1659. if (ASIC_IS_DCE6(rdev))
  1660. atombios_powergate_crtc(crtc, ATOM_DISABLE);
  1661. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1662. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1663. }
  1664. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1665. {
  1666. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1667. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1668. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1669. radeon_crtc->in_mode_set = false;
  1670. }
  1671. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1672. {
  1673. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1674. struct drm_device *dev = crtc->dev;
  1675. struct radeon_device *rdev = dev->dev_private;
  1676. struct radeon_atom_ss ss;
  1677. int i;
  1678. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1679. for (i = 0; i < rdev->num_crtc; i++) {
  1680. if (rdev->mode_info.crtcs[i] &&
  1681. rdev->mode_info.crtcs[i]->enabled &&
  1682. i != radeon_crtc->crtc_id &&
  1683. radeon_crtc->pll_id == rdev->mode_info.crtcs[i]->pll_id) {
  1684. /* one other crtc is using this pll don't turn
  1685. * off the pll
  1686. */
  1687. goto done;
  1688. }
  1689. }
  1690. switch (radeon_crtc->pll_id) {
  1691. case ATOM_PPLL1:
  1692. case ATOM_PPLL2:
  1693. /* disable the ppll */
  1694. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1695. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1696. break;
  1697. case ATOM_PPLL0:
  1698. /* disable the ppll */
  1699. if (ASIC_IS_DCE61(rdev))
  1700. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1701. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1702. break;
  1703. default:
  1704. break;
  1705. }
  1706. done:
  1707. radeon_crtc->pll_id = ATOM_PPLL_INVALID;
  1708. radeon_crtc->adjusted_clock = 0;
  1709. radeon_crtc->encoder = NULL;
  1710. radeon_crtc->connector = NULL;
  1711. }
  1712. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1713. .dpms = atombios_crtc_dpms,
  1714. .mode_fixup = atombios_crtc_mode_fixup,
  1715. .mode_set = atombios_crtc_mode_set,
  1716. .mode_set_base = atombios_crtc_set_base,
  1717. .mode_set_base_atomic = atombios_crtc_set_base_atomic,
  1718. .prepare = atombios_crtc_prepare,
  1719. .commit = atombios_crtc_commit,
  1720. .load_lut = radeon_crtc_load_lut,
  1721. .disable = atombios_crtc_disable,
  1722. };
  1723. void radeon_atombios_init_crtc(struct drm_device *dev,
  1724. struct radeon_crtc *radeon_crtc)
  1725. {
  1726. struct radeon_device *rdev = dev->dev_private;
  1727. if (ASIC_IS_DCE4(rdev)) {
  1728. switch (radeon_crtc->crtc_id) {
  1729. case 0:
  1730. default:
  1731. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1732. break;
  1733. case 1:
  1734. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1735. break;
  1736. case 2:
  1737. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1738. break;
  1739. case 3:
  1740. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1741. break;
  1742. case 4:
  1743. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1744. break;
  1745. case 5:
  1746. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1747. break;
  1748. }
  1749. } else {
  1750. if (radeon_crtc->crtc_id == 1)
  1751. radeon_crtc->crtc_offset =
  1752. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1753. else
  1754. radeon_crtc->crtc_offset = 0;
  1755. }
  1756. radeon_crtc->pll_id = ATOM_PPLL_INVALID;
  1757. radeon_crtc->adjusted_clock = 0;
  1758. radeon_crtc->encoder = NULL;
  1759. radeon_crtc->connector = NULL;
  1760. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1761. }