intel_i2c.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2008,2010 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. * Chris Wilson <chris@chris-wilson.co.uk>
  28. */
  29. #include <linux/i2c.h>
  30. #include <linux/i2c-algo-bit.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include "intel_drv.h"
  34. #include <drm/i915_drm.h>
  35. #include "i915_drv.h"
  36. struct gmbus_port {
  37. const char *name;
  38. int reg;
  39. };
  40. static const struct gmbus_port gmbus_ports[] = {
  41. { "ssc", GPIOB },
  42. { "vga", GPIOA },
  43. { "panel", GPIOC },
  44. { "dpc", GPIOD },
  45. { "dpb", GPIOE },
  46. { "dpd", GPIOF },
  47. };
  48. /* Intel GPIO access functions */
  49. #define I2C_RISEFALL_TIME 10
  50. static inline struct intel_gmbus *
  51. to_intel_gmbus(struct i2c_adapter *i2c)
  52. {
  53. return container_of(i2c, struct intel_gmbus, adapter);
  54. }
  55. void
  56. intel_i2c_reset(struct drm_device *dev)
  57. {
  58. struct drm_i915_private *dev_priv = dev->dev_private;
  59. I915_WRITE(dev_priv->gpio_mmio_base + GMBUS0, 0);
  60. }
  61. static void intel_i2c_quirk_set(struct drm_i915_private *dev_priv, bool enable)
  62. {
  63. u32 val;
  64. /* When using bit bashing for I2C, this bit needs to be set to 1 */
  65. if (!IS_PINEVIEW(dev_priv->dev))
  66. return;
  67. val = I915_READ(DSPCLK_GATE_D);
  68. if (enable)
  69. val |= DPCUNIT_CLOCK_GATE_DISABLE;
  70. else
  71. val &= ~DPCUNIT_CLOCK_GATE_DISABLE;
  72. I915_WRITE(DSPCLK_GATE_D, val);
  73. }
  74. static u32 get_reserved(struct intel_gmbus *bus)
  75. {
  76. struct drm_i915_private *dev_priv = bus->dev_priv;
  77. struct drm_device *dev = dev_priv->dev;
  78. u32 reserved = 0;
  79. /* On most chips, these bits must be preserved in software. */
  80. if (!IS_I830(dev) && !IS_845G(dev))
  81. reserved = I915_READ_NOTRACE(bus->gpio_reg) &
  82. (GPIO_DATA_PULLUP_DISABLE |
  83. GPIO_CLOCK_PULLUP_DISABLE);
  84. return reserved;
  85. }
  86. static int get_clock(void *data)
  87. {
  88. struct intel_gmbus *bus = data;
  89. struct drm_i915_private *dev_priv = bus->dev_priv;
  90. u32 reserved = get_reserved(bus);
  91. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_CLOCK_DIR_MASK);
  92. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  93. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_CLOCK_VAL_IN) != 0;
  94. }
  95. static int get_data(void *data)
  96. {
  97. struct intel_gmbus *bus = data;
  98. struct drm_i915_private *dev_priv = bus->dev_priv;
  99. u32 reserved = get_reserved(bus);
  100. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_DATA_DIR_MASK);
  101. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  102. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_DATA_VAL_IN) != 0;
  103. }
  104. static void set_clock(void *data, int state_high)
  105. {
  106. struct intel_gmbus *bus = data;
  107. struct drm_i915_private *dev_priv = bus->dev_priv;
  108. u32 reserved = get_reserved(bus);
  109. u32 clock_bits;
  110. if (state_high)
  111. clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
  112. else
  113. clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
  114. GPIO_CLOCK_VAL_MASK;
  115. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | clock_bits);
  116. POSTING_READ(bus->gpio_reg);
  117. }
  118. static void set_data(void *data, int state_high)
  119. {
  120. struct intel_gmbus *bus = data;
  121. struct drm_i915_private *dev_priv = bus->dev_priv;
  122. u32 reserved = get_reserved(bus);
  123. u32 data_bits;
  124. if (state_high)
  125. data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
  126. else
  127. data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
  128. GPIO_DATA_VAL_MASK;
  129. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | data_bits);
  130. POSTING_READ(bus->gpio_reg);
  131. }
  132. static int
  133. intel_gpio_pre_xfer(struct i2c_adapter *adapter)
  134. {
  135. struct intel_gmbus *bus = container_of(adapter,
  136. struct intel_gmbus,
  137. adapter);
  138. struct drm_i915_private *dev_priv = bus->dev_priv;
  139. intel_i2c_reset(dev_priv->dev);
  140. intel_i2c_quirk_set(dev_priv, true);
  141. set_data(bus, 1);
  142. set_clock(bus, 1);
  143. udelay(I2C_RISEFALL_TIME);
  144. return 0;
  145. }
  146. static void
  147. intel_gpio_post_xfer(struct i2c_adapter *adapter)
  148. {
  149. struct intel_gmbus *bus = container_of(adapter,
  150. struct intel_gmbus,
  151. adapter);
  152. struct drm_i915_private *dev_priv = bus->dev_priv;
  153. set_data(bus, 1);
  154. set_clock(bus, 1);
  155. intel_i2c_quirk_set(dev_priv, false);
  156. }
  157. static void
  158. intel_gpio_setup(struct intel_gmbus *bus, u32 pin)
  159. {
  160. struct drm_i915_private *dev_priv = bus->dev_priv;
  161. struct i2c_algo_bit_data *algo;
  162. algo = &bus->bit_algo;
  163. /* -1 to map pin pair to gmbus index */
  164. bus->gpio_reg = dev_priv->gpio_mmio_base + gmbus_ports[pin - 1].reg;
  165. bus->adapter.algo_data = algo;
  166. algo->setsda = set_data;
  167. algo->setscl = set_clock;
  168. algo->getsda = get_data;
  169. algo->getscl = get_clock;
  170. algo->pre_xfer = intel_gpio_pre_xfer;
  171. algo->post_xfer = intel_gpio_post_xfer;
  172. algo->udelay = I2C_RISEFALL_TIME;
  173. algo->timeout = usecs_to_jiffies(2200);
  174. algo->data = bus;
  175. }
  176. static int
  177. gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
  178. u32 gmbus1_index)
  179. {
  180. int reg_offset = dev_priv->gpio_mmio_base;
  181. u16 len = msg->len;
  182. u8 *buf = msg->buf;
  183. I915_WRITE(GMBUS1 + reg_offset,
  184. gmbus1_index |
  185. GMBUS_CYCLE_WAIT |
  186. (len << GMBUS_BYTE_COUNT_SHIFT) |
  187. (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) |
  188. GMBUS_SLAVE_READ | GMBUS_SW_RDY);
  189. while (len) {
  190. int ret;
  191. u32 val, loop = 0;
  192. u32 gmbus2;
  193. ret = wait_for((gmbus2 = I915_READ(GMBUS2 + reg_offset)) &
  194. (GMBUS_SATOER | GMBUS_HW_RDY),
  195. 50);
  196. if (ret)
  197. return -ETIMEDOUT;
  198. if (gmbus2 & GMBUS_SATOER)
  199. return -ENXIO;
  200. val = I915_READ(GMBUS3 + reg_offset);
  201. do {
  202. *buf++ = val & 0xff;
  203. val >>= 8;
  204. } while (--len && ++loop < 4);
  205. }
  206. return 0;
  207. }
  208. static int
  209. gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg)
  210. {
  211. int reg_offset = dev_priv->gpio_mmio_base;
  212. u16 len = msg->len;
  213. u8 *buf = msg->buf;
  214. u32 val, loop;
  215. val = loop = 0;
  216. while (len && loop < 4) {
  217. val |= *buf++ << (8 * loop++);
  218. len -= 1;
  219. }
  220. I915_WRITE(GMBUS3 + reg_offset, val);
  221. I915_WRITE(GMBUS1 + reg_offset,
  222. GMBUS_CYCLE_WAIT |
  223. (msg->len << GMBUS_BYTE_COUNT_SHIFT) |
  224. (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) |
  225. GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
  226. while (len) {
  227. int ret;
  228. u32 gmbus2;
  229. val = loop = 0;
  230. do {
  231. val |= *buf++ << (8 * loop);
  232. } while (--len && ++loop < 4);
  233. I915_WRITE(GMBUS3 + reg_offset, val);
  234. ret = wait_for((gmbus2 = I915_READ(GMBUS2 + reg_offset)) &
  235. (GMBUS_SATOER | GMBUS_HW_RDY),
  236. 50);
  237. if (ret)
  238. return -ETIMEDOUT;
  239. if (gmbus2 & GMBUS_SATOER)
  240. return -ENXIO;
  241. }
  242. return 0;
  243. }
  244. /*
  245. * The gmbus controller can combine a 1 or 2 byte write with a read that
  246. * immediately follows it by using an "INDEX" cycle.
  247. */
  248. static bool
  249. gmbus_is_index_read(struct i2c_msg *msgs, int i, int num)
  250. {
  251. return (i + 1 < num &&
  252. !(msgs[i].flags & I2C_M_RD) && msgs[i].len <= 2 &&
  253. (msgs[i + 1].flags & I2C_M_RD));
  254. }
  255. static int
  256. gmbus_xfer_index_read(struct drm_i915_private *dev_priv, struct i2c_msg *msgs)
  257. {
  258. int reg_offset = dev_priv->gpio_mmio_base;
  259. u32 gmbus1_index = 0;
  260. u32 gmbus5 = 0;
  261. int ret;
  262. if (msgs[0].len == 2)
  263. gmbus5 = GMBUS_2BYTE_INDEX_EN |
  264. msgs[0].buf[1] | (msgs[0].buf[0] << 8);
  265. if (msgs[0].len == 1)
  266. gmbus1_index = GMBUS_CYCLE_INDEX |
  267. (msgs[0].buf[0] << GMBUS_SLAVE_INDEX_SHIFT);
  268. /* GMBUS5 holds 16-bit index */
  269. if (gmbus5)
  270. I915_WRITE(GMBUS5 + reg_offset, gmbus5);
  271. ret = gmbus_xfer_read(dev_priv, &msgs[1], gmbus1_index);
  272. /* Clear GMBUS5 after each index transfer */
  273. if (gmbus5)
  274. I915_WRITE(GMBUS5 + reg_offset, 0);
  275. return ret;
  276. }
  277. static int
  278. gmbus_xfer(struct i2c_adapter *adapter,
  279. struct i2c_msg *msgs,
  280. int num)
  281. {
  282. struct intel_gmbus *bus = container_of(adapter,
  283. struct intel_gmbus,
  284. adapter);
  285. struct drm_i915_private *dev_priv = bus->dev_priv;
  286. int i, reg_offset;
  287. int ret = 0;
  288. mutex_lock(&dev_priv->gmbus_mutex);
  289. if (bus->force_bit) {
  290. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  291. goto out;
  292. }
  293. reg_offset = dev_priv->gpio_mmio_base;
  294. I915_WRITE(GMBUS0 + reg_offset, bus->reg0);
  295. for (i = 0; i < num; i++) {
  296. u32 gmbus2;
  297. if (gmbus_is_index_read(msgs, i, num)) {
  298. ret = gmbus_xfer_index_read(dev_priv, &msgs[i]);
  299. i += 1; /* set i to the index of the read xfer */
  300. } else if (msgs[i].flags & I2C_M_RD) {
  301. ret = gmbus_xfer_read(dev_priv, &msgs[i], 0);
  302. } else {
  303. ret = gmbus_xfer_write(dev_priv, &msgs[i]);
  304. }
  305. if (ret == -ETIMEDOUT)
  306. goto timeout;
  307. if (ret == -ENXIO)
  308. goto clear_err;
  309. ret = wait_for((gmbus2 = I915_READ(GMBUS2 + reg_offset)) &
  310. (GMBUS_SATOER | GMBUS_HW_WAIT_PHASE),
  311. 50);
  312. if (ret)
  313. goto timeout;
  314. if (gmbus2 & GMBUS_SATOER)
  315. goto clear_err;
  316. }
  317. /* Generate a STOP condition on the bus. Note that gmbus can't generata
  318. * a STOP on the very first cycle. To simplify the code we
  319. * unconditionally generate the STOP condition with an additional gmbus
  320. * cycle. */
  321. I915_WRITE(GMBUS1 + reg_offset, GMBUS_CYCLE_STOP | GMBUS_SW_RDY);
  322. /* Mark the GMBUS interface as disabled after waiting for idle.
  323. * We will re-enable it at the start of the next xfer,
  324. * till then let it sleep.
  325. */
  326. if (wait_for((I915_READ(GMBUS2 + reg_offset) & GMBUS_ACTIVE) == 0,
  327. 10)) {
  328. DRM_DEBUG_KMS("GMBUS [%s] timed out waiting for idle\n",
  329. adapter->name);
  330. ret = -ETIMEDOUT;
  331. }
  332. I915_WRITE(GMBUS0 + reg_offset, 0);
  333. ret = ret ?: i;
  334. goto out;
  335. clear_err:
  336. /*
  337. * Wait for bus to IDLE before clearing NAK.
  338. * If we clear the NAK while bus is still active, then it will stay
  339. * active and the next transaction may fail.
  340. *
  341. * If no ACK is received during the address phase of a transaction, the
  342. * adapter must report -ENXIO. It is not clear what to return if no ACK
  343. * is received at other times. But we have to be careful to not return
  344. * spurious -ENXIO because that will prevent i2c and drm edid functions
  345. * from retrying. So return -ENXIO only when gmbus properly quiescents -
  346. * timing out seems to happen when there _is_ a ddc chip present, but
  347. * it's slow responding and only answers on the 2nd retry.
  348. */
  349. ret = -ENXIO;
  350. if (wait_for((I915_READ(GMBUS2 + reg_offset) & GMBUS_ACTIVE) == 0,
  351. 10)) {
  352. DRM_DEBUG_KMS("GMBUS [%s] timed out after NAK\n",
  353. adapter->name);
  354. ret = -ETIMEDOUT;
  355. }
  356. /* Toggle the Software Clear Interrupt bit. This has the effect
  357. * of resetting the GMBUS controller and so clearing the
  358. * BUS_ERROR raised by the slave's NAK.
  359. */
  360. I915_WRITE(GMBUS1 + reg_offset, GMBUS_SW_CLR_INT);
  361. I915_WRITE(GMBUS1 + reg_offset, 0);
  362. I915_WRITE(GMBUS0 + reg_offset, 0);
  363. DRM_DEBUG_KMS("GMBUS [%s] NAK for addr: %04x %c(%d)\n",
  364. adapter->name, msgs[i].addr,
  365. (msgs[i].flags & I2C_M_RD) ? 'r' : 'w', msgs[i].len);
  366. goto out;
  367. timeout:
  368. DRM_INFO("GMBUS [%s] timed out, falling back to bit banging on pin %d\n",
  369. bus->adapter.name, bus->reg0 & 0xff);
  370. I915_WRITE(GMBUS0 + reg_offset, 0);
  371. /* Hardware may not support GMBUS over these pins? Try GPIO bitbanging instead. */
  372. bus->force_bit = 1;
  373. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  374. out:
  375. mutex_unlock(&dev_priv->gmbus_mutex);
  376. return ret;
  377. }
  378. static u32 gmbus_func(struct i2c_adapter *adapter)
  379. {
  380. return i2c_bit_algo.functionality(adapter) &
  381. (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  382. /* I2C_FUNC_10BIT_ADDR | */
  383. I2C_FUNC_SMBUS_READ_BLOCK_DATA |
  384. I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
  385. }
  386. static const struct i2c_algorithm gmbus_algorithm = {
  387. .master_xfer = gmbus_xfer,
  388. .functionality = gmbus_func
  389. };
  390. /**
  391. * intel_gmbus_setup - instantiate all Intel i2c GMBuses
  392. * @dev: DRM device
  393. */
  394. int intel_setup_gmbus(struct drm_device *dev)
  395. {
  396. struct drm_i915_private *dev_priv = dev->dev_private;
  397. int ret, i;
  398. if (HAS_PCH_SPLIT(dev))
  399. dev_priv->gpio_mmio_base = PCH_GPIOA - GPIOA;
  400. else
  401. dev_priv->gpio_mmio_base = 0;
  402. mutex_init(&dev_priv->gmbus_mutex);
  403. for (i = 0; i < GMBUS_NUM_PORTS; i++) {
  404. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  405. u32 port = i + 1; /* +1 to map gmbus index to pin pair */
  406. bus->adapter.owner = THIS_MODULE;
  407. bus->adapter.class = I2C_CLASS_DDC;
  408. snprintf(bus->adapter.name,
  409. sizeof(bus->adapter.name),
  410. "i915 gmbus %s",
  411. gmbus_ports[i].name);
  412. bus->adapter.dev.parent = &dev->pdev->dev;
  413. bus->dev_priv = dev_priv;
  414. bus->adapter.algo = &gmbus_algorithm;
  415. /* By default use a conservative clock rate */
  416. bus->reg0 = port | GMBUS_RATE_100KHZ;
  417. /* gmbus seems to be broken on i830 */
  418. if (IS_I830(dev))
  419. bus->force_bit = 1;
  420. intel_gpio_setup(bus, port);
  421. ret = i2c_add_adapter(&bus->adapter);
  422. if (ret)
  423. goto err;
  424. }
  425. intel_i2c_reset(dev_priv->dev);
  426. return 0;
  427. err:
  428. while (--i) {
  429. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  430. i2c_del_adapter(&bus->adapter);
  431. }
  432. return ret;
  433. }
  434. struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv,
  435. unsigned port)
  436. {
  437. WARN_ON(!intel_gmbus_is_port_valid(port));
  438. /* -1 to map pin pair to gmbus index */
  439. return (intel_gmbus_is_port_valid(port)) ?
  440. &dev_priv->gmbus[port - 1].adapter : NULL;
  441. }
  442. void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
  443. {
  444. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  445. bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
  446. }
  447. void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
  448. {
  449. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  450. bus->force_bit += force_bit ? 1 : -1;
  451. DRM_DEBUG_KMS("%sabling bit-banging on %s. force bit now %d\n",
  452. force_bit ? "en" : "dis", adapter->name,
  453. bus->force_bit);
  454. }
  455. void intel_teardown_gmbus(struct drm_device *dev)
  456. {
  457. struct drm_i915_private *dev_priv = dev->dev_private;
  458. int i;
  459. for (i = 0; i < GMBUS_NUM_PORTS; i++) {
  460. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  461. i2c_del_adapter(&bus->adapter);
  462. }
  463. }