i915_gem_context.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533
  1. /*
  2. * Copyright © 2011-2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Ben Widawsky <ben@bwidawsk.net>
  25. *
  26. */
  27. /*
  28. * This file implements HW context support. On gen5+ a HW context consists of an
  29. * opaque GPU object which is referenced at times of context saves and restores.
  30. * With RC6 enabled, the context is also referenced as the GPU enters and exists
  31. * from RC6 (GPU has it's own internal power context, except on gen5). Though
  32. * something like a context does exist for the media ring, the code only
  33. * supports contexts for the render ring.
  34. *
  35. * In software, there is a distinction between contexts created by the user,
  36. * and the default HW context. The default HW context is used by GPU clients
  37. * that do not request setup of their own hardware context. The default
  38. * context's state is never restored to help prevent programming errors. This
  39. * would happen if a client ran and piggy-backed off another clients GPU state.
  40. * The default context only exists to give the GPU some offset to load as the
  41. * current to invoke a save of the context we actually care about. In fact, the
  42. * code could likely be constructed, albeit in a more complicated fashion, to
  43. * never use the default context, though that limits the driver's ability to
  44. * swap out, and/or destroy other contexts.
  45. *
  46. * All other contexts are created as a request by the GPU client. These contexts
  47. * store GPU state, and thus allow GPU clients to not re-emit state (and
  48. * potentially query certain state) at any time. The kernel driver makes
  49. * certain that the appropriate commands are inserted.
  50. *
  51. * The context life cycle is semi-complicated in that context BOs may live
  52. * longer than the context itself because of the way the hardware, and object
  53. * tracking works. Below is a very crude representation of the state machine
  54. * describing the context life.
  55. * refcount pincount active
  56. * S0: initial state 0 0 0
  57. * S1: context created 1 0 0
  58. * S2: context is currently running 2 1 X
  59. * S3: GPU referenced, but not current 2 0 1
  60. * S4: context is current, but destroyed 1 1 0
  61. * S5: like S3, but destroyed 1 0 1
  62. *
  63. * The most common (but not all) transitions:
  64. * S0->S1: client creates a context
  65. * S1->S2: client submits execbuf with context
  66. * S2->S3: other clients submits execbuf with context
  67. * S3->S1: context object was retired
  68. * S3->S2: clients submits another execbuf
  69. * S2->S4: context destroy called with current context
  70. * S3->S5->S0: destroy path
  71. * S4->S5->S0: destroy path on current context
  72. *
  73. * There are two confusing terms used above:
  74. * The "current context" means the context which is currently running on the
  75. * GPU. The GPU has loaded it's state already and has stored away the gtt
  76. * offset of the BO. The GPU is not actively referencing the data at this
  77. * offset, but it will on the next context switch. The only way to avoid this
  78. * is to do a GPU reset.
  79. *
  80. * An "active context' is one which was previously the "current context" and is
  81. * on the active list waiting for the next context switch to occur. Until this
  82. * happens, the object must remain at the same gtt offset. It is therefore
  83. * possible to destroy a context, but it is still active.
  84. *
  85. */
  86. #include <drm/drmP.h>
  87. #include <drm/i915_drm.h>
  88. #include "i915_drv.h"
  89. /* This is a HW constraint. The value below is the largest known requirement
  90. * I've seen in a spec to date, and that was a workaround for a non-shipping
  91. * part. It should be safe to decrease this, but it's more future proof as is.
  92. */
  93. #define CONTEXT_ALIGN (64<<10)
  94. static struct i915_hw_context *
  95. i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
  96. static int do_switch(struct i915_hw_context *to);
  97. static int get_context_size(struct drm_device *dev)
  98. {
  99. struct drm_i915_private *dev_priv = dev->dev_private;
  100. int ret;
  101. u32 reg;
  102. switch (INTEL_INFO(dev)->gen) {
  103. case 6:
  104. reg = I915_READ(CXT_SIZE);
  105. ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
  106. break;
  107. case 7:
  108. reg = I915_READ(GEN7_CXT_SIZE);
  109. if (IS_HASWELL(dev))
  110. ret = HSW_CXT_TOTAL_SIZE(reg) * 64;
  111. else
  112. ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
  113. break;
  114. default:
  115. BUG();
  116. }
  117. return ret;
  118. }
  119. static void do_destroy(struct i915_hw_context *ctx)
  120. {
  121. struct drm_device *dev = ctx->obj->base.dev;
  122. struct drm_i915_private *dev_priv = dev->dev_private;
  123. if (ctx->file_priv)
  124. idr_remove(&ctx->file_priv->context_idr, ctx->id);
  125. else
  126. BUG_ON(ctx != dev_priv->ring[RCS].default_context);
  127. drm_gem_object_unreference(&ctx->obj->base);
  128. kfree(ctx);
  129. }
  130. static struct i915_hw_context *
  131. create_hw_context(struct drm_device *dev,
  132. struct drm_i915_file_private *file_priv)
  133. {
  134. struct drm_i915_private *dev_priv = dev->dev_private;
  135. struct i915_hw_context *ctx;
  136. int ret, id;
  137. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  138. if (ctx == NULL)
  139. return ERR_PTR(-ENOMEM);
  140. ctx->obj = i915_gem_alloc_object(dev, dev_priv->hw_context_size);
  141. if (ctx->obj == NULL) {
  142. kfree(ctx);
  143. DRM_DEBUG_DRIVER("Context object allocated failed\n");
  144. return ERR_PTR(-ENOMEM);
  145. }
  146. /* The ring associated with the context object is handled by the normal
  147. * object tracking code. We give an initial ring value simple to pass an
  148. * assertion in the context switch code.
  149. */
  150. ctx->ring = &dev_priv->ring[RCS];
  151. /* Default context will never have a file_priv */
  152. if (file_priv == NULL)
  153. return ctx;
  154. ctx->file_priv = file_priv;
  155. again:
  156. if (idr_pre_get(&file_priv->context_idr, GFP_KERNEL) == 0) {
  157. ret = -ENOMEM;
  158. DRM_DEBUG_DRIVER("idr allocation failed\n");
  159. goto err_out;
  160. }
  161. ret = idr_get_new_above(&file_priv->context_idr, ctx,
  162. DEFAULT_CONTEXT_ID + 1, &id);
  163. if (ret == 0)
  164. ctx->id = id;
  165. if (ret == -EAGAIN)
  166. goto again;
  167. else if (ret)
  168. goto err_out;
  169. return ctx;
  170. err_out:
  171. do_destroy(ctx);
  172. return ERR_PTR(ret);
  173. }
  174. static inline bool is_default_context(struct i915_hw_context *ctx)
  175. {
  176. return (ctx == ctx->ring->default_context);
  177. }
  178. /**
  179. * The default context needs to exist per ring that uses contexts. It stores the
  180. * context state of the GPU for applications that don't utilize HW contexts, as
  181. * well as an idle case.
  182. */
  183. static int create_default_context(struct drm_i915_private *dev_priv)
  184. {
  185. struct i915_hw_context *ctx;
  186. int ret;
  187. BUG_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
  188. ctx = create_hw_context(dev_priv->dev, NULL);
  189. if (IS_ERR(ctx))
  190. return PTR_ERR(ctx);
  191. /* We may need to do things with the shrinker which require us to
  192. * immediately switch back to the default context. This can cause a
  193. * problem as pinning the default context also requires GTT space which
  194. * may not be available. To avoid this we always pin the
  195. * default context.
  196. */
  197. dev_priv->ring[RCS].default_context = ctx;
  198. ret = i915_gem_object_pin(ctx->obj, CONTEXT_ALIGN, false, false);
  199. if (ret)
  200. goto err_destroy;
  201. ret = do_switch(ctx);
  202. if (ret)
  203. goto err_unpin;
  204. DRM_DEBUG_DRIVER("Default HW context loaded\n");
  205. return 0;
  206. err_unpin:
  207. i915_gem_object_unpin(ctx->obj);
  208. err_destroy:
  209. do_destroy(ctx);
  210. return ret;
  211. }
  212. void i915_gem_context_init(struct drm_device *dev)
  213. {
  214. struct drm_i915_private *dev_priv = dev->dev_private;
  215. uint32_t ctx_size;
  216. if (!HAS_HW_CONTEXTS(dev)) {
  217. dev_priv->hw_contexts_disabled = true;
  218. return;
  219. }
  220. /* If called from reset, or thaw... we've been here already */
  221. if (dev_priv->hw_contexts_disabled ||
  222. dev_priv->ring[RCS].default_context)
  223. return;
  224. ctx_size = get_context_size(dev);
  225. dev_priv->hw_context_size = get_context_size(dev);
  226. dev_priv->hw_context_size = round_up(dev_priv->hw_context_size, 4096);
  227. if (ctx_size <= 0 || ctx_size > (1<<20)) {
  228. dev_priv->hw_contexts_disabled = true;
  229. return;
  230. }
  231. if (create_default_context(dev_priv)) {
  232. dev_priv->hw_contexts_disabled = true;
  233. return;
  234. }
  235. DRM_DEBUG_DRIVER("HW context support initialized\n");
  236. }
  237. void i915_gem_context_fini(struct drm_device *dev)
  238. {
  239. struct drm_i915_private *dev_priv = dev->dev_private;
  240. if (dev_priv->hw_contexts_disabled)
  241. return;
  242. /* The only known way to stop the gpu from accessing the hw context is
  243. * to reset it. Do this as the very last operation to avoid confusing
  244. * other code, leading to spurious errors. */
  245. intel_gpu_reset(dev);
  246. i915_gem_object_unpin(dev_priv->ring[RCS].default_context->obj);
  247. do_destroy(dev_priv->ring[RCS].default_context);
  248. }
  249. static int context_idr_cleanup(int id, void *p, void *data)
  250. {
  251. struct i915_hw_context *ctx = p;
  252. BUG_ON(id == DEFAULT_CONTEXT_ID);
  253. do_destroy(ctx);
  254. return 0;
  255. }
  256. void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
  257. {
  258. struct drm_i915_file_private *file_priv = file->driver_priv;
  259. mutex_lock(&dev->struct_mutex);
  260. idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
  261. idr_destroy(&file_priv->context_idr);
  262. mutex_unlock(&dev->struct_mutex);
  263. }
  264. static struct i915_hw_context *
  265. i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
  266. {
  267. return (struct i915_hw_context *)idr_find(&file_priv->context_idr, id);
  268. }
  269. static inline int
  270. mi_set_context(struct intel_ring_buffer *ring,
  271. struct i915_hw_context *new_context,
  272. u32 hw_flags)
  273. {
  274. int ret;
  275. /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
  276. * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
  277. * explicitly, so we rely on the value at ring init, stored in
  278. * itlb_before_ctx_switch.
  279. */
  280. if (IS_GEN6(ring->dev) && ring->itlb_before_ctx_switch) {
  281. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
  282. if (ret)
  283. return ret;
  284. }
  285. ret = intel_ring_begin(ring, 6);
  286. if (ret)
  287. return ret;
  288. if (IS_GEN7(ring->dev))
  289. intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
  290. else
  291. intel_ring_emit(ring, MI_NOOP);
  292. intel_ring_emit(ring, MI_NOOP);
  293. intel_ring_emit(ring, MI_SET_CONTEXT);
  294. intel_ring_emit(ring, new_context->obj->gtt_offset |
  295. MI_MM_SPACE_GTT |
  296. MI_SAVE_EXT_STATE_EN |
  297. MI_RESTORE_EXT_STATE_EN |
  298. hw_flags);
  299. /* w/a: MI_SET_CONTEXT must always be followed by MI_NOOP */
  300. intel_ring_emit(ring, MI_NOOP);
  301. if (IS_GEN7(ring->dev))
  302. intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
  303. else
  304. intel_ring_emit(ring, MI_NOOP);
  305. intel_ring_advance(ring);
  306. return ret;
  307. }
  308. static int do_switch(struct i915_hw_context *to)
  309. {
  310. struct intel_ring_buffer *ring = to->ring;
  311. struct drm_i915_gem_object *from_obj = ring->last_context_obj;
  312. u32 hw_flags = 0;
  313. int ret;
  314. BUG_ON(from_obj != NULL && from_obj->pin_count == 0);
  315. if (from_obj == to->obj)
  316. return 0;
  317. ret = i915_gem_object_pin(to->obj, CONTEXT_ALIGN, false, false);
  318. if (ret)
  319. return ret;
  320. /* Clear this page out of any CPU caches for coherent swap-in/out. Note
  321. * that thanks to write = false in this call and us not setting any gpu
  322. * write domains when putting a context object onto the active list
  323. * (when switching away from it), this won't block.
  324. * XXX: We need a real interface to do this instead of trickery. */
  325. ret = i915_gem_object_set_to_gtt_domain(to->obj, false);
  326. if (ret) {
  327. i915_gem_object_unpin(to->obj);
  328. return ret;
  329. }
  330. if (!to->obj->has_global_gtt_mapping)
  331. i915_gem_gtt_bind_object(to->obj, to->obj->cache_level);
  332. if (!to->is_initialized || is_default_context(to))
  333. hw_flags |= MI_RESTORE_INHIBIT;
  334. else if (WARN_ON_ONCE(from_obj == to->obj)) /* not yet expected */
  335. hw_flags |= MI_FORCE_RESTORE;
  336. ret = mi_set_context(ring, to, hw_flags);
  337. if (ret) {
  338. i915_gem_object_unpin(to->obj);
  339. return ret;
  340. }
  341. /* The backing object for the context is done after switching to the
  342. * *next* context. Therefore we cannot retire the previous context until
  343. * the next context has already started running. In fact, the below code
  344. * is a bit suboptimal because the retiring can occur simply after the
  345. * MI_SET_CONTEXT instead of when the next seqno has completed.
  346. */
  347. if (from_obj != NULL) {
  348. from_obj->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
  349. i915_gem_object_move_to_active(from_obj, ring);
  350. /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
  351. * whole damn pipeline, we don't need to explicitly mark the
  352. * object dirty. The only exception is that the context must be
  353. * correct in case the object gets swapped out. Ideally we'd be
  354. * able to defer doing this until we know the object would be
  355. * swapped, but there is no way to do that yet.
  356. */
  357. from_obj->dirty = 1;
  358. BUG_ON(from_obj->ring != ring);
  359. i915_gem_object_unpin(from_obj);
  360. drm_gem_object_unreference(&from_obj->base);
  361. }
  362. drm_gem_object_reference(&to->obj->base);
  363. ring->last_context_obj = to->obj;
  364. to->is_initialized = true;
  365. return 0;
  366. }
  367. /**
  368. * i915_switch_context() - perform a GPU context switch.
  369. * @ring: ring for which we'll execute the context switch
  370. * @file_priv: file_priv associated with the context, may be NULL
  371. * @id: context id number
  372. * @seqno: sequence number by which the new context will be switched to
  373. * @flags:
  374. *
  375. * The context life cycle is simple. The context refcount is incremented and
  376. * decremented by 1 and create and destroy. If the context is in use by the GPU,
  377. * it will have a refoucnt > 1. This allows us to destroy the context abstract
  378. * object while letting the normal object tracking destroy the backing BO.
  379. */
  380. int i915_switch_context(struct intel_ring_buffer *ring,
  381. struct drm_file *file,
  382. int to_id)
  383. {
  384. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  385. struct i915_hw_context *to;
  386. if (dev_priv->hw_contexts_disabled)
  387. return 0;
  388. if (ring != &dev_priv->ring[RCS])
  389. return 0;
  390. if (to_id == DEFAULT_CONTEXT_ID) {
  391. to = ring->default_context;
  392. } else {
  393. if (file == NULL)
  394. return -EINVAL;
  395. to = i915_gem_context_get(file->driver_priv, to_id);
  396. if (to == NULL)
  397. return -ENOENT;
  398. }
  399. return do_switch(to);
  400. }
  401. int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
  402. struct drm_file *file)
  403. {
  404. struct drm_i915_private *dev_priv = dev->dev_private;
  405. struct drm_i915_gem_context_create *args = data;
  406. struct drm_i915_file_private *file_priv = file->driver_priv;
  407. struct i915_hw_context *ctx;
  408. int ret;
  409. if (!(dev->driver->driver_features & DRIVER_GEM))
  410. return -ENODEV;
  411. if (dev_priv->hw_contexts_disabled)
  412. return -ENODEV;
  413. ret = i915_mutex_lock_interruptible(dev);
  414. if (ret)
  415. return ret;
  416. ctx = create_hw_context(dev, file_priv);
  417. mutex_unlock(&dev->struct_mutex);
  418. if (IS_ERR(ctx))
  419. return PTR_ERR(ctx);
  420. args->ctx_id = ctx->id;
  421. DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
  422. return 0;
  423. }
  424. int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
  425. struct drm_file *file)
  426. {
  427. struct drm_i915_gem_context_destroy *args = data;
  428. struct drm_i915_file_private *file_priv = file->driver_priv;
  429. struct i915_hw_context *ctx;
  430. int ret;
  431. if (!(dev->driver->driver_features & DRIVER_GEM))
  432. return -ENODEV;
  433. ret = i915_mutex_lock_interruptible(dev);
  434. if (ret)
  435. return ret;
  436. ctx = i915_gem_context_get(file_priv, args->ctx_id);
  437. if (!ctx) {
  438. mutex_unlock(&dev->struct_mutex);
  439. return -ENOENT;
  440. }
  441. do_destroy(ctx);
  442. mutex_unlock(&dev->struct_mutex);
  443. DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
  444. return 0;
  445. }