i915_gem.c 109 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. *
  26. */
  27. #include <drm/drmP.h>
  28. #include <drm/i915_drm.h>
  29. #include "i915_drv.h"
  30. #include "i915_trace.h"
  31. #include "intel_drv.h"
  32. #include <linux/shmem_fs.h>
  33. #include <linux/slab.h>
  34. #include <linux/swap.h>
  35. #include <linux/pci.h>
  36. #include <linux/dma-buf.h>
  37. static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
  38. static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
  39. static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
  40. unsigned alignment,
  41. bool map_and_fenceable,
  42. bool nonblocking);
  43. static int i915_gem_phys_pwrite(struct drm_device *dev,
  44. struct drm_i915_gem_object *obj,
  45. struct drm_i915_gem_pwrite *args,
  46. struct drm_file *file);
  47. static void i915_gem_write_fence(struct drm_device *dev, int reg,
  48. struct drm_i915_gem_object *obj);
  49. static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
  50. struct drm_i915_fence_reg *fence,
  51. bool enable);
  52. static int i915_gem_inactive_shrink(struct shrinker *shrinker,
  53. struct shrink_control *sc);
  54. static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
  55. static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
  56. static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
  57. static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
  58. {
  59. if (obj->tiling_mode)
  60. i915_gem_release_mmap(obj);
  61. /* As we do not have an associated fence register, we will force
  62. * a tiling change if we ever need to acquire one.
  63. */
  64. obj->fence_dirty = false;
  65. obj->fence_reg = I915_FENCE_REG_NONE;
  66. }
  67. /* some bookkeeping */
  68. static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
  69. size_t size)
  70. {
  71. dev_priv->mm.object_count++;
  72. dev_priv->mm.object_memory += size;
  73. }
  74. static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
  75. size_t size)
  76. {
  77. dev_priv->mm.object_count--;
  78. dev_priv->mm.object_memory -= size;
  79. }
  80. static int
  81. i915_gem_wait_for_error(struct drm_device *dev)
  82. {
  83. struct drm_i915_private *dev_priv = dev->dev_private;
  84. struct completion *x = &dev_priv->error_completion;
  85. unsigned long flags;
  86. int ret;
  87. if (!atomic_read(&dev_priv->mm.wedged))
  88. return 0;
  89. /*
  90. * Only wait 10 seconds for the gpu reset to complete to avoid hanging
  91. * userspace. If it takes that long something really bad is going on and
  92. * we should simply try to bail out and fail as gracefully as possible.
  93. */
  94. ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
  95. if (ret == 0) {
  96. DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
  97. return -EIO;
  98. } else if (ret < 0) {
  99. return ret;
  100. }
  101. if (atomic_read(&dev_priv->mm.wedged)) {
  102. /* GPU is hung, bump the completion count to account for
  103. * the token we just consumed so that we never hit zero and
  104. * end up waiting upon a subsequent completion event that
  105. * will never happen.
  106. */
  107. spin_lock_irqsave(&x->wait.lock, flags);
  108. x->done++;
  109. spin_unlock_irqrestore(&x->wait.lock, flags);
  110. }
  111. return 0;
  112. }
  113. int i915_mutex_lock_interruptible(struct drm_device *dev)
  114. {
  115. int ret;
  116. ret = i915_gem_wait_for_error(dev);
  117. if (ret)
  118. return ret;
  119. ret = mutex_lock_interruptible(&dev->struct_mutex);
  120. if (ret)
  121. return ret;
  122. WARN_ON(i915_verify_lists(dev));
  123. return 0;
  124. }
  125. static inline bool
  126. i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
  127. {
  128. return obj->gtt_space && !obj->active;
  129. }
  130. int
  131. i915_gem_init_ioctl(struct drm_device *dev, void *data,
  132. struct drm_file *file)
  133. {
  134. struct drm_i915_gem_init *args = data;
  135. if (drm_core_check_feature(dev, DRIVER_MODESET))
  136. return -ENODEV;
  137. if (args->gtt_start >= args->gtt_end ||
  138. (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
  139. return -EINVAL;
  140. /* GEM with user mode setting was never supported on ilk and later. */
  141. if (INTEL_INFO(dev)->gen >= 5)
  142. return -ENODEV;
  143. mutex_lock(&dev->struct_mutex);
  144. i915_gem_init_global_gtt(dev, args->gtt_start,
  145. args->gtt_end, args->gtt_end);
  146. mutex_unlock(&dev->struct_mutex);
  147. return 0;
  148. }
  149. int
  150. i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  151. struct drm_file *file)
  152. {
  153. struct drm_i915_private *dev_priv = dev->dev_private;
  154. struct drm_i915_gem_get_aperture *args = data;
  155. struct drm_i915_gem_object *obj;
  156. size_t pinned;
  157. pinned = 0;
  158. mutex_lock(&dev->struct_mutex);
  159. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
  160. if (obj->pin_count)
  161. pinned += obj->gtt_space->size;
  162. mutex_unlock(&dev->struct_mutex);
  163. args->aper_size = dev_priv->mm.gtt_total;
  164. args->aper_available_size = args->aper_size - pinned;
  165. return 0;
  166. }
  167. static int
  168. i915_gem_create(struct drm_file *file,
  169. struct drm_device *dev,
  170. uint64_t size,
  171. uint32_t *handle_p)
  172. {
  173. struct drm_i915_gem_object *obj;
  174. int ret;
  175. u32 handle;
  176. size = roundup(size, PAGE_SIZE);
  177. if (size == 0)
  178. return -EINVAL;
  179. /* Allocate the new object */
  180. obj = i915_gem_alloc_object(dev, size);
  181. if (obj == NULL)
  182. return -ENOMEM;
  183. ret = drm_gem_handle_create(file, &obj->base, &handle);
  184. if (ret) {
  185. drm_gem_object_release(&obj->base);
  186. i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
  187. kfree(obj);
  188. return ret;
  189. }
  190. /* drop reference from allocate - handle holds it now */
  191. drm_gem_object_unreference(&obj->base);
  192. trace_i915_gem_object_create(obj);
  193. *handle_p = handle;
  194. return 0;
  195. }
  196. int
  197. i915_gem_dumb_create(struct drm_file *file,
  198. struct drm_device *dev,
  199. struct drm_mode_create_dumb *args)
  200. {
  201. /* have to work out size/pitch and return them */
  202. args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
  203. args->size = args->pitch * args->height;
  204. return i915_gem_create(file, dev,
  205. args->size, &args->handle);
  206. }
  207. int i915_gem_dumb_destroy(struct drm_file *file,
  208. struct drm_device *dev,
  209. uint32_t handle)
  210. {
  211. return drm_gem_handle_delete(file, handle);
  212. }
  213. /**
  214. * Creates a new mm object and returns a handle to it.
  215. */
  216. int
  217. i915_gem_create_ioctl(struct drm_device *dev, void *data,
  218. struct drm_file *file)
  219. {
  220. struct drm_i915_gem_create *args = data;
  221. return i915_gem_create(file, dev,
  222. args->size, &args->handle);
  223. }
  224. static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
  225. {
  226. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  227. return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
  228. obj->tiling_mode != I915_TILING_NONE;
  229. }
  230. static inline int
  231. __copy_to_user_swizzled(char __user *cpu_vaddr,
  232. const char *gpu_vaddr, int gpu_offset,
  233. int length)
  234. {
  235. int ret, cpu_offset = 0;
  236. while (length > 0) {
  237. int cacheline_end = ALIGN(gpu_offset + 1, 64);
  238. int this_length = min(cacheline_end - gpu_offset, length);
  239. int swizzled_gpu_offset = gpu_offset ^ 64;
  240. ret = __copy_to_user(cpu_vaddr + cpu_offset,
  241. gpu_vaddr + swizzled_gpu_offset,
  242. this_length);
  243. if (ret)
  244. return ret + length;
  245. cpu_offset += this_length;
  246. gpu_offset += this_length;
  247. length -= this_length;
  248. }
  249. return 0;
  250. }
  251. static inline int
  252. __copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
  253. const char __user *cpu_vaddr,
  254. int length)
  255. {
  256. int ret, cpu_offset = 0;
  257. while (length > 0) {
  258. int cacheline_end = ALIGN(gpu_offset + 1, 64);
  259. int this_length = min(cacheline_end - gpu_offset, length);
  260. int swizzled_gpu_offset = gpu_offset ^ 64;
  261. ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
  262. cpu_vaddr + cpu_offset,
  263. this_length);
  264. if (ret)
  265. return ret + length;
  266. cpu_offset += this_length;
  267. gpu_offset += this_length;
  268. length -= this_length;
  269. }
  270. return 0;
  271. }
  272. /* Per-page copy function for the shmem pread fastpath.
  273. * Flushes invalid cachelines before reading the target if
  274. * needs_clflush is set. */
  275. static int
  276. shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
  277. char __user *user_data,
  278. bool page_do_bit17_swizzling, bool needs_clflush)
  279. {
  280. char *vaddr;
  281. int ret;
  282. if (unlikely(page_do_bit17_swizzling))
  283. return -EINVAL;
  284. vaddr = kmap_atomic(page);
  285. if (needs_clflush)
  286. drm_clflush_virt_range(vaddr + shmem_page_offset,
  287. page_length);
  288. ret = __copy_to_user_inatomic(user_data,
  289. vaddr + shmem_page_offset,
  290. page_length);
  291. kunmap_atomic(vaddr);
  292. return ret ? -EFAULT : 0;
  293. }
  294. static void
  295. shmem_clflush_swizzled_range(char *addr, unsigned long length,
  296. bool swizzled)
  297. {
  298. if (unlikely(swizzled)) {
  299. unsigned long start = (unsigned long) addr;
  300. unsigned long end = (unsigned long) addr + length;
  301. /* For swizzling simply ensure that we always flush both
  302. * channels. Lame, but simple and it works. Swizzled
  303. * pwrite/pread is far from a hotpath - current userspace
  304. * doesn't use it at all. */
  305. start = round_down(start, 128);
  306. end = round_up(end, 128);
  307. drm_clflush_virt_range((void *)start, end - start);
  308. } else {
  309. drm_clflush_virt_range(addr, length);
  310. }
  311. }
  312. /* Only difference to the fast-path function is that this can handle bit17
  313. * and uses non-atomic copy and kmap functions. */
  314. static int
  315. shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
  316. char __user *user_data,
  317. bool page_do_bit17_swizzling, bool needs_clflush)
  318. {
  319. char *vaddr;
  320. int ret;
  321. vaddr = kmap(page);
  322. if (needs_clflush)
  323. shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
  324. page_length,
  325. page_do_bit17_swizzling);
  326. if (page_do_bit17_swizzling)
  327. ret = __copy_to_user_swizzled(user_data,
  328. vaddr, shmem_page_offset,
  329. page_length);
  330. else
  331. ret = __copy_to_user(user_data,
  332. vaddr + shmem_page_offset,
  333. page_length);
  334. kunmap(page);
  335. return ret ? - EFAULT : 0;
  336. }
  337. static int
  338. i915_gem_shmem_pread(struct drm_device *dev,
  339. struct drm_i915_gem_object *obj,
  340. struct drm_i915_gem_pread *args,
  341. struct drm_file *file)
  342. {
  343. char __user *user_data;
  344. ssize_t remain;
  345. loff_t offset;
  346. int shmem_page_offset, page_length, ret = 0;
  347. int obj_do_bit17_swizzling, page_do_bit17_swizzling;
  348. int hit_slowpath = 0;
  349. int prefaulted = 0;
  350. int needs_clflush = 0;
  351. struct scatterlist *sg;
  352. int i;
  353. user_data = (char __user *) (uintptr_t) args->data_ptr;
  354. remain = args->size;
  355. obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  356. if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
  357. /* If we're not in the cpu read domain, set ourself into the gtt
  358. * read domain and manually flush cachelines (if required). This
  359. * optimizes for the case when the gpu will dirty the data
  360. * anyway again before the next pread happens. */
  361. if (obj->cache_level == I915_CACHE_NONE)
  362. needs_clflush = 1;
  363. if (obj->gtt_space) {
  364. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  365. if (ret)
  366. return ret;
  367. }
  368. }
  369. ret = i915_gem_object_get_pages(obj);
  370. if (ret)
  371. return ret;
  372. i915_gem_object_pin_pages(obj);
  373. offset = args->offset;
  374. for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
  375. struct page *page;
  376. if (i < offset >> PAGE_SHIFT)
  377. continue;
  378. if (remain <= 0)
  379. break;
  380. /* Operation in this page
  381. *
  382. * shmem_page_offset = offset within page in shmem file
  383. * page_length = bytes to copy for this page
  384. */
  385. shmem_page_offset = offset_in_page(offset);
  386. page_length = remain;
  387. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  388. page_length = PAGE_SIZE - shmem_page_offset;
  389. page = sg_page(sg);
  390. page_do_bit17_swizzling = obj_do_bit17_swizzling &&
  391. (page_to_phys(page) & (1 << 17)) != 0;
  392. ret = shmem_pread_fast(page, shmem_page_offset, page_length,
  393. user_data, page_do_bit17_swizzling,
  394. needs_clflush);
  395. if (ret == 0)
  396. goto next_page;
  397. hit_slowpath = 1;
  398. mutex_unlock(&dev->struct_mutex);
  399. if (!prefaulted) {
  400. ret = fault_in_multipages_writeable(user_data, remain);
  401. /* Userspace is tricking us, but we've already clobbered
  402. * its pages with the prefault and promised to write the
  403. * data up to the first fault. Hence ignore any errors
  404. * and just continue. */
  405. (void)ret;
  406. prefaulted = 1;
  407. }
  408. ret = shmem_pread_slow(page, shmem_page_offset, page_length,
  409. user_data, page_do_bit17_swizzling,
  410. needs_clflush);
  411. mutex_lock(&dev->struct_mutex);
  412. next_page:
  413. mark_page_accessed(page);
  414. if (ret)
  415. goto out;
  416. remain -= page_length;
  417. user_data += page_length;
  418. offset += page_length;
  419. }
  420. out:
  421. i915_gem_object_unpin_pages(obj);
  422. if (hit_slowpath) {
  423. /* Fixup: Kill any reinstated backing storage pages */
  424. if (obj->madv == __I915_MADV_PURGED)
  425. i915_gem_object_truncate(obj);
  426. }
  427. return ret;
  428. }
  429. /**
  430. * Reads data from the object referenced by handle.
  431. *
  432. * On error, the contents of *data are undefined.
  433. */
  434. int
  435. i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  436. struct drm_file *file)
  437. {
  438. struct drm_i915_gem_pread *args = data;
  439. struct drm_i915_gem_object *obj;
  440. int ret = 0;
  441. if (args->size == 0)
  442. return 0;
  443. if (!access_ok(VERIFY_WRITE,
  444. (char __user *)(uintptr_t)args->data_ptr,
  445. args->size))
  446. return -EFAULT;
  447. ret = i915_mutex_lock_interruptible(dev);
  448. if (ret)
  449. return ret;
  450. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  451. if (&obj->base == NULL) {
  452. ret = -ENOENT;
  453. goto unlock;
  454. }
  455. /* Bounds check source. */
  456. if (args->offset > obj->base.size ||
  457. args->size > obj->base.size - args->offset) {
  458. ret = -EINVAL;
  459. goto out;
  460. }
  461. /* prime objects have no backing filp to GEM pread/pwrite
  462. * pages from.
  463. */
  464. if (!obj->base.filp) {
  465. ret = -EINVAL;
  466. goto out;
  467. }
  468. trace_i915_gem_object_pread(obj, args->offset, args->size);
  469. ret = i915_gem_shmem_pread(dev, obj, args, file);
  470. out:
  471. drm_gem_object_unreference(&obj->base);
  472. unlock:
  473. mutex_unlock(&dev->struct_mutex);
  474. return ret;
  475. }
  476. /* This is the fast write path which cannot handle
  477. * page faults in the source data
  478. */
  479. static inline int
  480. fast_user_write(struct io_mapping *mapping,
  481. loff_t page_base, int page_offset,
  482. char __user *user_data,
  483. int length)
  484. {
  485. void __iomem *vaddr_atomic;
  486. void *vaddr;
  487. unsigned long unwritten;
  488. vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
  489. /* We can use the cpu mem copy function because this is X86. */
  490. vaddr = (void __force*)vaddr_atomic + page_offset;
  491. unwritten = __copy_from_user_inatomic_nocache(vaddr,
  492. user_data, length);
  493. io_mapping_unmap_atomic(vaddr_atomic);
  494. return unwritten;
  495. }
  496. /**
  497. * This is the fast pwrite path, where we copy the data directly from the
  498. * user into the GTT, uncached.
  499. */
  500. static int
  501. i915_gem_gtt_pwrite_fast(struct drm_device *dev,
  502. struct drm_i915_gem_object *obj,
  503. struct drm_i915_gem_pwrite *args,
  504. struct drm_file *file)
  505. {
  506. drm_i915_private_t *dev_priv = dev->dev_private;
  507. ssize_t remain;
  508. loff_t offset, page_base;
  509. char __user *user_data;
  510. int page_offset, page_length, ret;
  511. ret = i915_gem_object_pin(obj, 0, true, true);
  512. if (ret)
  513. goto out;
  514. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  515. if (ret)
  516. goto out_unpin;
  517. ret = i915_gem_object_put_fence(obj);
  518. if (ret)
  519. goto out_unpin;
  520. user_data = (char __user *) (uintptr_t) args->data_ptr;
  521. remain = args->size;
  522. offset = obj->gtt_offset + args->offset;
  523. while (remain > 0) {
  524. /* Operation in this page
  525. *
  526. * page_base = page offset within aperture
  527. * page_offset = offset within page
  528. * page_length = bytes to copy for this page
  529. */
  530. page_base = offset & PAGE_MASK;
  531. page_offset = offset_in_page(offset);
  532. page_length = remain;
  533. if ((page_offset + remain) > PAGE_SIZE)
  534. page_length = PAGE_SIZE - page_offset;
  535. /* If we get a fault while copying data, then (presumably) our
  536. * source page isn't available. Return the error and we'll
  537. * retry in the slow path.
  538. */
  539. if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
  540. page_offset, user_data, page_length)) {
  541. ret = -EFAULT;
  542. goto out_unpin;
  543. }
  544. remain -= page_length;
  545. user_data += page_length;
  546. offset += page_length;
  547. }
  548. out_unpin:
  549. i915_gem_object_unpin(obj);
  550. out:
  551. return ret;
  552. }
  553. /* Per-page copy function for the shmem pwrite fastpath.
  554. * Flushes invalid cachelines before writing to the target if
  555. * needs_clflush_before is set and flushes out any written cachelines after
  556. * writing if needs_clflush is set. */
  557. static int
  558. shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
  559. char __user *user_data,
  560. bool page_do_bit17_swizzling,
  561. bool needs_clflush_before,
  562. bool needs_clflush_after)
  563. {
  564. char *vaddr;
  565. int ret;
  566. if (unlikely(page_do_bit17_swizzling))
  567. return -EINVAL;
  568. vaddr = kmap_atomic(page);
  569. if (needs_clflush_before)
  570. drm_clflush_virt_range(vaddr + shmem_page_offset,
  571. page_length);
  572. ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
  573. user_data,
  574. page_length);
  575. if (needs_clflush_after)
  576. drm_clflush_virt_range(vaddr + shmem_page_offset,
  577. page_length);
  578. kunmap_atomic(vaddr);
  579. return ret ? -EFAULT : 0;
  580. }
  581. /* Only difference to the fast-path function is that this can handle bit17
  582. * and uses non-atomic copy and kmap functions. */
  583. static int
  584. shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
  585. char __user *user_data,
  586. bool page_do_bit17_swizzling,
  587. bool needs_clflush_before,
  588. bool needs_clflush_after)
  589. {
  590. char *vaddr;
  591. int ret;
  592. vaddr = kmap(page);
  593. if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
  594. shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
  595. page_length,
  596. page_do_bit17_swizzling);
  597. if (page_do_bit17_swizzling)
  598. ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
  599. user_data,
  600. page_length);
  601. else
  602. ret = __copy_from_user(vaddr + shmem_page_offset,
  603. user_data,
  604. page_length);
  605. if (needs_clflush_after)
  606. shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
  607. page_length,
  608. page_do_bit17_swizzling);
  609. kunmap(page);
  610. return ret ? -EFAULT : 0;
  611. }
  612. static int
  613. i915_gem_shmem_pwrite(struct drm_device *dev,
  614. struct drm_i915_gem_object *obj,
  615. struct drm_i915_gem_pwrite *args,
  616. struct drm_file *file)
  617. {
  618. ssize_t remain;
  619. loff_t offset;
  620. char __user *user_data;
  621. int shmem_page_offset, page_length, ret = 0;
  622. int obj_do_bit17_swizzling, page_do_bit17_swizzling;
  623. int hit_slowpath = 0;
  624. int needs_clflush_after = 0;
  625. int needs_clflush_before = 0;
  626. int i;
  627. struct scatterlist *sg;
  628. user_data = (char __user *) (uintptr_t) args->data_ptr;
  629. remain = args->size;
  630. obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  631. if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
  632. /* If we're not in the cpu write domain, set ourself into the gtt
  633. * write domain and manually flush cachelines (if required). This
  634. * optimizes for the case when the gpu will use the data
  635. * right away and we therefore have to clflush anyway. */
  636. if (obj->cache_level == I915_CACHE_NONE)
  637. needs_clflush_after = 1;
  638. if (obj->gtt_space) {
  639. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  640. if (ret)
  641. return ret;
  642. }
  643. }
  644. /* Same trick applies for invalidate partially written cachelines before
  645. * writing. */
  646. if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
  647. && obj->cache_level == I915_CACHE_NONE)
  648. needs_clflush_before = 1;
  649. ret = i915_gem_object_get_pages(obj);
  650. if (ret)
  651. return ret;
  652. i915_gem_object_pin_pages(obj);
  653. offset = args->offset;
  654. obj->dirty = 1;
  655. for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
  656. struct page *page;
  657. int partial_cacheline_write;
  658. if (i < offset >> PAGE_SHIFT)
  659. continue;
  660. if (remain <= 0)
  661. break;
  662. /* Operation in this page
  663. *
  664. * shmem_page_offset = offset within page in shmem file
  665. * page_length = bytes to copy for this page
  666. */
  667. shmem_page_offset = offset_in_page(offset);
  668. page_length = remain;
  669. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  670. page_length = PAGE_SIZE - shmem_page_offset;
  671. /* If we don't overwrite a cacheline completely we need to be
  672. * careful to have up-to-date data by first clflushing. Don't
  673. * overcomplicate things and flush the entire patch. */
  674. partial_cacheline_write = needs_clflush_before &&
  675. ((shmem_page_offset | page_length)
  676. & (boot_cpu_data.x86_clflush_size - 1));
  677. page = sg_page(sg);
  678. page_do_bit17_swizzling = obj_do_bit17_swizzling &&
  679. (page_to_phys(page) & (1 << 17)) != 0;
  680. ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
  681. user_data, page_do_bit17_swizzling,
  682. partial_cacheline_write,
  683. needs_clflush_after);
  684. if (ret == 0)
  685. goto next_page;
  686. hit_slowpath = 1;
  687. mutex_unlock(&dev->struct_mutex);
  688. ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
  689. user_data, page_do_bit17_swizzling,
  690. partial_cacheline_write,
  691. needs_clflush_after);
  692. mutex_lock(&dev->struct_mutex);
  693. next_page:
  694. set_page_dirty(page);
  695. mark_page_accessed(page);
  696. if (ret)
  697. goto out;
  698. remain -= page_length;
  699. user_data += page_length;
  700. offset += page_length;
  701. }
  702. out:
  703. i915_gem_object_unpin_pages(obj);
  704. if (hit_slowpath) {
  705. /* Fixup: Kill any reinstated backing storage pages */
  706. if (obj->madv == __I915_MADV_PURGED)
  707. i915_gem_object_truncate(obj);
  708. /* and flush dirty cachelines in case the object isn't in the cpu write
  709. * domain anymore. */
  710. if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
  711. i915_gem_clflush_object(obj);
  712. i915_gem_chipset_flush(dev);
  713. }
  714. }
  715. if (needs_clflush_after)
  716. i915_gem_chipset_flush(dev);
  717. return ret;
  718. }
  719. /**
  720. * Writes data to the object referenced by handle.
  721. *
  722. * On error, the contents of the buffer that were to be modified are undefined.
  723. */
  724. int
  725. i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  726. struct drm_file *file)
  727. {
  728. struct drm_i915_gem_pwrite *args = data;
  729. struct drm_i915_gem_object *obj;
  730. int ret;
  731. if (args->size == 0)
  732. return 0;
  733. if (!access_ok(VERIFY_READ,
  734. (char __user *)(uintptr_t)args->data_ptr,
  735. args->size))
  736. return -EFAULT;
  737. ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
  738. args->size);
  739. if (ret)
  740. return -EFAULT;
  741. ret = i915_mutex_lock_interruptible(dev);
  742. if (ret)
  743. return ret;
  744. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  745. if (&obj->base == NULL) {
  746. ret = -ENOENT;
  747. goto unlock;
  748. }
  749. /* Bounds check destination. */
  750. if (args->offset > obj->base.size ||
  751. args->size > obj->base.size - args->offset) {
  752. ret = -EINVAL;
  753. goto out;
  754. }
  755. /* prime objects have no backing filp to GEM pread/pwrite
  756. * pages from.
  757. */
  758. if (!obj->base.filp) {
  759. ret = -EINVAL;
  760. goto out;
  761. }
  762. trace_i915_gem_object_pwrite(obj, args->offset, args->size);
  763. ret = -EFAULT;
  764. /* We can only do the GTT pwrite on untiled buffers, as otherwise
  765. * it would end up going through the fenced access, and we'll get
  766. * different detiling behavior between reading and writing.
  767. * pread/pwrite currently are reading and writing from the CPU
  768. * perspective, requiring manual detiling by the client.
  769. */
  770. if (obj->phys_obj) {
  771. ret = i915_gem_phys_pwrite(dev, obj, args, file);
  772. goto out;
  773. }
  774. if (obj->cache_level == I915_CACHE_NONE &&
  775. obj->tiling_mode == I915_TILING_NONE &&
  776. obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
  777. ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
  778. /* Note that the gtt paths might fail with non-page-backed user
  779. * pointers (e.g. gtt mappings when moving data between
  780. * textures). Fallback to the shmem path in that case. */
  781. }
  782. if (ret == -EFAULT || ret == -ENOSPC)
  783. ret = i915_gem_shmem_pwrite(dev, obj, args, file);
  784. out:
  785. drm_gem_object_unreference(&obj->base);
  786. unlock:
  787. mutex_unlock(&dev->struct_mutex);
  788. return ret;
  789. }
  790. int
  791. i915_gem_check_wedge(struct drm_i915_private *dev_priv,
  792. bool interruptible)
  793. {
  794. if (atomic_read(&dev_priv->mm.wedged)) {
  795. struct completion *x = &dev_priv->error_completion;
  796. bool recovery_complete;
  797. unsigned long flags;
  798. /* Give the error handler a chance to run. */
  799. spin_lock_irqsave(&x->wait.lock, flags);
  800. recovery_complete = x->done > 0;
  801. spin_unlock_irqrestore(&x->wait.lock, flags);
  802. /* Non-interruptible callers can't handle -EAGAIN, hence return
  803. * -EIO unconditionally for these. */
  804. if (!interruptible)
  805. return -EIO;
  806. /* Recovery complete, but still wedged means reset failure. */
  807. if (recovery_complete)
  808. return -EIO;
  809. return -EAGAIN;
  810. }
  811. return 0;
  812. }
  813. /*
  814. * Compare seqno against outstanding lazy request. Emit a request if they are
  815. * equal.
  816. */
  817. static int
  818. i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
  819. {
  820. int ret;
  821. BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
  822. ret = 0;
  823. if (seqno == ring->outstanding_lazy_request)
  824. ret = i915_add_request(ring, NULL, NULL);
  825. return ret;
  826. }
  827. /**
  828. * __wait_seqno - wait until execution of seqno has finished
  829. * @ring: the ring expected to report seqno
  830. * @seqno: duh!
  831. * @interruptible: do an interruptible wait (normally yes)
  832. * @timeout: in - how long to wait (NULL forever); out - how much time remaining
  833. *
  834. * Returns 0 if the seqno was found within the alloted time. Else returns the
  835. * errno with remaining time filled in timeout argument.
  836. */
  837. static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
  838. bool interruptible, struct timespec *timeout)
  839. {
  840. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  841. struct timespec before, now, wait_time={1,0};
  842. unsigned long timeout_jiffies;
  843. long end;
  844. bool wait_forever = true;
  845. int ret;
  846. if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
  847. return 0;
  848. trace_i915_gem_request_wait_begin(ring, seqno);
  849. if (timeout != NULL) {
  850. wait_time = *timeout;
  851. wait_forever = false;
  852. }
  853. timeout_jiffies = timespec_to_jiffies(&wait_time);
  854. if (WARN_ON(!ring->irq_get(ring)))
  855. return -ENODEV;
  856. /* Record current time in case interrupted by signal, or wedged * */
  857. getrawmonotonic(&before);
  858. #define EXIT_COND \
  859. (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
  860. atomic_read(&dev_priv->mm.wedged))
  861. do {
  862. if (interruptible)
  863. end = wait_event_interruptible_timeout(ring->irq_queue,
  864. EXIT_COND,
  865. timeout_jiffies);
  866. else
  867. end = wait_event_timeout(ring->irq_queue, EXIT_COND,
  868. timeout_jiffies);
  869. ret = i915_gem_check_wedge(dev_priv, interruptible);
  870. if (ret)
  871. end = ret;
  872. } while (end == 0 && wait_forever);
  873. getrawmonotonic(&now);
  874. ring->irq_put(ring);
  875. trace_i915_gem_request_wait_end(ring, seqno);
  876. #undef EXIT_COND
  877. if (timeout) {
  878. struct timespec sleep_time = timespec_sub(now, before);
  879. *timeout = timespec_sub(*timeout, sleep_time);
  880. }
  881. switch (end) {
  882. case -EIO:
  883. case -EAGAIN: /* Wedged */
  884. case -ERESTARTSYS: /* Signal */
  885. return (int)end;
  886. case 0: /* Timeout */
  887. if (timeout)
  888. set_normalized_timespec(timeout, 0, 0);
  889. return -ETIME;
  890. default: /* Completed */
  891. WARN_ON(end < 0); /* We're not aware of other errors */
  892. return 0;
  893. }
  894. }
  895. /**
  896. * Waits for a sequence number to be signaled, and cleans up the
  897. * request and object lists appropriately for that event.
  898. */
  899. int
  900. i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
  901. {
  902. struct drm_device *dev = ring->dev;
  903. struct drm_i915_private *dev_priv = dev->dev_private;
  904. bool interruptible = dev_priv->mm.interruptible;
  905. int ret;
  906. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  907. BUG_ON(seqno == 0);
  908. ret = i915_gem_check_wedge(dev_priv, interruptible);
  909. if (ret)
  910. return ret;
  911. ret = i915_gem_check_olr(ring, seqno);
  912. if (ret)
  913. return ret;
  914. return __wait_seqno(ring, seqno, interruptible, NULL);
  915. }
  916. /**
  917. * Ensures that all rendering to the object has completed and the object is
  918. * safe to unbind from the GTT or access from the CPU.
  919. */
  920. static __must_check int
  921. i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
  922. bool readonly)
  923. {
  924. struct intel_ring_buffer *ring = obj->ring;
  925. u32 seqno;
  926. int ret;
  927. seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
  928. if (seqno == 0)
  929. return 0;
  930. ret = i915_wait_seqno(ring, seqno);
  931. if (ret)
  932. return ret;
  933. i915_gem_retire_requests_ring(ring);
  934. /* Manually manage the write flush as we may have not yet
  935. * retired the buffer.
  936. */
  937. if (obj->last_write_seqno &&
  938. i915_seqno_passed(seqno, obj->last_write_seqno)) {
  939. obj->last_write_seqno = 0;
  940. obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
  941. }
  942. return 0;
  943. }
  944. /* A nonblocking variant of the above wait. This is a highly dangerous routine
  945. * as the object state may change during this call.
  946. */
  947. static __must_check int
  948. i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
  949. bool readonly)
  950. {
  951. struct drm_device *dev = obj->base.dev;
  952. struct drm_i915_private *dev_priv = dev->dev_private;
  953. struct intel_ring_buffer *ring = obj->ring;
  954. u32 seqno;
  955. int ret;
  956. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  957. BUG_ON(!dev_priv->mm.interruptible);
  958. seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
  959. if (seqno == 0)
  960. return 0;
  961. ret = i915_gem_check_wedge(dev_priv, true);
  962. if (ret)
  963. return ret;
  964. ret = i915_gem_check_olr(ring, seqno);
  965. if (ret)
  966. return ret;
  967. mutex_unlock(&dev->struct_mutex);
  968. ret = __wait_seqno(ring, seqno, true, NULL);
  969. mutex_lock(&dev->struct_mutex);
  970. i915_gem_retire_requests_ring(ring);
  971. /* Manually manage the write flush as we may have not yet
  972. * retired the buffer.
  973. */
  974. if (obj->last_write_seqno &&
  975. i915_seqno_passed(seqno, obj->last_write_seqno)) {
  976. obj->last_write_seqno = 0;
  977. obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
  978. }
  979. return ret;
  980. }
  981. /**
  982. * Called when user space prepares to use an object with the CPU, either
  983. * through the mmap ioctl's mapping or a GTT mapping.
  984. */
  985. int
  986. i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  987. struct drm_file *file)
  988. {
  989. struct drm_i915_gem_set_domain *args = data;
  990. struct drm_i915_gem_object *obj;
  991. uint32_t read_domains = args->read_domains;
  992. uint32_t write_domain = args->write_domain;
  993. int ret;
  994. /* Only handle setting domains to types used by the CPU. */
  995. if (write_domain & I915_GEM_GPU_DOMAINS)
  996. return -EINVAL;
  997. if (read_domains & I915_GEM_GPU_DOMAINS)
  998. return -EINVAL;
  999. /* Having something in the write domain implies it's in the read
  1000. * domain, and only that read domain. Enforce that in the request.
  1001. */
  1002. if (write_domain != 0 && read_domains != write_domain)
  1003. return -EINVAL;
  1004. ret = i915_mutex_lock_interruptible(dev);
  1005. if (ret)
  1006. return ret;
  1007. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  1008. if (&obj->base == NULL) {
  1009. ret = -ENOENT;
  1010. goto unlock;
  1011. }
  1012. /* Try to flush the object off the GPU without holding the lock.
  1013. * We will repeat the flush holding the lock in the normal manner
  1014. * to catch cases where we are gazumped.
  1015. */
  1016. ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
  1017. if (ret)
  1018. goto unref;
  1019. if (read_domains & I915_GEM_DOMAIN_GTT) {
  1020. ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
  1021. /* Silently promote "you're not bound, there was nothing to do"
  1022. * to success, since the client was just asking us to
  1023. * make sure everything was done.
  1024. */
  1025. if (ret == -EINVAL)
  1026. ret = 0;
  1027. } else {
  1028. ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
  1029. }
  1030. unref:
  1031. drm_gem_object_unreference(&obj->base);
  1032. unlock:
  1033. mutex_unlock(&dev->struct_mutex);
  1034. return ret;
  1035. }
  1036. /**
  1037. * Called when user space has done writes to this buffer
  1038. */
  1039. int
  1040. i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  1041. struct drm_file *file)
  1042. {
  1043. struct drm_i915_gem_sw_finish *args = data;
  1044. struct drm_i915_gem_object *obj;
  1045. int ret = 0;
  1046. ret = i915_mutex_lock_interruptible(dev);
  1047. if (ret)
  1048. return ret;
  1049. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  1050. if (&obj->base == NULL) {
  1051. ret = -ENOENT;
  1052. goto unlock;
  1053. }
  1054. /* Pinned buffers may be scanout, so flush the cache */
  1055. if (obj->pin_count)
  1056. i915_gem_object_flush_cpu_write_domain(obj);
  1057. drm_gem_object_unreference(&obj->base);
  1058. unlock:
  1059. mutex_unlock(&dev->struct_mutex);
  1060. return ret;
  1061. }
  1062. /**
  1063. * Maps the contents of an object, returning the address it is mapped
  1064. * into.
  1065. *
  1066. * While the mapping holds a reference on the contents of the object, it doesn't
  1067. * imply a ref on the object itself.
  1068. */
  1069. int
  1070. i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1071. struct drm_file *file)
  1072. {
  1073. struct drm_i915_gem_mmap *args = data;
  1074. struct drm_gem_object *obj;
  1075. unsigned long addr;
  1076. obj = drm_gem_object_lookup(dev, file, args->handle);
  1077. if (obj == NULL)
  1078. return -ENOENT;
  1079. /* prime objects have no backing filp to GEM mmap
  1080. * pages from.
  1081. */
  1082. if (!obj->filp) {
  1083. drm_gem_object_unreference_unlocked(obj);
  1084. return -EINVAL;
  1085. }
  1086. addr = vm_mmap(obj->filp, 0, args->size,
  1087. PROT_READ | PROT_WRITE, MAP_SHARED,
  1088. args->offset);
  1089. drm_gem_object_unreference_unlocked(obj);
  1090. if (IS_ERR((void *)addr))
  1091. return addr;
  1092. args->addr_ptr = (uint64_t) addr;
  1093. return 0;
  1094. }
  1095. /**
  1096. * i915_gem_fault - fault a page into the GTT
  1097. * vma: VMA in question
  1098. * vmf: fault info
  1099. *
  1100. * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
  1101. * from userspace. The fault handler takes care of binding the object to
  1102. * the GTT (if needed), allocating and programming a fence register (again,
  1103. * only if needed based on whether the old reg is still valid or the object
  1104. * is tiled) and inserting a new PTE into the faulting process.
  1105. *
  1106. * Note that the faulting process may involve evicting existing objects
  1107. * from the GTT and/or fence registers to make room. So performance may
  1108. * suffer if the GTT working set is large or there are few fence registers
  1109. * left.
  1110. */
  1111. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  1112. {
  1113. struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
  1114. struct drm_device *dev = obj->base.dev;
  1115. drm_i915_private_t *dev_priv = dev->dev_private;
  1116. pgoff_t page_offset;
  1117. unsigned long pfn;
  1118. int ret = 0;
  1119. bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
  1120. /* We don't use vmf->pgoff since that has the fake offset */
  1121. page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
  1122. PAGE_SHIFT;
  1123. ret = i915_mutex_lock_interruptible(dev);
  1124. if (ret)
  1125. goto out;
  1126. trace_i915_gem_object_fault(obj, page_offset, true, write);
  1127. /* Now bind it into the GTT if needed */
  1128. ret = i915_gem_object_pin(obj, 0, true, false);
  1129. if (ret)
  1130. goto unlock;
  1131. ret = i915_gem_object_set_to_gtt_domain(obj, write);
  1132. if (ret)
  1133. goto unpin;
  1134. ret = i915_gem_object_get_fence(obj);
  1135. if (ret)
  1136. goto unpin;
  1137. obj->fault_mappable = true;
  1138. pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
  1139. page_offset;
  1140. /* Finally, remap it using the new GTT offset */
  1141. ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
  1142. unpin:
  1143. i915_gem_object_unpin(obj);
  1144. unlock:
  1145. mutex_unlock(&dev->struct_mutex);
  1146. out:
  1147. switch (ret) {
  1148. case -EIO:
  1149. /* If this -EIO is due to a gpu hang, give the reset code a
  1150. * chance to clean up the mess. Otherwise return the proper
  1151. * SIGBUS. */
  1152. if (!atomic_read(&dev_priv->mm.wedged))
  1153. return VM_FAULT_SIGBUS;
  1154. case -EAGAIN:
  1155. /* Give the error handler a chance to run and move the
  1156. * objects off the GPU active list. Next time we service the
  1157. * fault, we should be able to transition the page into the
  1158. * GTT without touching the GPU (and so avoid further
  1159. * EIO/EGAIN). If the GPU is wedged, then there is no issue
  1160. * with coherency, just lost writes.
  1161. */
  1162. set_need_resched();
  1163. case 0:
  1164. case -ERESTARTSYS:
  1165. case -EINTR:
  1166. case -EBUSY:
  1167. /*
  1168. * EBUSY is ok: this just means that another thread
  1169. * already did the job.
  1170. */
  1171. return VM_FAULT_NOPAGE;
  1172. case -ENOMEM:
  1173. return VM_FAULT_OOM;
  1174. case -ENOSPC:
  1175. return VM_FAULT_SIGBUS;
  1176. default:
  1177. WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
  1178. return VM_FAULT_SIGBUS;
  1179. }
  1180. }
  1181. /**
  1182. * i915_gem_release_mmap - remove physical page mappings
  1183. * @obj: obj in question
  1184. *
  1185. * Preserve the reservation of the mmapping with the DRM core code, but
  1186. * relinquish ownership of the pages back to the system.
  1187. *
  1188. * It is vital that we remove the page mapping if we have mapped a tiled
  1189. * object through the GTT and then lose the fence register due to
  1190. * resource pressure. Similarly if the object has been moved out of the
  1191. * aperture, than pages mapped into userspace must be revoked. Removing the
  1192. * mapping will then trigger a page fault on the next user access, allowing
  1193. * fixup by i915_gem_fault().
  1194. */
  1195. void
  1196. i915_gem_release_mmap(struct drm_i915_gem_object *obj)
  1197. {
  1198. if (!obj->fault_mappable)
  1199. return;
  1200. if (obj->base.dev->dev_mapping)
  1201. unmap_mapping_range(obj->base.dev->dev_mapping,
  1202. (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
  1203. obj->base.size, 1);
  1204. obj->fault_mappable = false;
  1205. }
  1206. static uint32_t
  1207. i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
  1208. {
  1209. uint32_t gtt_size;
  1210. if (INTEL_INFO(dev)->gen >= 4 ||
  1211. tiling_mode == I915_TILING_NONE)
  1212. return size;
  1213. /* Previous chips need a power-of-two fence region when tiling */
  1214. if (INTEL_INFO(dev)->gen == 3)
  1215. gtt_size = 1024*1024;
  1216. else
  1217. gtt_size = 512*1024;
  1218. while (gtt_size < size)
  1219. gtt_size <<= 1;
  1220. return gtt_size;
  1221. }
  1222. /**
  1223. * i915_gem_get_gtt_alignment - return required GTT alignment for an object
  1224. * @obj: object to check
  1225. *
  1226. * Return the required GTT alignment for an object, taking into account
  1227. * potential fence register mapping.
  1228. */
  1229. static uint32_t
  1230. i915_gem_get_gtt_alignment(struct drm_device *dev,
  1231. uint32_t size,
  1232. int tiling_mode)
  1233. {
  1234. /*
  1235. * Minimum alignment is 4k (GTT page size), but might be greater
  1236. * if a fence register is needed for the object.
  1237. */
  1238. if (INTEL_INFO(dev)->gen >= 4 ||
  1239. tiling_mode == I915_TILING_NONE)
  1240. return 4096;
  1241. /*
  1242. * Previous chips need to be aligned to the size of the smallest
  1243. * fence register that can contain the object.
  1244. */
  1245. return i915_gem_get_gtt_size(dev, size, tiling_mode);
  1246. }
  1247. /**
  1248. * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
  1249. * unfenced object
  1250. * @dev: the device
  1251. * @size: size of the object
  1252. * @tiling_mode: tiling mode of the object
  1253. *
  1254. * Return the required GTT alignment for an object, only taking into account
  1255. * unfenced tiled surface requirements.
  1256. */
  1257. uint32_t
  1258. i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
  1259. uint32_t size,
  1260. int tiling_mode)
  1261. {
  1262. /*
  1263. * Minimum alignment is 4k (GTT page size) for sane hw.
  1264. */
  1265. if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
  1266. tiling_mode == I915_TILING_NONE)
  1267. return 4096;
  1268. /* Previous hardware however needs to be aligned to a power-of-two
  1269. * tile height. The simplest method for determining this is to reuse
  1270. * the power-of-tile object size.
  1271. */
  1272. return i915_gem_get_gtt_size(dev, size, tiling_mode);
  1273. }
  1274. static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
  1275. {
  1276. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1277. int ret;
  1278. if (obj->base.map_list.map)
  1279. return 0;
  1280. dev_priv->mm.shrinker_no_lock_stealing = true;
  1281. ret = drm_gem_create_mmap_offset(&obj->base);
  1282. if (ret != -ENOSPC)
  1283. goto out;
  1284. /* Badly fragmented mmap space? The only way we can recover
  1285. * space is by destroying unwanted objects. We can't randomly release
  1286. * mmap_offsets as userspace expects them to be persistent for the
  1287. * lifetime of the objects. The closest we can is to release the
  1288. * offsets on purgeable objects by truncating it and marking it purged,
  1289. * which prevents userspace from ever using that object again.
  1290. */
  1291. i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
  1292. ret = drm_gem_create_mmap_offset(&obj->base);
  1293. if (ret != -ENOSPC)
  1294. goto out;
  1295. i915_gem_shrink_all(dev_priv);
  1296. ret = drm_gem_create_mmap_offset(&obj->base);
  1297. out:
  1298. dev_priv->mm.shrinker_no_lock_stealing = false;
  1299. return ret;
  1300. }
  1301. static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
  1302. {
  1303. if (!obj->base.map_list.map)
  1304. return;
  1305. drm_gem_free_mmap_offset(&obj->base);
  1306. }
  1307. int
  1308. i915_gem_mmap_gtt(struct drm_file *file,
  1309. struct drm_device *dev,
  1310. uint32_t handle,
  1311. uint64_t *offset)
  1312. {
  1313. struct drm_i915_private *dev_priv = dev->dev_private;
  1314. struct drm_i915_gem_object *obj;
  1315. int ret;
  1316. ret = i915_mutex_lock_interruptible(dev);
  1317. if (ret)
  1318. return ret;
  1319. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  1320. if (&obj->base == NULL) {
  1321. ret = -ENOENT;
  1322. goto unlock;
  1323. }
  1324. if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
  1325. ret = -E2BIG;
  1326. goto out;
  1327. }
  1328. if (obj->madv != I915_MADV_WILLNEED) {
  1329. DRM_ERROR("Attempting to mmap a purgeable buffer\n");
  1330. ret = -EINVAL;
  1331. goto out;
  1332. }
  1333. ret = i915_gem_object_create_mmap_offset(obj);
  1334. if (ret)
  1335. goto out;
  1336. *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
  1337. out:
  1338. drm_gem_object_unreference(&obj->base);
  1339. unlock:
  1340. mutex_unlock(&dev->struct_mutex);
  1341. return ret;
  1342. }
  1343. /**
  1344. * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
  1345. * @dev: DRM device
  1346. * @data: GTT mapping ioctl data
  1347. * @file: GEM object info
  1348. *
  1349. * Simply returns the fake offset to userspace so it can mmap it.
  1350. * The mmap call will end up in drm_gem_mmap(), which will set things
  1351. * up so we can get faults in the handler above.
  1352. *
  1353. * The fault handler will take care of binding the object into the GTT
  1354. * (since it may have been evicted to make room for something), allocating
  1355. * a fence register, and mapping the appropriate aperture address into
  1356. * userspace.
  1357. */
  1358. int
  1359. i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1360. struct drm_file *file)
  1361. {
  1362. struct drm_i915_gem_mmap_gtt *args = data;
  1363. return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
  1364. }
  1365. /* Immediately discard the backing storage */
  1366. static void
  1367. i915_gem_object_truncate(struct drm_i915_gem_object *obj)
  1368. {
  1369. struct inode *inode;
  1370. i915_gem_object_free_mmap_offset(obj);
  1371. if (obj->base.filp == NULL)
  1372. return;
  1373. /* Our goal here is to return as much of the memory as
  1374. * is possible back to the system as we are called from OOM.
  1375. * To do this we must instruct the shmfs to drop all of its
  1376. * backing pages, *now*.
  1377. */
  1378. inode = obj->base.filp->f_path.dentry->d_inode;
  1379. shmem_truncate_range(inode, 0, (loff_t)-1);
  1380. obj->madv = __I915_MADV_PURGED;
  1381. }
  1382. static inline int
  1383. i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
  1384. {
  1385. return obj->madv == I915_MADV_DONTNEED;
  1386. }
  1387. static void
  1388. i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
  1389. {
  1390. int page_count = obj->base.size / PAGE_SIZE;
  1391. struct scatterlist *sg;
  1392. int ret, i;
  1393. BUG_ON(obj->madv == __I915_MADV_PURGED);
  1394. ret = i915_gem_object_set_to_cpu_domain(obj, true);
  1395. if (ret) {
  1396. /* In the event of a disaster, abandon all caches and
  1397. * hope for the best.
  1398. */
  1399. WARN_ON(ret != -EIO);
  1400. i915_gem_clflush_object(obj);
  1401. obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  1402. }
  1403. if (i915_gem_object_needs_bit17_swizzle(obj))
  1404. i915_gem_object_save_bit_17_swizzle(obj);
  1405. if (obj->madv == I915_MADV_DONTNEED)
  1406. obj->dirty = 0;
  1407. for_each_sg(obj->pages->sgl, sg, page_count, i) {
  1408. struct page *page = sg_page(sg);
  1409. if (obj->dirty)
  1410. set_page_dirty(page);
  1411. if (obj->madv == I915_MADV_WILLNEED)
  1412. mark_page_accessed(page);
  1413. page_cache_release(page);
  1414. }
  1415. obj->dirty = 0;
  1416. sg_free_table(obj->pages);
  1417. kfree(obj->pages);
  1418. }
  1419. static int
  1420. i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
  1421. {
  1422. const struct drm_i915_gem_object_ops *ops = obj->ops;
  1423. if (obj->pages == NULL)
  1424. return 0;
  1425. BUG_ON(obj->gtt_space);
  1426. if (obj->pages_pin_count)
  1427. return -EBUSY;
  1428. /* ->put_pages might need to allocate memory for the bit17 swizzle
  1429. * array, hence protect them from being reaped by removing them from gtt
  1430. * lists early. */
  1431. list_del(&obj->gtt_list);
  1432. ops->put_pages(obj);
  1433. obj->pages = NULL;
  1434. if (i915_gem_object_is_purgeable(obj))
  1435. i915_gem_object_truncate(obj);
  1436. return 0;
  1437. }
  1438. static long
  1439. i915_gem_purge(struct drm_i915_private *dev_priv, long target)
  1440. {
  1441. struct drm_i915_gem_object *obj, *next;
  1442. long count = 0;
  1443. list_for_each_entry_safe(obj, next,
  1444. &dev_priv->mm.unbound_list,
  1445. gtt_list) {
  1446. if (i915_gem_object_is_purgeable(obj) &&
  1447. i915_gem_object_put_pages(obj) == 0) {
  1448. count += obj->base.size >> PAGE_SHIFT;
  1449. if (count >= target)
  1450. return count;
  1451. }
  1452. }
  1453. list_for_each_entry_safe(obj, next,
  1454. &dev_priv->mm.inactive_list,
  1455. mm_list) {
  1456. if (i915_gem_object_is_purgeable(obj) &&
  1457. i915_gem_object_unbind(obj) == 0 &&
  1458. i915_gem_object_put_pages(obj) == 0) {
  1459. count += obj->base.size >> PAGE_SHIFT;
  1460. if (count >= target)
  1461. return count;
  1462. }
  1463. }
  1464. return count;
  1465. }
  1466. static void
  1467. i915_gem_shrink_all(struct drm_i915_private *dev_priv)
  1468. {
  1469. struct drm_i915_gem_object *obj, *next;
  1470. i915_gem_evict_everything(dev_priv->dev);
  1471. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
  1472. i915_gem_object_put_pages(obj);
  1473. }
  1474. static int
  1475. i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
  1476. {
  1477. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1478. int page_count, i;
  1479. struct address_space *mapping;
  1480. struct sg_table *st;
  1481. struct scatterlist *sg;
  1482. struct page *page;
  1483. gfp_t gfp;
  1484. /* Assert that the object is not currently in any GPU domain. As it
  1485. * wasn't in the GTT, there shouldn't be any way it could have been in
  1486. * a GPU cache
  1487. */
  1488. BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
  1489. BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
  1490. st = kmalloc(sizeof(*st), GFP_KERNEL);
  1491. if (st == NULL)
  1492. return -ENOMEM;
  1493. page_count = obj->base.size / PAGE_SIZE;
  1494. if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
  1495. sg_free_table(st);
  1496. kfree(st);
  1497. return -ENOMEM;
  1498. }
  1499. /* Get the list of pages out of our struct file. They'll be pinned
  1500. * at this point until we release them.
  1501. *
  1502. * Fail silently without starting the shrinker
  1503. */
  1504. mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  1505. gfp = mapping_gfp_mask(mapping);
  1506. gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
  1507. gfp &= ~(__GFP_IO | __GFP_WAIT);
  1508. for_each_sg(st->sgl, sg, page_count, i) {
  1509. page = shmem_read_mapping_page_gfp(mapping, i, gfp);
  1510. if (IS_ERR(page)) {
  1511. i915_gem_purge(dev_priv, page_count);
  1512. page = shmem_read_mapping_page_gfp(mapping, i, gfp);
  1513. }
  1514. if (IS_ERR(page)) {
  1515. /* We've tried hard to allocate the memory by reaping
  1516. * our own buffer, now let the real VM do its job and
  1517. * go down in flames if truly OOM.
  1518. */
  1519. gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
  1520. gfp |= __GFP_IO | __GFP_WAIT;
  1521. i915_gem_shrink_all(dev_priv);
  1522. page = shmem_read_mapping_page_gfp(mapping, i, gfp);
  1523. if (IS_ERR(page))
  1524. goto err_pages;
  1525. gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
  1526. gfp &= ~(__GFP_IO | __GFP_WAIT);
  1527. }
  1528. sg_set_page(sg, page, PAGE_SIZE, 0);
  1529. }
  1530. obj->pages = st;
  1531. if (i915_gem_object_needs_bit17_swizzle(obj))
  1532. i915_gem_object_do_bit_17_swizzle(obj);
  1533. return 0;
  1534. err_pages:
  1535. for_each_sg(st->sgl, sg, i, page_count)
  1536. page_cache_release(sg_page(sg));
  1537. sg_free_table(st);
  1538. kfree(st);
  1539. return PTR_ERR(page);
  1540. }
  1541. /* Ensure that the associated pages are gathered from the backing storage
  1542. * and pinned into our object. i915_gem_object_get_pages() may be called
  1543. * multiple times before they are released by a single call to
  1544. * i915_gem_object_put_pages() - once the pages are no longer referenced
  1545. * either as a result of memory pressure (reaping pages under the shrinker)
  1546. * or as the object is itself released.
  1547. */
  1548. int
  1549. i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
  1550. {
  1551. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1552. const struct drm_i915_gem_object_ops *ops = obj->ops;
  1553. int ret;
  1554. if (obj->pages)
  1555. return 0;
  1556. BUG_ON(obj->pages_pin_count);
  1557. ret = ops->get_pages(obj);
  1558. if (ret)
  1559. return ret;
  1560. list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
  1561. return 0;
  1562. }
  1563. void
  1564. i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1565. struct intel_ring_buffer *ring)
  1566. {
  1567. struct drm_device *dev = obj->base.dev;
  1568. struct drm_i915_private *dev_priv = dev->dev_private;
  1569. u32 seqno = intel_ring_get_seqno(ring);
  1570. BUG_ON(ring == NULL);
  1571. obj->ring = ring;
  1572. /* Add a reference if we're newly entering the active list. */
  1573. if (!obj->active) {
  1574. drm_gem_object_reference(&obj->base);
  1575. obj->active = 1;
  1576. }
  1577. /* Move from whatever list we were on to the tail of execution. */
  1578. list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
  1579. list_move_tail(&obj->ring_list, &ring->active_list);
  1580. obj->last_read_seqno = seqno;
  1581. if (obj->fenced_gpu_access) {
  1582. obj->last_fenced_seqno = seqno;
  1583. /* Bump MRU to take account of the delayed flush */
  1584. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1585. struct drm_i915_fence_reg *reg;
  1586. reg = &dev_priv->fence_regs[obj->fence_reg];
  1587. list_move_tail(&reg->lru_list,
  1588. &dev_priv->mm.fence_list);
  1589. }
  1590. }
  1591. }
  1592. static void
  1593. i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
  1594. {
  1595. struct drm_device *dev = obj->base.dev;
  1596. struct drm_i915_private *dev_priv = dev->dev_private;
  1597. BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
  1598. BUG_ON(!obj->active);
  1599. if (obj->pin_count) /* are we a framebuffer? */
  1600. intel_mark_fb_idle(obj);
  1601. list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  1602. list_del_init(&obj->ring_list);
  1603. obj->ring = NULL;
  1604. obj->last_read_seqno = 0;
  1605. obj->last_write_seqno = 0;
  1606. obj->base.write_domain = 0;
  1607. obj->last_fenced_seqno = 0;
  1608. obj->fenced_gpu_access = false;
  1609. obj->active = 0;
  1610. drm_gem_object_unreference(&obj->base);
  1611. WARN_ON(i915_verify_lists(dev));
  1612. }
  1613. static int
  1614. i915_gem_handle_seqno_wrap(struct drm_device *dev)
  1615. {
  1616. struct drm_i915_private *dev_priv = dev->dev_private;
  1617. struct intel_ring_buffer *ring;
  1618. int ret, i, j;
  1619. /* The hardware uses various monotonic 32-bit counters, if we
  1620. * detect that they will wraparound we need to idle the GPU
  1621. * and reset those counters.
  1622. */
  1623. ret = 0;
  1624. for_each_ring(ring, dev_priv, i) {
  1625. for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
  1626. ret |= ring->sync_seqno[j] != 0;
  1627. }
  1628. if (ret == 0)
  1629. return ret;
  1630. ret = i915_gpu_idle(dev);
  1631. if (ret)
  1632. return ret;
  1633. i915_gem_retire_requests(dev);
  1634. for_each_ring(ring, dev_priv, i) {
  1635. for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
  1636. ring->sync_seqno[j] = 0;
  1637. }
  1638. return 0;
  1639. }
  1640. int
  1641. i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
  1642. {
  1643. struct drm_i915_private *dev_priv = dev->dev_private;
  1644. /* reserve 0 for non-seqno */
  1645. if (dev_priv->next_seqno == 0) {
  1646. int ret = i915_gem_handle_seqno_wrap(dev);
  1647. if (ret)
  1648. return ret;
  1649. dev_priv->next_seqno = 1;
  1650. }
  1651. *seqno = dev_priv->next_seqno++;
  1652. return 0;
  1653. }
  1654. int
  1655. i915_add_request(struct intel_ring_buffer *ring,
  1656. struct drm_file *file,
  1657. u32 *out_seqno)
  1658. {
  1659. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1660. struct drm_i915_gem_request *request;
  1661. u32 request_ring_position;
  1662. int was_empty;
  1663. int ret;
  1664. /*
  1665. * Emit any outstanding flushes - execbuf can fail to emit the flush
  1666. * after having emitted the batchbuffer command. Hence we need to fix
  1667. * things up similar to emitting the lazy request. The difference here
  1668. * is that the flush _must_ happen before the next request, no matter
  1669. * what.
  1670. */
  1671. ret = intel_ring_flush_all_caches(ring);
  1672. if (ret)
  1673. return ret;
  1674. request = kmalloc(sizeof(*request), GFP_KERNEL);
  1675. if (request == NULL)
  1676. return -ENOMEM;
  1677. /* Record the position of the start of the request so that
  1678. * should we detect the updated seqno part-way through the
  1679. * GPU processing the request, we never over-estimate the
  1680. * position of the head.
  1681. */
  1682. request_ring_position = intel_ring_get_tail(ring);
  1683. ret = ring->add_request(ring);
  1684. if (ret) {
  1685. kfree(request);
  1686. return ret;
  1687. }
  1688. request->seqno = intel_ring_get_seqno(ring);
  1689. request->ring = ring;
  1690. request->tail = request_ring_position;
  1691. request->emitted_jiffies = jiffies;
  1692. was_empty = list_empty(&ring->request_list);
  1693. list_add_tail(&request->list, &ring->request_list);
  1694. request->file_priv = NULL;
  1695. if (file) {
  1696. struct drm_i915_file_private *file_priv = file->driver_priv;
  1697. spin_lock(&file_priv->mm.lock);
  1698. request->file_priv = file_priv;
  1699. list_add_tail(&request->client_list,
  1700. &file_priv->mm.request_list);
  1701. spin_unlock(&file_priv->mm.lock);
  1702. }
  1703. trace_i915_gem_request_add(ring, request->seqno);
  1704. ring->outstanding_lazy_request = 0;
  1705. if (!dev_priv->mm.suspended) {
  1706. if (i915_enable_hangcheck) {
  1707. mod_timer(&dev_priv->hangcheck_timer,
  1708. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  1709. }
  1710. if (was_empty) {
  1711. queue_delayed_work(dev_priv->wq,
  1712. &dev_priv->mm.retire_work,
  1713. round_jiffies_up_relative(HZ));
  1714. intel_mark_busy(dev_priv->dev);
  1715. }
  1716. }
  1717. if (out_seqno)
  1718. *out_seqno = request->seqno;
  1719. return 0;
  1720. }
  1721. static inline void
  1722. i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
  1723. {
  1724. struct drm_i915_file_private *file_priv = request->file_priv;
  1725. if (!file_priv)
  1726. return;
  1727. spin_lock(&file_priv->mm.lock);
  1728. if (request->file_priv) {
  1729. list_del(&request->client_list);
  1730. request->file_priv = NULL;
  1731. }
  1732. spin_unlock(&file_priv->mm.lock);
  1733. }
  1734. static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
  1735. struct intel_ring_buffer *ring)
  1736. {
  1737. while (!list_empty(&ring->request_list)) {
  1738. struct drm_i915_gem_request *request;
  1739. request = list_first_entry(&ring->request_list,
  1740. struct drm_i915_gem_request,
  1741. list);
  1742. list_del(&request->list);
  1743. i915_gem_request_remove_from_client(request);
  1744. kfree(request);
  1745. }
  1746. while (!list_empty(&ring->active_list)) {
  1747. struct drm_i915_gem_object *obj;
  1748. obj = list_first_entry(&ring->active_list,
  1749. struct drm_i915_gem_object,
  1750. ring_list);
  1751. i915_gem_object_move_to_inactive(obj);
  1752. }
  1753. }
  1754. static void i915_gem_reset_fences(struct drm_device *dev)
  1755. {
  1756. struct drm_i915_private *dev_priv = dev->dev_private;
  1757. int i;
  1758. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  1759. struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
  1760. i915_gem_write_fence(dev, i, NULL);
  1761. if (reg->obj)
  1762. i915_gem_object_fence_lost(reg->obj);
  1763. reg->pin_count = 0;
  1764. reg->obj = NULL;
  1765. INIT_LIST_HEAD(&reg->lru_list);
  1766. }
  1767. INIT_LIST_HEAD(&dev_priv->mm.fence_list);
  1768. }
  1769. void i915_gem_reset(struct drm_device *dev)
  1770. {
  1771. struct drm_i915_private *dev_priv = dev->dev_private;
  1772. struct drm_i915_gem_object *obj;
  1773. struct intel_ring_buffer *ring;
  1774. int i;
  1775. for_each_ring(ring, dev_priv, i)
  1776. i915_gem_reset_ring_lists(dev_priv, ring);
  1777. /* Move everything out of the GPU domains to ensure we do any
  1778. * necessary invalidation upon reuse.
  1779. */
  1780. list_for_each_entry(obj,
  1781. &dev_priv->mm.inactive_list,
  1782. mm_list)
  1783. {
  1784. obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
  1785. }
  1786. /* The fence registers are invalidated so clear them out */
  1787. i915_gem_reset_fences(dev);
  1788. }
  1789. /**
  1790. * This function clears the request list as sequence numbers are passed.
  1791. */
  1792. void
  1793. i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
  1794. {
  1795. uint32_t seqno;
  1796. if (list_empty(&ring->request_list))
  1797. return;
  1798. WARN_ON(i915_verify_lists(ring->dev));
  1799. seqno = ring->get_seqno(ring, true);
  1800. while (!list_empty(&ring->request_list)) {
  1801. struct drm_i915_gem_request *request;
  1802. request = list_first_entry(&ring->request_list,
  1803. struct drm_i915_gem_request,
  1804. list);
  1805. if (!i915_seqno_passed(seqno, request->seqno))
  1806. break;
  1807. trace_i915_gem_request_retire(ring, request->seqno);
  1808. /* We know the GPU must have read the request to have
  1809. * sent us the seqno + interrupt, so use the position
  1810. * of tail of the request to update the last known position
  1811. * of the GPU head.
  1812. */
  1813. ring->last_retired_head = request->tail;
  1814. list_del(&request->list);
  1815. i915_gem_request_remove_from_client(request);
  1816. kfree(request);
  1817. }
  1818. /* Move any buffers on the active list that are no longer referenced
  1819. * by the ringbuffer to the flushing/inactive lists as appropriate.
  1820. */
  1821. while (!list_empty(&ring->active_list)) {
  1822. struct drm_i915_gem_object *obj;
  1823. obj = list_first_entry(&ring->active_list,
  1824. struct drm_i915_gem_object,
  1825. ring_list);
  1826. if (!i915_seqno_passed(seqno, obj->last_read_seqno))
  1827. break;
  1828. i915_gem_object_move_to_inactive(obj);
  1829. }
  1830. if (unlikely(ring->trace_irq_seqno &&
  1831. i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
  1832. ring->irq_put(ring);
  1833. ring->trace_irq_seqno = 0;
  1834. }
  1835. WARN_ON(i915_verify_lists(ring->dev));
  1836. }
  1837. void
  1838. i915_gem_retire_requests(struct drm_device *dev)
  1839. {
  1840. drm_i915_private_t *dev_priv = dev->dev_private;
  1841. struct intel_ring_buffer *ring;
  1842. int i;
  1843. for_each_ring(ring, dev_priv, i)
  1844. i915_gem_retire_requests_ring(ring);
  1845. }
  1846. static void
  1847. i915_gem_retire_work_handler(struct work_struct *work)
  1848. {
  1849. drm_i915_private_t *dev_priv;
  1850. struct drm_device *dev;
  1851. struct intel_ring_buffer *ring;
  1852. bool idle;
  1853. int i;
  1854. dev_priv = container_of(work, drm_i915_private_t,
  1855. mm.retire_work.work);
  1856. dev = dev_priv->dev;
  1857. /* Come back later if the device is busy... */
  1858. if (!mutex_trylock(&dev->struct_mutex)) {
  1859. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
  1860. round_jiffies_up_relative(HZ));
  1861. return;
  1862. }
  1863. i915_gem_retire_requests(dev);
  1864. /* Send a periodic flush down the ring so we don't hold onto GEM
  1865. * objects indefinitely.
  1866. */
  1867. idle = true;
  1868. for_each_ring(ring, dev_priv, i) {
  1869. if (ring->gpu_caches_dirty)
  1870. i915_add_request(ring, NULL, NULL);
  1871. idle &= list_empty(&ring->request_list);
  1872. }
  1873. if (!dev_priv->mm.suspended && !idle)
  1874. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
  1875. round_jiffies_up_relative(HZ));
  1876. if (idle)
  1877. intel_mark_idle(dev);
  1878. mutex_unlock(&dev->struct_mutex);
  1879. }
  1880. /**
  1881. * Ensures that an object will eventually get non-busy by flushing any required
  1882. * write domains, emitting any outstanding lazy request and retiring and
  1883. * completed requests.
  1884. */
  1885. static int
  1886. i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
  1887. {
  1888. int ret;
  1889. if (obj->active) {
  1890. ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
  1891. if (ret)
  1892. return ret;
  1893. i915_gem_retire_requests_ring(obj->ring);
  1894. }
  1895. return 0;
  1896. }
  1897. /**
  1898. * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
  1899. * @DRM_IOCTL_ARGS: standard ioctl arguments
  1900. *
  1901. * Returns 0 if successful, else an error is returned with the remaining time in
  1902. * the timeout parameter.
  1903. * -ETIME: object is still busy after timeout
  1904. * -ERESTARTSYS: signal interrupted the wait
  1905. * -ENONENT: object doesn't exist
  1906. * Also possible, but rare:
  1907. * -EAGAIN: GPU wedged
  1908. * -ENOMEM: damn
  1909. * -ENODEV: Internal IRQ fail
  1910. * -E?: The add request failed
  1911. *
  1912. * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
  1913. * non-zero timeout parameter the wait ioctl will wait for the given number of
  1914. * nanoseconds on an object becoming unbusy. Since the wait itself does so
  1915. * without holding struct_mutex the object may become re-busied before this
  1916. * function completes. A similar but shorter * race condition exists in the busy
  1917. * ioctl
  1918. */
  1919. int
  1920. i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
  1921. {
  1922. struct drm_i915_gem_wait *args = data;
  1923. struct drm_i915_gem_object *obj;
  1924. struct intel_ring_buffer *ring = NULL;
  1925. struct timespec timeout_stack, *timeout = NULL;
  1926. u32 seqno = 0;
  1927. int ret = 0;
  1928. if (args->timeout_ns >= 0) {
  1929. timeout_stack = ns_to_timespec(args->timeout_ns);
  1930. timeout = &timeout_stack;
  1931. }
  1932. ret = i915_mutex_lock_interruptible(dev);
  1933. if (ret)
  1934. return ret;
  1935. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
  1936. if (&obj->base == NULL) {
  1937. mutex_unlock(&dev->struct_mutex);
  1938. return -ENOENT;
  1939. }
  1940. /* Need to make sure the object gets inactive eventually. */
  1941. ret = i915_gem_object_flush_active(obj);
  1942. if (ret)
  1943. goto out;
  1944. if (obj->active) {
  1945. seqno = obj->last_read_seqno;
  1946. ring = obj->ring;
  1947. }
  1948. if (seqno == 0)
  1949. goto out;
  1950. /* Do this after OLR check to make sure we make forward progress polling
  1951. * on this IOCTL with a 0 timeout (like busy ioctl)
  1952. */
  1953. if (!args->timeout_ns) {
  1954. ret = -ETIME;
  1955. goto out;
  1956. }
  1957. drm_gem_object_unreference(&obj->base);
  1958. mutex_unlock(&dev->struct_mutex);
  1959. ret = __wait_seqno(ring, seqno, true, timeout);
  1960. if (timeout) {
  1961. WARN_ON(!timespec_valid(timeout));
  1962. args->timeout_ns = timespec_to_ns(timeout);
  1963. }
  1964. return ret;
  1965. out:
  1966. drm_gem_object_unreference(&obj->base);
  1967. mutex_unlock(&dev->struct_mutex);
  1968. return ret;
  1969. }
  1970. /**
  1971. * i915_gem_object_sync - sync an object to a ring.
  1972. *
  1973. * @obj: object which may be in use on another ring.
  1974. * @to: ring we wish to use the object on. May be NULL.
  1975. *
  1976. * This code is meant to abstract object synchronization with the GPU.
  1977. * Calling with NULL implies synchronizing the object with the CPU
  1978. * rather than a particular GPU ring.
  1979. *
  1980. * Returns 0 if successful, else propagates up the lower layer error.
  1981. */
  1982. int
  1983. i915_gem_object_sync(struct drm_i915_gem_object *obj,
  1984. struct intel_ring_buffer *to)
  1985. {
  1986. struct intel_ring_buffer *from = obj->ring;
  1987. u32 seqno;
  1988. int ret, idx;
  1989. if (from == NULL || to == from)
  1990. return 0;
  1991. if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
  1992. return i915_gem_object_wait_rendering(obj, false);
  1993. idx = intel_ring_sync_index(from, to);
  1994. seqno = obj->last_read_seqno;
  1995. if (seqno <= from->sync_seqno[idx])
  1996. return 0;
  1997. ret = i915_gem_check_olr(obj->ring, seqno);
  1998. if (ret)
  1999. return ret;
  2000. ret = to->sync_to(to, from, seqno);
  2001. if (!ret)
  2002. /* We use last_read_seqno because sync_to()
  2003. * might have just caused seqno wrap under
  2004. * the radar.
  2005. */
  2006. from->sync_seqno[idx] = obj->last_read_seqno;
  2007. return ret;
  2008. }
  2009. static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
  2010. {
  2011. u32 old_write_domain, old_read_domains;
  2012. /* Act a barrier for all accesses through the GTT */
  2013. mb();
  2014. /* Force a pagefault for domain tracking on next user access */
  2015. i915_gem_release_mmap(obj);
  2016. if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
  2017. return;
  2018. old_read_domains = obj->base.read_domains;
  2019. old_write_domain = obj->base.write_domain;
  2020. obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
  2021. obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
  2022. trace_i915_gem_object_change_domain(obj,
  2023. old_read_domains,
  2024. old_write_domain);
  2025. }
  2026. /**
  2027. * Unbinds an object from the GTT aperture.
  2028. */
  2029. int
  2030. i915_gem_object_unbind(struct drm_i915_gem_object *obj)
  2031. {
  2032. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  2033. int ret = 0;
  2034. if (obj->gtt_space == NULL)
  2035. return 0;
  2036. if (obj->pin_count)
  2037. return -EBUSY;
  2038. BUG_ON(obj->pages == NULL);
  2039. ret = i915_gem_object_finish_gpu(obj);
  2040. if (ret)
  2041. return ret;
  2042. /* Continue on if we fail due to EIO, the GPU is hung so we
  2043. * should be safe and we need to cleanup or else we might
  2044. * cause memory corruption through use-after-free.
  2045. */
  2046. i915_gem_object_finish_gtt(obj);
  2047. /* release the fence reg _after_ flushing */
  2048. ret = i915_gem_object_put_fence(obj);
  2049. if (ret)
  2050. return ret;
  2051. trace_i915_gem_object_unbind(obj);
  2052. if (obj->has_global_gtt_mapping)
  2053. i915_gem_gtt_unbind_object(obj);
  2054. if (obj->has_aliasing_ppgtt_mapping) {
  2055. i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
  2056. obj->has_aliasing_ppgtt_mapping = 0;
  2057. }
  2058. i915_gem_gtt_finish_object(obj);
  2059. list_del(&obj->mm_list);
  2060. list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
  2061. /* Avoid an unnecessary call to unbind on rebind. */
  2062. obj->map_and_fenceable = true;
  2063. drm_mm_put_block(obj->gtt_space);
  2064. obj->gtt_space = NULL;
  2065. obj->gtt_offset = 0;
  2066. return 0;
  2067. }
  2068. int i915_gpu_idle(struct drm_device *dev)
  2069. {
  2070. drm_i915_private_t *dev_priv = dev->dev_private;
  2071. struct intel_ring_buffer *ring;
  2072. int ret, i;
  2073. /* Flush everything onto the inactive list. */
  2074. for_each_ring(ring, dev_priv, i) {
  2075. ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
  2076. if (ret)
  2077. return ret;
  2078. ret = intel_ring_idle(ring);
  2079. if (ret)
  2080. return ret;
  2081. }
  2082. return 0;
  2083. }
  2084. static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
  2085. struct drm_i915_gem_object *obj)
  2086. {
  2087. drm_i915_private_t *dev_priv = dev->dev_private;
  2088. uint64_t val;
  2089. if (obj) {
  2090. u32 size = obj->gtt_space->size;
  2091. val = (uint64_t)((obj->gtt_offset + size - 4096) &
  2092. 0xfffff000) << 32;
  2093. val |= obj->gtt_offset & 0xfffff000;
  2094. val |= (uint64_t)((obj->stride / 128) - 1) <<
  2095. SANDYBRIDGE_FENCE_PITCH_SHIFT;
  2096. if (obj->tiling_mode == I915_TILING_Y)
  2097. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  2098. val |= I965_FENCE_REG_VALID;
  2099. } else
  2100. val = 0;
  2101. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
  2102. POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
  2103. }
  2104. static void i965_write_fence_reg(struct drm_device *dev, int reg,
  2105. struct drm_i915_gem_object *obj)
  2106. {
  2107. drm_i915_private_t *dev_priv = dev->dev_private;
  2108. uint64_t val;
  2109. if (obj) {
  2110. u32 size = obj->gtt_space->size;
  2111. val = (uint64_t)((obj->gtt_offset + size - 4096) &
  2112. 0xfffff000) << 32;
  2113. val |= obj->gtt_offset & 0xfffff000;
  2114. val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
  2115. if (obj->tiling_mode == I915_TILING_Y)
  2116. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  2117. val |= I965_FENCE_REG_VALID;
  2118. } else
  2119. val = 0;
  2120. I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
  2121. POSTING_READ(FENCE_REG_965_0 + reg * 8);
  2122. }
  2123. static void i915_write_fence_reg(struct drm_device *dev, int reg,
  2124. struct drm_i915_gem_object *obj)
  2125. {
  2126. drm_i915_private_t *dev_priv = dev->dev_private;
  2127. u32 val;
  2128. if (obj) {
  2129. u32 size = obj->gtt_space->size;
  2130. int pitch_val;
  2131. int tile_width;
  2132. WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
  2133. (size & -size) != size ||
  2134. (obj->gtt_offset & (size - 1)),
  2135. "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
  2136. obj->gtt_offset, obj->map_and_fenceable, size);
  2137. if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
  2138. tile_width = 128;
  2139. else
  2140. tile_width = 512;
  2141. /* Note: pitch better be a power of two tile widths */
  2142. pitch_val = obj->stride / tile_width;
  2143. pitch_val = ffs(pitch_val) - 1;
  2144. val = obj->gtt_offset;
  2145. if (obj->tiling_mode == I915_TILING_Y)
  2146. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  2147. val |= I915_FENCE_SIZE_BITS(size);
  2148. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  2149. val |= I830_FENCE_REG_VALID;
  2150. } else
  2151. val = 0;
  2152. if (reg < 8)
  2153. reg = FENCE_REG_830_0 + reg * 4;
  2154. else
  2155. reg = FENCE_REG_945_8 + (reg - 8) * 4;
  2156. I915_WRITE(reg, val);
  2157. POSTING_READ(reg);
  2158. }
  2159. static void i830_write_fence_reg(struct drm_device *dev, int reg,
  2160. struct drm_i915_gem_object *obj)
  2161. {
  2162. drm_i915_private_t *dev_priv = dev->dev_private;
  2163. uint32_t val;
  2164. if (obj) {
  2165. u32 size = obj->gtt_space->size;
  2166. uint32_t pitch_val;
  2167. WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
  2168. (size & -size) != size ||
  2169. (obj->gtt_offset & (size - 1)),
  2170. "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
  2171. obj->gtt_offset, size);
  2172. pitch_val = obj->stride / 128;
  2173. pitch_val = ffs(pitch_val) - 1;
  2174. val = obj->gtt_offset;
  2175. if (obj->tiling_mode == I915_TILING_Y)
  2176. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  2177. val |= I830_FENCE_SIZE_BITS(size);
  2178. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  2179. val |= I830_FENCE_REG_VALID;
  2180. } else
  2181. val = 0;
  2182. I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
  2183. POSTING_READ(FENCE_REG_830_0 + reg * 4);
  2184. }
  2185. static void i915_gem_write_fence(struct drm_device *dev, int reg,
  2186. struct drm_i915_gem_object *obj)
  2187. {
  2188. switch (INTEL_INFO(dev)->gen) {
  2189. case 7:
  2190. case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
  2191. case 5:
  2192. case 4: i965_write_fence_reg(dev, reg, obj); break;
  2193. case 3: i915_write_fence_reg(dev, reg, obj); break;
  2194. case 2: i830_write_fence_reg(dev, reg, obj); break;
  2195. default: break;
  2196. }
  2197. }
  2198. static inline int fence_number(struct drm_i915_private *dev_priv,
  2199. struct drm_i915_fence_reg *fence)
  2200. {
  2201. return fence - dev_priv->fence_regs;
  2202. }
  2203. static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
  2204. struct drm_i915_fence_reg *fence,
  2205. bool enable)
  2206. {
  2207. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  2208. int reg = fence_number(dev_priv, fence);
  2209. i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
  2210. if (enable) {
  2211. obj->fence_reg = reg;
  2212. fence->obj = obj;
  2213. list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
  2214. } else {
  2215. obj->fence_reg = I915_FENCE_REG_NONE;
  2216. fence->obj = NULL;
  2217. list_del_init(&fence->lru_list);
  2218. }
  2219. }
  2220. static int
  2221. i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
  2222. {
  2223. if (obj->last_fenced_seqno) {
  2224. int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
  2225. if (ret)
  2226. return ret;
  2227. obj->last_fenced_seqno = 0;
  2228. }
  2229. /* Ensure that all CPU reads are completed before installing a fence
  2230. * and all writes before removing the fence.
  2231. */
  2232. if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
  2233. mb();
  2234. obj->fenced_gpu_access = false;
  2235. return 0;
  2236. }
  2237. int
  2238. i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
  2239. {
  2240. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  2241. int ret;
  2242. ret = i915_gem_object_flush_fence(obj);
  2243. if (ret)
  2244. return ret;
  2245. if (obj->fence_reg == I915_FENCE_REG_NONE)
  2246. return 0;
  2247. i915_gem_object_update_fence(obj,
  2248. &dev_priv->fence_regs[obj->fence_reg],
  2249. false);
  2250. i915_gem_object_fence_lost(obj);
  2251. return 0;
  2252. }
  2253. static struct drm_i915_fence_reg *
  2254. i915_find_fence_reg(struct drm_device *dev)
  2255. {
  2256. struct drm_i915_private *dev_priv = dev->dev_private;
  2257. struct drm_i915_fence_reg *reg, *avail;
  2258. int i;
  2259. /* First try to find a free reg */
  2260. avail = NULL;
  2261. for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
  2262. reg = &dev_priv->fence_regs[i];
  2263. if (!reg->obj)
  2264. return reg;
  2265. if (!reg->pin_count)
  2266. avail = reg;
  2267. }
  2268. if (avail == NULL)
  2269. return NULL;
  2270. /* None available, try to steal one or wait for a user to finish */
  2271. list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
  2272. if (reg->pin_count)
  2273. continue;
  2274. return reg;
  2275. }
  2276. return NULL;
  2277. }
  2278. /**
  2279. * i915_gem_object_get_fence - set up fencing for an object
  2280. * @obj: object to map through a fence reg
  2281. *
  2282. * When mapping objects through the GTT, userspace wants to be able to write
  2283. * to them without having to worry about swizzling if the object is tiled.
  2284. * This function walks the fence regs looking for a free one for @obj,
  2285. * stealing one if it can't find any.
  2286. *
  2287. * It then sets up the reg based on the object's properties: address, pitch
  2288. * and tiling format.
  2289. *
  2290. * For an untiled surface, this removes any existing fence.
  2291. */
  2292. int
  2293. i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
  2294. {
  2295. struct drm_device *dev = obj->base.dev;
  2296. struct drm_i915_private *dev_priv = dev->dev_private;
  2297. bool enable = obj->tiling_mode != I915_TILING_NONE;
  2298. struct drm_i915_fence_reg *reg;
  2299. int ret;
  2300. /* Have we updated the tiling parameters upon the object and so
  2301. * will need to serialise the write to the associated fence register?
  2302. */
  2303. if (obj->fence_dirty) {
  2304. ret = i915_gem_object_flush_fence(obj);
  2305. if (ret)
  2306. return ret;
  2307. }
  2308. /* Just update our place in the LRU if our fence is getting reused. */
  2309. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  2310. reg = &dev_priv->fence_regs[obj->fence_reg];
  2311. if (!obj->fence_dirty) {
  2312. list_move_tail(&reg->lru_list,
  2313. &dev_priv->mm.fence_list);
  2314. return 0;
  2315. }
  2316. } else if (enable) {
  2317. reg = i915_find_fence_reg(dev);
  2318. if (reg == NULL)
  2319. return -EDEADLK;
  2320. if (reg->obj) {
  2321. struct drm_i915_gem_object *old = reg->obj;
  2322. ret = i915_gem_object_flush_fence(old);
  2323. if (ret)
  2324. return ret;
  2325. i915_gem_object_fence_lost(old);
  2326. }
  2327. } else
  2328. return 0;
  2329. i915_gem_object_update_fence(obj, reg, enable);
  2330. obj->fence_dirty = false;
  2331. return 0;
  2332. }
  2333. static bool i915_gem_valid_gtt_space(struct drm_device *dev,
  2334. struct drm_mm_node *gtt_space,
  2335. unsigned long cache_level)
  2336. {
  2337. struct drm_mm_node *other;
  2338. /* On non-LLC machines we have to be careful when putting differing
  2339. * types of snoopable memory together to avoid the prefetcher
  2340. * crossing memory domains and dieing.
  2341. */
  2342. if (HAS_LLC(dev))
  2343. return true;
  2344. if (gtt_space == NULL)
  2345. return true;
  2346. if (list_empty(&gtt_space->node_list))
  2347. return true;
  2348. other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
  2349. if (other->allocated && !other->hole_follows && other->color != cache_level)
  2350. return false;
  2351. other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
  2352. if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
  2353. return false;
  2354. return true;
  2355. }
  2356. static void i915_gem_verify_gtt(struct drm_device *dev)
  2357. {
  2358. #if WATCH_GTT
  2359. struct drm_i915_private *dev_priv = dev->dev_private;
  2360. struct drm_i915_gem_object *obj;
  2361. int err = 0;
  2362. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
  2363. if (obj->gtt_space == NULL) {
  2364. printk(KERN_ERR "object found on GTT list with no space reserved\n");
  2365. err++;
  2366. continue;
  2367. }
  2368. if (obj->cache_level != obj->gtt_space->color) {
  2369. printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
  2370. obj->gtt_space->start,
  2371. obj->gtt_space->start + obj->gtt_space->size,
  2372. obj->cache_level,
  2373. obj->gtt_space->color);
  2374. err++;
  2375. continue;
  2376. }
  2377. if (!i915_gem_valid_gtt_space(dev,
  2378. obj->gtt_space,
  2379. obj->cache_level)) {
  2380. printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
  2381. obj->gtt_space->start,
  2382. obj->gtt_space->start + obj->gtt_space->size,
  2383. obj->cache_level);
  2384. err++;
  2385. continue;
  2386. }
  2387. }
  2388. WARN_ON(err);
  2389. #endif
  2390. }
  2391. /**
  2392. * Finds free space in the GTT aperture and binds the object there.
  2393. */
  2394. static int
  2395. i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
  2396. unsigned alignment,
  2397. bool map_and_fenceable,
  2398. bool nonblocking)
  2399. {
  2400. struct drm_device *dev = obj->base.dev;
  2401. drm_i915_private_t *dev_priv = dev->dev_private;
  2402. struct drm_mm_node *node;
  2403. u32 size, fence_size, fence_alignment, unfenced_alignment;
  2404. bool mappable, fenceable;
  2405. int ret;
  2406. if (obj->madv != I915_MADV_WILLNEED) {
  2407. DRM_ERROR("Attempting to bind a purgeable object\n");
  2408. return -EINVAL;
  2409. }
  2410. fence_size = i915_gem_get_gtt_size(dev,
  2411. obj->base.size,
  2412. obj->tiling_mode);
  2413. fence_alignment = i915_gem_get_gtt_alignment(dev,
  2414. obj->base.size,
  2415. obj->tiling_mode);
  2416. unfenced_alignment =
  2417. i915_gem_get_unfenced_gtt_alignment(dev,
  2418. obj->base.size,
  2419. obj->tiling_mode);
  2420. if (alignment == 0)
  2421. alignment = map_and_fenceable ? fence_alignment :
  2422. unfenced_alignment;
  2423. if (map_and_fenceable && alignment & (fence_alignment - 1)) {
  2424. DRM_ERROR("Invalid object alignment requested %u\n", alignment);
  2425. return -EINVAL;
  2426. }
  2427. size = map_and_fenceable ? fence_size : obj->base.size;
  2428. /* If the object is bigger than the entire aperture, reject it early
  2429. * before evicting everything in a vain attempt to find space.
  2430. */
  2431. if (obj->base.size >
  2432. (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
  2433. DRM_ERROR("Attempting to bind an object larger than the aperture\n");
  2434. return -E2BIG;
  2435. }
  2436. ret = i915_gem_object_get_pages(obj);
  2437. if (ret)
  2438. return ret;
  2439. i915_gem_object_pin_pages(obj);
  2440. node = kzalloc(sizeof(*node), GFP_KERNEL);
  2441. if (node == NULL) {
  2442. i915_gem_object_unpin_pages(obj);
  2443. return -ENOMEM;
  2444. }
  2445. search_free:
  2446. if (map_and_fenceable)
  2447. ret = drm_mm_insert_node_in_range_generic(&dev_priv->mm.gtt_space, node,
  2448. size, alignment, obj->cache_level,
  2449. 0, dev_priv->mm.gtt_mappable_end);
  2450. else
  2451. ret = drm_mm_insert_node_generic(&dev_priv->mm.gtt_space, node,
  2452. size, alignment, obj->cache_level);
  2453. if (ret) {
  2454. ret = i915_gem_evict_something(dev, size, alignment,
  2455. obj->cache_level,
  2456. map_and_fenceable,
  2457. nonblocking);
  2458. if (ret == 0)
  2459. goto search_free;
  2460. i915_gem_object_unpin_pages(obj);
  2461. kfree(node);
  2462. return ret;
  2463. }
  2464. if (WARN_ON(!i915_gem_valid_gtt_space(dev, node, obj->cache_level))) {
  2465. i915_gem_object_unpin_pages(obj);
  2466. drm_mm_put_block(node);
  2467. return -EINVAL;
  2468. }
  2469. ret = i915_gem_gtt_prepare_object(obj);
  2470. if (ret) {
  2471. i915_gem_object_unpin_pages(obj);
  2472. drm_mm_put_block(node);
  2473. return ret;
  2474. }
  2475. list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
  2476. list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  2477. obj->gtt_space = node;
  2478. obj->gtt_offset = node->start;
  2479. fenceable =
  2480. node->size == fence_size &&
  2481. (node->start & (fence_alignment - 1)) == 0;
  2482. mappable =
  2483. obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
  2484. obj->map_and_fenceable = mappable && fenceable;
  2485. i915_gem_object_unpin_pages(obj);
  2486. trace_i915_gem_object_bind(obj, map_and_fenceable);
  2487. i915_gem_verify_gtt(dev);
  2488. return 0;
  2489. }
  2490. void
  2491. i915_gem_clflush_object(struct drm_i915_gem_object *obj)
  2492. {
  2493. /* If we don't have a page list set up, then we're not pinned
  2494. * to GPU, and we can ignore the cache flush because it'll happen
  2495. * again at bind time.
  2496. */
  2497. if (obj->pages == NULL)
  2498. return;
  2499. /* If the GPU is snooping the contents of the CPU cache,
  2500. * we do not need to manually clear the CPU cache lines. However,
  2501. * the caches are only snooped when the render cache is
  2502. * flushed/invalidated. As we always have to emit invalidations
  2503. * and flushes when moving into and out of the RENDER domain, correct
  2504. * snooping behaviour occurs naturally as the result of our domain
  2505. * tracking.
  2506. */
  2507. if (obj->cache_level != I915_CACHE_NONE)
  2508. return;
  2509. trace_i915_gem_object_clflush(obj);
  2510. drm_clflush_sg(obj->pages);
  2511. }
  2512. /** Flushes the GTT write domain for the object if it's dirty. */
  2513. static void
  2514. i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
  2515. {
  2516. uint32_t old_write_domain;
  2517. if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
  2518. return;
  2519. /* No actual flushing is required for the GTT write domain. Writes
  2520. * to it immediately go to main memory as far as we know, so there's
  2521. * no chipset flush. It also doesn't land in render cache.
  2522. *
  2523. * However, we do have to enforce the order so that all writes through
  2524. * the GTT land before any writes to the device, such as updates to
  2525. * the GATT itself.
  2526. */
  2527. wmb();
  2528. old_write_domain = obj->base.write_domain;
  2529. obj->base.write_domain = 0;
  2530. trace_i915_gem_object_change_domain(obj,
  2531. obj->base.read_domains,
  2532. old_write_domain);
  2533. }
  2534. /** Flushes the CPU write domain for the object if it's dirty. */
  2535. static void
  2536. i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
  2537. {
  2538. uint32_t old_write_domain;
  2539. if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
  2540. return;
  2541. i915_gem_clflush_object(obj);
  2542. i915_gem_chipset_flush(obj->base.dev);
  2543. old_write_domain = obj->base.write_domain;
  2544. obj->base.write_domain = 0;
  2545. trace_i915_gem_object_change_domain(obj,
  2546. obj->base.read_domains,
  2547. old_write_domain);
  2548. }
  2549. /**
  2550. * Moves a single object to the GTT read, and possibly write domain.
  2551. *
  2552. * This function returns when the move is complete, including waiting on
  2553. * flushes to occur.
  2554. */
  2555. int
  2556. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
  2557. {
  2558. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  2559. uint32_t old_write_domain, old_read_domains;
  2560. int ret;
  2561. /* Not valid to be called on unbound objects. */
  2562. if (obj->gtt_space == NULL)
  2563. return -EINVAL;
  2564. if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
  2565. return 0;
  2566. ret = i915_gem_object_wait_rendering(obj, !write);
  2567. if (ret)
  2568. return ret;
  2569. i915_gem_object_flush_cpu_write_domain(obj);
  2570. old_write_domain = obj->base.write_domain;
  2571. old_read_domains = obj->base.read_domains;
  2572. /* It should now be out of any other write domains, and we can update
  2573. * the domain values for our changes.
  2574. */
  2575. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
  2576. obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
  2577. if (write) {
  2578. obj->base.read_domains = I915_GEM_DOMAIN_GTT;
  2579. obj->base.write_domain = I915_GEM_DOMAIN_GTT;
  2580. obj->dirty = 1;
  2581. }
  2582. trace_i915_gem_object_change_domain(obj,
  2583. old_read_domains,
  2584. old_write_domain);
  2585. /* And bump the LRU for this access */
  2586. if (i915_gem_object_is_inactive(obj))
  2587. list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  2588. return 0;
  2589. }
  2590. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  2591. enum i915_cache_level cache_level)
  2592. {
  2593. struct drm_device *dev = obj->base.dev;
  2594. drm_i915_private_t *dev_priv = dev->dev_private;
  2595. int ret;
  2596. if (obj->cache_level == cache_level)
  2597. return 0;
  2598. if (obj->pin_count) {
  2599. DRM_DEBUG("can not change the cache level of pinned objects\n");
  2600. return -EBUSY;
  2601. }
  2602. if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
  2603. ret = i915_gem_object_unbind(obj);
  2604. if (ret)
  2605. return ret;
  2606. }
  2607. if (obj->gtt_space) {
  2608. ret = i915_gem_object_finish_gpu(obj);
  2609. if (ret)
  2610. return ret;
  2611. i915_gem_object_finish_gtt(obj);
  2612. /* Before SandyBridge, you could not use tiling or fence
  2613. * registers with snooped memory, so relinquish any fences
  2614. * currently pointing to our region in the aperture.
  2615. */
  2616. if (INTEL_INFO(dev)->gen < 6) {
  2617. ret = i915_gem_object_put_fence(obj);
  2618. if (ret)
  2619. return ret;
  2620. }
  2621. if (obj->has_global_gtt_mapping)
  2622. i915_gem_gtt_bind_object(obj, cache_level);
  2623. if (obj->has_aliasing_ppgtt_mapping)
  2624. i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
  2625. obj, cache_level);
  2626. obj->gtt_space->color = cache_level;
  2627. }
  2628. if (cache_level == I915_CACHE_NONE) {
  2629. u32 old_read_domains, old_write_domain;
  2630. /* If we're coming from LLC cached, then we haven't
  2631. * actually been tracking whether the data is in the
  2632. * CPU cache or not, since we only allow one bit set
  2633. * in obj->write_domain and have been skipping the clflushes.
  2634. * Just set it to the CPU cache for now.
  2635. */
  2636. WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
  2637. WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
  2638. old_read_domains = obj->base.read_domains;
  2639. old_write_domain = obj->base.write_domain;
  2640. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  2641. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  2642. trace_i915_gem_object_change_domain(obj,
  2643. old_read_domains,
  2644. old_write_domain);
  2645. }
  2646. obj->cache_level = cache_level;
  2647. i915_gem_verify_gtt(dev);
  2648. return 0;
  2649. }
  2650. int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
  2651. struct drm_file *file)
  2652. {
  2653. struct drm_i915_gem_caching *args = data;
  2654. struct drm_i915_gem_object *obj;
  2655. int ret;
  2656. ret = i915_mutex_lock_interruptible(dev);
  2657. if (ret)
  2658. return ret;
  2659. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2660. if (&obj->base == NULL) {
  2661. ret = -ENOENT;
  2662. goto unlock;
  2663. }
  2664. args->caching = obj->cache_level != I915_CACHE_NONE;
  2665. drm_gem_object_unreference(&obj->base);
  2666. unlock:
  2667. mutex_unlock(&dev->struct_mutex);
  2668. return ret;
  2669. }
  2670. int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
  2671. struct drm_file *file)
  2672. {
  2673. struct drm_i915_gem_caching *args = data;
  2674. struct drm_i915_gem_object *obj;
  2675. enum i915_cache_level level;
  2676. int ret;
  2677. switch (args->caching) {
  2678. case I915_CACHING_NONE:
  2679. level = I915_CACHE_NONE;
  2680. break;
  2681. case I915_CACHING_CACHED:
  2682. level = I915_CACHE_LLC;
  2683. break;
  2684. default:
  2685. return -EINVAL;
  2686. }
  2687. ret = i915_mutex_lock_interruptible(dev);
  2688. if (ret)
  2689. return ret;
  2690. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2691. if (&obj->base == NULL) {
  2692. ret = -ENOENT;
  2693. goto unlock;
  2694. }
  2695. ret = i915_gem_object_set_cache_level(obj, level);
  2696. drm_gem_object_unreference(&obj->base);
  2697. unlock:
  2698. mutex_unlock(&dev->struct_mutex);
  2699. return ret;
  2700. }
  2701. /*
  2702. * Prepare buffer for display plane (scanout, cursors, etc).
  2703. * Can be called from an uninterruptible phase (modesetting) and allows
  2704. * any flushes to be pipelined (for pageflips).
  2705. */
  2706. int
  2707. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  2708. u32 alignment,
  2709. struct intel_ring_buffer *pipelined)
  2710. {
  2711. u32 old_read_domains, old_write_domain;
  2712. int ret;
  2713. if (pipelined != obj->ring) {
  2714. ret = i915_gem_object_sync(obj, pipelined);
  2715. if (ret)
  2716. return ret;
  2717. }
  2718. /* The display engine is not coherent with the LLC cache on gen6. As
  2719. * a result, we make sure that the pinning that is about to occur is
  2720. * done with uncached PTEs. This is lowest common denominator for all
  2721. * chipsets.
  2722. *
  2723. * However for gen6+, we could do better by using the GFDT bit instead
  2724. * of uncaching, which would allow us to flush all the LLC-cached data
  2725. * with that bit in the PTE to main memory with just one PIPE_CONTROL.
  2726. */
  2727. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
  2728. if (ret)
  2729. return ret;
  2730. /* As the user may map the buffer once pinned in the display plane
  2731. * (e.g. libkms for the bootup splash), we have to ensure that we
  2732. * always use map_and_fenceable for all scanout buffers.
  2733. */
  2734. ret = i915_gem_object_pin(obj, alignment, true, false);
  2735. if (ret)
  2736. return ret;
  2737. i915_gem_object_flush_cpu_write_domain(obj);
  2738. old_write_domain = obj->base.write_domain;
  2739. old_read_domains = obj->base.read_domains;
  2740. /* It should now be out of any other write domains, and we can update
  2741. * the domain values for our changes.
  2742. */
  2743. obj->base.write_domain = 0;
  2744. obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
  2745. trace_i915_gem_object_change_domain(obj,
  2746. old_read_domains,
  2747. old_write_domain);
  2748. return 0;
  2749. }
  2750. int
  2751. i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
  2752. {
  2753. int ret;
  2754. if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
  2755. return 0;
  2756. ret = i915_gem_object_wait_rendering(obj, false);
  2757. if (ret)
  2758. return ret;
  2759. /* Ensure that we invalidate the GPU's caches and TLBs. */
  2760. obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
  2761. return 0;
  2762. }
  2763. /**
  2764. * Moves a single object to the CPU read, and possibly write domain.
  2765. *
  2766. * This function returns when the move is complete, including waiting on
  2767. * flushes to occur.
  2768. */
  2769. int
  2770. i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
  2771. {
  2772. uint32_t old_write_domain, old_read_domains;
  2773. int ret;
  2774. if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
  2775. return 0;
  2776. ret = i915_gem_object_wait_rendering(obj, !write);
  2777. if (ret)
  2778. return ret;
  2779. i915_gem_object_flush_gtt_write_domain(obj);
  2780. old_write_domain = obj->base.write_domain;
  2781. old_read_domains = obj->base.read_domains;
  2782. /* Flush the CPU cache if it's still invalid. */
  2783. if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
  2784. i915_gem_clflush_object(obj);
  2785. obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
  2786. }
  2787. /* It should now be out of any other write domains, and we can update
  2788. * the domain values for our changes.
  2789. */
  2790. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2791. /* If we're writing through the CPU, then the GPU read domains will
  2792. * need to be invalidated at next use.
  2793. */
  2794. if (write) {
  2795. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  2796. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  2797. }
  2798. trace_i915_gem_object_change_domain(obj,
  2799. old_read_domains,
  2800. old_write_domain);
  2801. return 0;
  2802. }
  2803. /* Throttle our rendering by waiting until the ring has completed our requests
  2804. * emitted over 20 msec ago.
  2805. *
  2806. * Note that if we were to use the current jiffies each time around the loop,
  2807. * we wouldn't escape the function with any frames outstanding if the time to
  2808. * render a frame was over 20ms.
  2809. *
  2810. * This should get us reasonable parallelism between CPU and GPU but also
  2811. * relatively low latency when blocking on a particular request to finish.
  2812. */
  2813. static int
  2814. i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
  2815. {
  2816. struct drm_i915_private *dev_priv = dev->dev_private;
  2817. struct drm_i915_file_private *file_priv = file->driver_priv;
  2818. unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
  2819. struct drm_i915_gem_request *request;
  2820. struct intel_ring_buffer *ring = NULL;
  2821. u32 seqno = 0;
  2822. int ret;
  2823. if (atomic_read(&dev_priv->mm.wedged))
  2824. return -EIO;
  2825. spin_lock(&file_priv->mm.lock);
  2826. list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
  2827. if (time_after_eq(request->emitted_jiffies, recent_enough))
  2828. break;
  2829. ring = request->ring;
  2830. seqno = request->seqno;
  2831. }
  2832. spin_unlock(&file_priv->mm.lock);
  2833. if (seqno == 0)
  2834. return 0;
  2835. ret = __wait_seqno(ring, seqno, true, NULL);
  2836. if (ret == 0)
  2837. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
  2838. return ret;
  2839. }
  2840. int
  2841. i915_gem_object_pin(struct drm_i915_gem_object *obj,
  2842. uint32_t alignment,
  2843. bool map_and_fenceable,
  2844. bool nonblocking)
  2845. {
  2846. int ret;
  2847. if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
  2848. return -EBUSY;
  2849. if (obj->gtt_space != NULL) {
  2850. if ((alignment && obj->gtt_offset & (alignment - 1)) ||
  2851. (map_and_fenceable && !obj->map_and_fenceable)) {
  2852. WARN(obj->pin_count,
  2853. "bo is already pinned with incorrect alignment:"
  2854. " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
  2855. " obj->map_and_fenceable=%d\n",
  2856. obj->gtt_offset, alignment,
  2857. map_and_fenceable,
  2858. obj->map_and_fenceable);
  2859. ret = i915_gem_object_unbind(obj);
  2860. if (ret)
  2861. return ret;
  2862. }
  2863. }
  2864. if (obj->gtt_space == NULL) {
  2865. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  2866. ret = i915_gem_object_bind_to_gtt(obj, alignment,
  2867. map_and_fenceable,
  2868. nonblocking);
  2869. if (ret)
  2870. return ret;
  2871. if (!dev_priv->mm.aliasing_ppgtt)
  2872. i915_gem_gtt_bind_object(obj, obj->cache_level);
  2873. }
  2874. if (!obj->has_global_gtt_mapping && map_and_fenceable)
  2875. i915_gem_gtt_bind_object(obj, obj->cache_level);
  2876. obj->pin_count++;
  2877. obj->pin_mappable |= map_and_fenceable;
  2878. return 0;
  2879. }
  2880. void
  2881. i915_gem_object_unpin(struct drm_i915_gem_object *obj)
  2882. {
  2883. BUG_ON(obj->pin_count == 0);
  2884. BUG_ON(obj->gtt_space == NULL);
  2885. if (--obj->pin_count == 0)
  2886. obj->pin_mappable = false;
  2887. }
  2888. int
  2889. i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  2890. struct drm_file *file)
  2891. {
  2892. struct drm_i915_gem_pin *args = data;
  2893. struct drm_i915_gem_object *obj;
  2894. int ret;
  2895. ret = i915_mutex_lock_interruptible(dev);
  2896. if (ret)
  2897. return ret;
  2898. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2899. if (&obj->base == NULL) {
  2900. ret = -ENOENT;
  2901. goto unlock;
  2902. }
  2903. if (obj->madv != I915_MADV_WILLNEED) {
  2904. DRM_ERROR("Attempting to pin a purgeable buffer\n");
  2905. ret = -EINVAL;
  2906. goto out;
  2907. }
  2908. if (obj->pin_filp != NULL && obj->pin_filp != file) {
  2909. DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
  2910. args->handle);
  2911. ret = -EINVAL;
  2912. goto out;
  2913. }
  2914. obj->user_pin_count++;
  2915. obj->pin_filp = file;
  2916. if (obj->user_pin_count == 1) {
  2917. ret = i915_gem_object_pin(obj, args->alignment, true, false);
  2918. if (ret)
  2919. goto out;
  2920. }
  2921. /* XXX - flush the CPU caches for pinned objects
  2922. * as the X server doesn't manage domains yet
  2923. */
  2924. i915_gem_object_flush_cpu_write_domain(obj);
  2925. args->offset = obj->gtt_offset;
  2926. out:
  2927. drm_gem_object_unreference(&obj->base);
  2928. unlock:
  2929. mutex_unlock(&dev->struct_mutex);
  2930. return ret;
  2931. }
  2932. int
  2933. i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  2934. struct drm_file *file)
  2935. {
  2936. struct drm_i915_gem_pin *args = data;
  2937. struct drm_i915_gem_object *obj;
  2938. int ret;
  2939. ret = i915_mutex_lock_interruptible(dev);
  2940. if (ret)
  2941. return ret;
  2942. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2943. if (&obj->base == NULL) {
  2944. ret = -ENOENT;
  2945. goto unlock;
  2946. }
  2947. if (obj->pin_filp != file) {
  2948. DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
  2949. args->handle);
  2950. ret = -EINVAL;
  2951. goto out;
  2952. }
  2953. obj->user_pin_count--;
  2954. if (obj->user_pin_count == 0) {
  2955. obj->pin_filp = NULL;
  2956. i915_gem_object_unpin(obj);
  2957. }
  2958. out:
  2959. drm_gem_object_unreference(&obj->base);
  2960. unlock:
  2961. mutex_unlock(&dev->struct_mutex);
  2962. return ret;
  2963. }
  2964. int
  2965. i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  2966. struct drm_file *file)
  2967. {
  2968. struct drm_i915_gem_busy *args = data;
  2969. struct drm_i915_gem_object *obj;
  2970. int ret;
  2971. ret = i915_mutex_lock_interruptible(dev);
  2972. if (ret)
  2973. return ret;
  2974. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2975. if (&obj->base == NULL) {
  2976. ret = -ENOENT;
  2977. goto unlock;
  2978. }
  2979. /* Count all active objects as busy, even if they are currently not used
  2980. * by the gpu. Users of this interface expect objects to eventually
  2981. * become non-busy without any further actions, therefore emit any
  2982. * necessary flushes here.
  2983. */
  2984. ret = i915_gem_object_flush_active(obj);
  2985. args->busy = obj->active;
  2986. if (obj->ring) {
  2987. BUILD_BUG_ON(I915_NUM_RINGS > 16);
  2988. args->busy |= intel_ring_flag(obj->ring) << 16;
  2989. }
  2990. drm_gem_object_unreference(&obj->base);
  2991. unlock:
  2992. mutex_unlock(&dev->struct_mutex);
  2993. return ret;
  2994. }
  2995. int
  2996. i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  2997. struct drm_file *file_priv)
  2998. {
  2999. return i915_gem_ring_throttle(dev, file_priv);
  3000. }
  3001. int
  3002. i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  3003. struct drm_file *file_priv)
  3004. {
  3005. struct drm_i915_gem_madvise *args = data;
  3006. struct drm_i915_gem_object *obj;
  3007. int ret;
  3008. switch (args->madv) {
  3009. case I915_MADV_DONTNEED:
  3010. case I915_MADV_WILLNEED:
  3011. break;
  3012. default:
  3013. return -EINVAL;
  3014. }
  3015. ret = i915_mutex_lock_interruptible(dev);
  3016. if (ret)
  3017. return ret;
  3018. obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
  3019. if (&obj->base == NULL) {
  3020. ret = -ENOENT;
  3021. goto unlock;
  3022. }
  3023. if (obj->pin_count) {
  3024. ret = -EINVAL;
  3025. goto out;
  3026. }
  3027. if (obj->madv != __I915_MADV_PURGED)
  3028. obj->madv = args->madv;
  3029. /* if the object is no longer attached, discard its backing storage */
  3030. if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
  3031. i915_gem_object_truncate(obj);
  3032. args->retained = obj->madv != __I915_MADV_PURGED;
  3033. out:
  3034. drm_gem_object_unreference(&obj->base);
  3035. unlock:
  3036. mutex_unlock(&dev->struct_mutex);
  3037. return ret;
  3038. }
  3039. void i915_gem_object_init(struct drm_i915_gem_object *obj,
  3040. const struct drm_i915_gem_object_ops *ops)
  3041. {
  3042. INIT_LIST_HEAD(&obj->mm_list);
  3043. INIT_LIST_HEAD(&obj->gtt_list);
  3044. INIT_LIST_HEAD(&obj->ring_list);
  3045. INIT_LIST_HEAD(&obj->exec_list);
  3046. obj->ops = ops;
  3047. obj->fence_reg = I915_FENCE_REG_NONE;
  3048. obj->madv = I915_MADV_WILLNEED;
  3049. /* Avoid an unnecessary call to unbind on the first bind. */
  3050. obj->map_and_fenceable = true;
  3051. i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
  3052. }
  3053. static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
  3054. .get_pages = i915_gem_object_get_pages_gtt,
  3055. .put_pages = i915_gem_object_put_pages_gtt,
  3056. };
  3057. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  3058. size_t size)
  3059. {
  3060. struct drm_i915_gem_object *obj;
  3061. struct address_space *mapping;
  3062. u32 mask;
  3063. obj = kzalloc(sizeof(*obj), GFP_KERNEL);
  3064. if (obj == NULL)
  3065. return NULL;
  3066. if (drm_gem_object_init(dev, &obj->base, size) != 0) {
  3067. kfree(obj);
  3068. return NULL;
  3069. }
  3070. mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
  3071. if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
  3072. /* 965gm cannot relocate objects above 4GiB. */
  3073. mask &= ~__GFP_HIGHMEM;
  3074. mask |= __GFP_DMA32;
  3075. }
  3076. mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  3077. mapping_set_gfp_mask(mapping, mask);
  3078. i915_gem_object_init(obj, &i915_gem_object_ops);
  3079. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  3080. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  3081. if (HAS_LLC(dev)) {
  3082. /* On some devices, we can have the GPU use the LLC (the CPU
  3083. * cache) for about a 10% performance improvement
  3084. * compared to uncached. Graphics requests other than
  3085. * display scanout are coherent with the CPU in
  3086. * accessing this cache. This means in this mode we
  3087. * don't need to clflush on the CPU side, and on the
  3088. * GPU side we only need to flush internal caches to
  3089. * get data visible to the CPU.
  3090. *
  3091. * However, we maintain the display planes as UC, and so
  3092. * need to rebind when first used as such.
  3093. */
  3094. obj->cache_level = I915_CACHE_LLC;
  3095. } else
  3096. obj->cache_level = I915_CACHE_NONE;
  3097. return obj;
  3098. }
  3099. int i915_gem_init_object(struct drm_gem_object *obj)
  3100. {
  3101. BUG();
  3102. return 0;
  3103. }
  3104. void i915_gem_free_object(struct drm_gem_object *gem_obj)
  3105. {
  3106. struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
  3107. struct drm_device *dev = obj->base.dev;
  3108. drm_i915_private_t *dev_priv = dev->dev_private;
  3109. trace_i915_gem_object_destroy(obj);
  3110. if (obj->phys_obj)
  3111. i915_gem_detach_phys_object(dev, obj);
  3112. obj->pin_count = 0;
  3113. if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
  3114. bool was_interruptible;
  3115. was_interruptible = dev_priv->mm.interruptible;
  3116. dev_priv->mm.interruptible = false;
  3117. WARN_ON(i915_gem_object_unbind(obj));
  3118. dev_priv->mm.interruptible = was_interruptible;
  3119. }
  3120. obj->pages_pin_count = 0;
  3121. i915_gem_object_put_pages(obj);
  3122. i915_gem_object_free_mmap_offset(obj);
  3123. BUG_ON(obj->pages);
  3124. if (obj->base.import_attach)
  3125. drm_prime_gem_destroy(&obj->base, NULL);
  3126. drm_gem_object_release(&obj->base);
  3127. i915_gem_info_remove_obj(dev_priv, obj->base.size);
  3128. kfree(obj->bit_17);
  3129. kfree(obj);
  3130. }
  3131. int
  3132. i915_gem_idle(struct drm_device *dev)
  3133. {
  3134. drm_i915_private_t *dev_priv = dev->dev_private;
  3135. int ret;
  3136. mutex_lock(&dev->struct_mutex);
  3137. if (dev_priv->mm.suspended) {
  3138. mutex_unlock(&dev->struct_mutex);
  3139. return 0;
  3140. }
  3141. ret = i915_gpu_idle(dev);
  3142. if (ret) {
  3143. mutex_unlock(&dev->struct_mutex);
  3144. return ret;
  3145. }
  3146. i915_gem_retire_requests(dev);
  3147. /* Under UMS, be paranoid and evict. */
  3148. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  3149. i915_gem_evict_everything(dev);
  3150. i915_gem_reset_fences(dev);
  3151. /* Hack! Don't let anybody do execbuf while we don't control the chip.
  3152. * We need to replace this with a semaphore, or something.
  3153. * And not confound mm.suspended!
  3154. */
  3155. dev_priv->mm.suspended = 1;
  3156. del_timer_sync(&dev_priv->hangcheck_timer);
  3157. i915_kernel_lost_context(dev);
  3158. i915_gem_cleanup_ringbuffer(dev);
  3159. mutex_unlock(&dev->struct_mutex);
  3160. /* Cancel the retire work handler, which should be idle now. */
  3161. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  3162. return 0;
  3163. }
  3164. void i915_gem_l3_remap(struct drm_device *dev)
  3165. {
  3166. drm_i915_private_t *dev_priv = dev->dev_private;
  3167. u32 misccpctl;
  3168. int i;
  3169. if (!IS_IVYBRIDGE(dev))
  3170. return;
  3171. if (!dev_priv->l3_parity.remap_info)
  3172. return;
  3173. misccpctl = I915_READ(GEN7_MISCCPCTL);
  3174. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  3175. POSTING_READ(GEN7_MISCCPCTL);
  3176. for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
  3177. u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
  3178. if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
  3179. DRM_DEBUG("0x%x was already programmed to %x\n",
  3180. GEN7_L3LOG_BASE + i, remap);
  3181. if (remap && !dev_priv->l3_parity.remap_info[i/4])
  3182. DRM_DEBUG_DRIVER("Clearing remapped register\n");
  3183. I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
  3184. }
  3185. /* Make sure all the writes land before disabling dop clock gating */
  3186. POSTING_READ(GEN7_L3LOG_BASE);
  3187. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  3188. }
  3189. void i915_gem_init_swizzling(struct drm_device *dev)
  3190. {
  3191. drm_i915_private_t *dev_priv = dev->dev_private;
  3192. if (INTEL_INFO(dev)->gen < 5 ||
  3193. dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
  3194. return;
  3195. I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
  3196. DISP_TILE_SURFACE_SWIZZLING);
  3197. if (IS_GEN5(dev))
  3198. return;
  3199. I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
  3200. if (IS_GEN6(dev))
  3201. I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
  3202. else
  3203. I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
  3204. }
  3205. static bool
  3206. intel_enable_blt(struct drm_device *dev)
  3207. {
  3208. if (!HAS_BLT(dev))
  3209. return false;
  3210. /* The blitter was dysfunctional on early prototypes */
  3211. if (IS_GEN6(dev) && dev->pdev->revision < 8) {
  3212. DRM_INFO("BLT not supported on this pre-production hardware;"
  3213. " graphics performance will be degraded.\n");
  3214. return false;
  3215. }
  3216. return true;
  3217. }
  3218. int
  3219. i915_gem_init_hw(struct drm_device *dev)
  3220. {
  3221. drm_i915_private_t *dev_priv = dev->dev_private;
  3222. int ret;
  3223. if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
  3224. return -EIO;
  3225. if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
  3226. I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
  3227. i915_gem_l3_remap(dev);
  3228. i915_gem_init_swizzling(dev);
  3229. ret = intel_init_render_ring_buffer(dev);
  3230. if (ret)
  3231. return ret;
  3232. if (HAS_BSD(dev)) {
  3233. ret = intel_init_bsd_ring_buffer(dev);
  3234. if (ret)
  3235. goto cleanup_render_ring;
  3236. }
  3237. if (intel_enable_blt(dev)) {
  3238. ret = intel_init_blt_ring_buffer(dev);
  3239. if (ret)
  3240. goto cleanup_bsd_ring;
  3241. }
  3242. dev_priv->next_seqno = 1;
  3243. /*
  3244. * XXX: There was some w/a described somewhere suggesting loading
  3245. * contexts before PPGTT.
  3246. */
  3247. i915_gem_context_init(dev);
  3248. i915_gem_init_ppgtt(dev);
  3249. return 0;
  3250. cleanup_bsd_ring:
  3251. intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
  3252. cleanup_render_ring:
  3253. intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
  3254. return ret;
  3255. }
  3256. static bool
  3257. intel_enable_ppgtt(struct drm_device *dev)
  3258. {
  3259. if (i915_enable_ppgtt >= 0)
  3260. return i915_enable_ppgtt;
  3261. #ifdef CONFIG_INTEL_IOMMU
  3262. /* Disable ppgtt on SNB if VT-d is on. */
  3263. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  3264. return false;
  3265. #endif
  3266. return true;
  3267. }
  3268. int i915_gem_init(struct drm_device *dev)
  3269. {
  3270. struct drm_i915_private *dev_priv = dev->dev_private;
  3271. unsigned long gtt_size, mappable_size;
  3272. int ret;
  3273. gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
  3274. mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  3275. mutex_lock(&dev->struct_mutex);
  3276. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  3277. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  3278. * aperture accordingly when using aliasing ppgtt. */
  3279. gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  3280. i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);
  3281. ret = i915_gem_init_aliasing_ppgtt(dev);
  3282. if (ret) {
  3283. mutex_unlock(&dev->struct_mutex);
  3284. return ret;
  3285. }
  3286. } else {
  3287. /* Let GEM Manage all of the aperture.
  3288. *
  3289. * However, leave one page at the end still bound to the scratch
  3290. * page. There are a number of places where the hardware
  3291. * apparently prefetches past the end of the object, and we've
  3292. * seen multiple hangs with the GPU head pointer stuck in a
  3293. * batchbuffer bound at the last page of the aperture. One page
  3294. * should be enough to keep any prefetching inside of the
  3295. * aperture.
  3296. */
  3297. i915_gem_init_global_gtt(dev, 0, mappable_size,
  3298. gtt_size);
  3299. }
  3300. ret = i915_gem_init_hw(dev);
  3301. mutex_unlock(&dev->struct_mutex);
  3302. if (ret) {
  3303. i915_gem_cleanup_aliasing_ppgtt(dev);
  3304. return ret;
  3305. }
  3306. /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
  3307. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  3308. dev_priv->dri1.allow_batchbuffer = 1;
  3309. return 0;
  3310. }
  3311. void
  3312. i915_gem_cleanup_ringbuffer(struct drm_device *dev)
  3313. {
  3314. drm_i915_private_t *dev_priv = dev->dev_private;
  3315. struct intel_ring_buffer *ring;
  3316. int i;
  3317. for_each_ring(ring, dev_priv, i)
  3318. intel_cleanup_ring_buffer(ring);
  3319. }
  3320. int
  3321. i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  3322. struct drm_file *file_priv)
  3323. {
  3324. drm_i915_private_t *dev_priv = dev->dev_private;
  3325. int ret;
  3326. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3327. return 0;
  3328. if (atomic_read(&dev_priv->mm.wedged)) {
  3329. DRM_ERROR("Reenabling wedged hardware, good luck\n");
  3330. atomic_set(&dev_priv->mm.wedged, 0);
  3331. }
  3332. mutex_lock(&dev->struct_mutex);
  3333. dev_priv->mm.suspended = 0;
  3334. ret = i915_gem_init_hw(dev);
  3335. if (ret != 0) {
  3336. mutex_unlock(&dev->struct_mutex);
  3337. return ret;
  3338. }
  3339. BUG_ON(!list_empty(&dev_priv->mm.active_list));
  3340. mutex_unlock(&dev->struct_mutex);
  3341. ret = drm_irq_install(dev);
  3342. if (ret)
  3343. goto cleanup_ringbuffer;
  3344. return 0;
  3345. cleanup_ringbuffer:
  3346. mutex_lock(&dev->struct_mutex);
  3347. i915_gem_cleanup_ringbuffer(dev);
  3348. dev_priv->mm.suspended = 1;
  3349. mutex_unlock(&dev->struct_mutex);
  3350. return ret;
  3351. }
  3352. int
  3353. i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  3354. struct drm_file *file_priv)
  3355. {
  3356. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3357. return 0;
  3358. drm_irq_uninstall(dev);
  3359. return i915_gem_idle(dev);
  3360. }
  3361. void
  3362. i915_gem_lastclose(struct drm_device *dev)
  3363. {
  3364. int ret;
  3365. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3366. return;
  3367. ret = i915_gem_idle(dev);
  3368. if (ret)
  3369. DRM_ERROR("failed to idle hardware: %d\n", ret);
  3370. }
  3371. static void
  3372. init_ring_lists(struct intel_ring_buffer *ring)
  3373. {
  3374. INIT_LIST_HEAD(&ring->active_list);
  3375. INIT_LIST_HEAD(&ring->request_list);
  3376. }
  3377. void
  3378. i915_gem_load(struct drm_device *dev)
  3379. {
  3380. int i;
  3381. drm_i915_private_t *dev_priv = dev->dev_private;
  3382. INIT_LIST_HEAD(&dev_priv->mm.active_list);
  3383. INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
  3384. INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
  3385. INIT_LIST_HEAD(&dev_priv->mm.bound_list);
  3386. INIT_LIST_HEAD(&dev_priv->mm.fence_list);
  3387. for (i = 0; i < I915_NUM_RINGS; i++)
  3388. init_ring_lists(&dev_priv->ring[i]);
  3389. for (i = 0; i < I915_MAX_NUM_FENCES; i++)
  3390. INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
  3391. INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
  3392. i915_gem_retire_work_handler);
  3393. init_completion(&dev_priv->error_completion);
  3394. /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
  3395. if (IS_GEN3(dev)) {
  3396. I915_WRITE(MI_ARB_STATE,
  3397. _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
  3398. }
  3399. dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
  3400. /* Old X drivers will take 0-2 for front, back, depth buffers */
  3401. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  3402. dev_priv->fence_reg_start = 3;
  3403. if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  3404. dev_priv->num_fence_regs = 16;
  3405. else
  3406. dev_priv->num_fence_regs = 8;
  3407. /* Initialize fence registers to zero */
  3408. i915_gem_reset_fences(dev);
  3409. i915_gem_detect_bit_6_swizzle(dev);
  3410. init_waitqueue_head(&dev_priv->pending_flip_queue);
  3411. dev_priv->mm.interruptible = true;
  3412. dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
  3413. dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
  3414. register_shrinker(&dev_priv->mm.inactive_shrinker);
  3415. }
  3416. /*
  3417. * Create a physically contiguous memory object for this object
  3418. * e.g. for cursor + overlay regs
  3419. */
  3420. static int i915_gem_init_phys_object(struct drm_device *dev,
  3421. int id, int size, int align)
  3422. {
  3423. drm_i915_private_t *dev_priv = dev->dev_private;
  3424. struct drm_i915_gem_phys_object *phys_obj;
  3425. int ret;
  3426. if (dev_priv->mm.phys_objs[id - 1] || !size)
  3427. return 0;
  3428. phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
  3429. if (!phys_obj)
  3430. return -ENOMEM;
  3431. phys_obj->id = id;
  3432. phys_obj->handle = drm_pci_alloc(dev, size, align);
  3433. if (!phys_obj->handle) {
  3434. ret = -ENOMEM;
  3435. goto kfree_obj;
  3436. }
  3437. #ifdef CONFIG_X86
  3438. set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  3439. #endif
  3440. dev_priv->mm.phys_objs[id - 1] = phys_obj;
  3441. return 0;
  3442. kfree_obj:
  3443. kfree(phys_obj);
  3444. return ret;
  3445. }
  3446. static void i915_gem_free_phys_object(struct drm_device *dev, int id)
  3447. {
  3448. drm_i915_private_t *dev_priv = dev->dev_private;
  3449. struct drm_i915_gem_phys_object *phys_obj;
  3450. if (!dev_priv->mm.phys_objs[id - 1])
  3451. return;
  3452. phys_obj = dev_priv->mm.phys_objs[id - 1];
  3453. if (phys_obj->cur_obj) {
  3454. i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
  3455. }
  3456. #ifdef CONFIG_X86
  3457. set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  3458. #endif
  3459. drm_pci_free(dev, phys_obj->handle);
  3460. kfree(phys_obj);
  3461. dev_priv->mm.phys_objs[id - 1] = NULL;
  3462. }
  3463. void i915_gem_free_all_phys_object(struct drm_device *dev)
  3464. {
  3465. int i;
  3466. for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
  3467. i915_gem_free_phys_object(dev, i);
  3468. }
  3469. void i915_gem_detach_phys_object(struct drm_device *dev,
  3470. struct drm_i915_gem_object *obj)
  3471. {
  3472. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  3473. char *vaddr;
  3474. int i;
  3475. int page_count;
  3476. if (!obj->phys_obj)
  3477. return;
  3478. vaddr = obj->phys_obj->handle->vaddr;
  3479. page_count = obj->base.size / PAGE_SIZE;
  3480. for (i = 0; i < page_count; i++) {
  3481. struct page *page = shmem_read_mapping_page(mapping, i);
  3482. if (!IS_ERR(page)) {
  3483. char *dst = kmap_atomic(page);
  3484. memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
  3485. kunmap_atomic(dst);
  3486. drm_clflush_pages(&page, 1);
  3487. set_page_dirty(page);
  3488. mark_page_accessed(page);
  3489. page_cache_release(page);
  3490. }
  3491. }
  3492. i915_gem_chipset_flush(dev);
  3493. obj->phys_obj->cur_obj = NULL;
  3494. obj->phys_obj = NULL;
  3495. }
  3496. int
  3497. i915_gem_attach_phys_object(struct drm_device *dev,
  3498. struct drm_i915_gem_object *obj,
  3499. int id,
  3500. int align)
  3501. {
  3502. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  3503. drm_i915_private_t *dev_priv = dev->dev_private;
  3504. int ret = 0;
  3505. int page_count;
  3506. int i;
  3507. if (id > I915_MAX_PHYS_OBJECT)
  3508. return -EINVAL;
  3509. if (obj->phys_obj) {
  3510. if (obj->phys_obj->id == id)
  3511. return 0;
  3512. i915_gem_detach_phys_object(dev, obj);
  3513. }
  3514. /* create a new object */
  3515. if (!dev_priv->mm.phys_objs[id - 1]) {
  3516. ret = i915_gem_init_phys_object(dev, id,
  3517. obj->base.size, align);
  3518. if (ret) {
  3519. DRM_ERROR("failed to init phys object %d size: %zu\n",
  3520. id, obj->base.size);
  3521. return ret;
  3522. }
  3523. }
  3524. /* bind to the object */
  3525. obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
  3526. obj->phys_obj->cur_obj = obj;
  3527. page_count = obj->base.size / PAGE_SIZE;
  3528. for (i = 0; i < page_count; i++) {
  3529. struct page *page;
  3530. char *dst, *src;
  3531. page = shmem_read_mapping_page(mapping, i);
  3532. if (IS_ERR(page))
  3533. return PTR_ERR(page);
  3534. src = kmap_atomic(page);
  3535. dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
  3536. memcpy(dst, src, PAGE_SIZE);
  3537. kunmap_atomic(src);
  3538. mark_page_accessed(page);
  3539. page_cache_release(page);
  3540. }
  3541. return 0;
  3542. }
  3543. static int
  3544. i915_gem_phys_pwrite(struct drm_device *dev,
  3545. struct drm_i915_gem_object *obj,
  3546. struct drm_i915_gem_pwrite *args,
  3547. struct drm_file *file_priv)
  3548. {
  3549. void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
  3550. char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
  3551. if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
  3552. unsigned long unwritten;
  3553. /* The physical object once assigned is fixed for the lifetime
  3554. * of the obj, so we can safely drop the lock and continue
  3555. * to access vaddr.
  3556. */
  3557. mutex_unlock(&dev->struct_mutex);
  3558. unwritten = copy_from_user(vaddr, user_data, args->size);
  3559. mutex_lock(&dev->struct_mutex);
  3560. if (unwritten)
  3561. return -EFAULT;
  3562. }
  3563. i915_gem_chipset_flush(dev);
  3564. return 0;
  3565. }
  3566. void i915_gem_release(struct drm_device *dev, struct drm_file *file)
  3567. {
  3568. struct drm_i915_file_private *file_priv = file->driver_priv;
  3569. /* Clean up our request list when the client is going away, so that
  3570. * later retire_requests won't dereference our soon-to-be-gone
  3571. * file_priv.
  3572. */
  3573. spin_lock(&file_priv->mm.lock);
  3574. while (!list_empty(&file_priv->mm.request_list)) {
  3575. struct drm_i915_gem_request *request;
  3576. request = list_first_entry(&file_priv->mm.request_list,
  3577. struct drm_i915_gem_request,
  3578. client_list);
  3579. list_del(&request->client_list);
  3580. request->file_priv = NULL;
  3581. }
  3582. spin_unlock(&file_priv->mm.lock);
  3583. }
  3584. static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
  3585. {
  3586. if (!mutex_is_locked(mutex))
  3587. return false;
  3588. #if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
  3589. return mutex->owner == task;
  3590. #else
  3591. /* Since UP may be pre-empted, we cannot assume that we own the lock */
  3592. return false;
  3593. #endif
  3594. }
  3595. static int
  3596. i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
  3597. {
  3598. struct drm_i915_private *dev_priv =
  3599. container_of(shrinker,
  3600. struct drm_i915_private,
  3601. mm.inactive_shrinker);
  3602. struct drm_device *dev = dev_priv->dev;
  3603. struct drm_i915_gem_object *obj;
  3604. int nr_to_scan = sc->nr_to_scan;
  3605. bool unlock = true;
  3606. int cnt;
  3607. if (!mutex_trylock(&dev->struct_mutex)) {
  3608. if (!mutex_is_locked_by(&dev->struct_mutex, current))
  3609. return 0;
  3610. if (dev_priv->mm.shrinker_no_lock_stealing)
  3611. return 0;
  3612. unlock = false;
  3613. }
  3614. if (nr_to_scan) {
  3615. nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
  3616. if (nr_to_scan > 0)
  3617. i915_gem_shrink_all(dev_priv);
  3618. }
  3619. cnt = 0;
  3620. list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
  3621. if (obj->pages_pin_count == 0)
  3622. cnt += obj->base.size >> PAGE_SHIFT;
  3623. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
  3624. if (obj->pin_count == 0 && obj->pages_pin_count == 0)
  3625. cnt += obj->base.size >> PAGE_SHIFT;
  3626. if (unlock)
  3627. mutex_unlock(&dev->struct_mutex);
  3628. return cnt;
  3629. }