i915_drv.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include <drm/drmP.h>
  31. #include <drm/i915_drm.h>
  32. #include "i915_drv.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <drm/drm_crtc_helper.h>
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 1;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect, 1=autodetect disabled [default], "
  49. "-1=force lid closed, -2=force lid open)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_lvds_channel_mode __read_mostly;
  77. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  78. MODULE_PARM_DESC(lvds_channel_mode,
  79. "Specify LVDS channel mode "
  80. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  81. int i915_panel_use_ssc __read_mostly = -1;
  82. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  83. MODULE_PARM_DESC(lvds_use_ssc,
  84. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  85. "(default: auto from VBT)");
  86. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  87. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  88. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  89. "Override/Ignore selection of SDVO panel mode in the VBT "
  90. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  91. static bool i915_try_reset __read_mostly = true;
  92. module_param_named(reset, i915_try_reset, bool, 0600);
  93. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  94. bool i915_enable_hangcheck __read_mostly = true;
  95. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  96. MODULE_PARM_DESC(enable_hangcheck,
  97. "Periodically check GPU activity for detecting hangs. "
  98. "WARNING: Disabling this can cause system wide hangs. "
  99. "(default: true)");
  100. int i915_enable_ppgtt __read_mostly = -1;
  101. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  102. MODULE_PARM_DESC(i915_enable_ppgtt,
  103. "Enable PPGTT (default: true)");
  104. unsigned int i915_preliminary_hw_support __read_mostly = 0;
  105. module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
  106. MODULE_PARM_DESC(preliminary_hw_support,
  107. "Enable preliminary hardware support. "
  108. "Enable Haswell and ValleyView Support. "
  109. "(default: false)");
  110. static struct drm_driver driver;
  111. extern int intel_agp_enabled;
  112. #define INTEL_VGA_DEVICE(id, info) { \
  113. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  114. .class_mask = 0xff0000, \
  115. .vendor = 0x8086, \
  116. .device = id, \
  117. .subvendor = PCI_ANY_ID, \
  118. .subdevice = PCI_ANY_ID, \
  119. .driver_data = (unsigned long) info }
  120. static const struct intel_device_info intel_i830_info = {
  121. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  122. .has_overlay = 1, .overlay_needs_physical = 1,
  123. };
  124. static const struct intel_device_info intel_845g_info = {
  125. .gen = 2,
  126. .has_overlay = 1, .overlay_needs_physical = 1,
  127. };
  128. static const struct intel_device_info intel_i85x_info = {
  129. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  130. .cursor_needs_physical = 1,
  131. .has_overlay = 1, .overlay_needs_physical = 1,
  132. };
  133. static const struct intel_device_info intel_i865g_info = {
  134. .gen = 2,
  135. .has_overlay = 1, .overlay_needs_physical = 1,
  136. };
  137. static const struct intel_device_info intel_i915g_info = {
  138. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  139. .has_overlay = 1, .overlay_needs_physical = 1,
  140. };
  141. static const struct intel_device_info intel_i915gm_info = {
  142. .gen = 3, .is_mobile = 1,
  143. .cursor_needs_physical = 1,
  144. .has_overlay = 1, .overlay_needs_physical = 1,
  145. .supports_tv = 1,
  146. };
  147. static const struct intel_device_info intel_i945g_info = {
  148. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  149. .has_overlay = 1, .overlay_needs_physical = 1,
  150. };
  151. static const struct intel_device_info intel_i945gm_info = {
  152. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  153. .has_hotplug = 1, .cursor_needs_physical = 1,
  154. .has_overlay = 1, .overlay_needs_physical = 1,
  155. .supports_tv = 1,
  156. };
  157. static const struct intel_device_info intel_i965g_info = {
  158. .gen = 4, .is_broadwater = 1,
  159. .has_hotplug = 1,
  160. .has_overlay = 1,
  161. };
  162. static const struct intel_device_info intel_i965gm_info = {
  163. .gen = 4, .is_crestline = 1,
  164. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  165. .has_overlay = 1,
  166. .supports_tv = 1,
  167. };
  168. static const struct intel_device_info intel_g33_info = {
  169. .gen = 3, .is_g33 = 1,
  170. .need_gfx_hws = 1, .has_hotplug = 1,
  171. .has_overlay = 1,
  172. };
  173. static const struct intel_device_info intel_g45_info = {
  174. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  175. .has_pipe_cxsr = 1, .has_hotplug = 1,
  176. .has_bsd_ring = 1,
  177. };
  178. static const struct intel_device_info intel_gm45_info = {
  179. .gen = 4, .is_g4x = 1,
  180. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  181. .has_pipe_cxsr = 1, .has_hotplug = 1,
  182. .supports_tv = 1,
  183. .has_bsd_ring = 1,
  184. };
  185. static const struct intel_device_info intel_pineview_info = {
  186. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  187. .need_gfx_hws = 1, .has_hotplug = 1,
  188. .has_overlay = 1,
  189. };
  190. static const struct intel_device_info intel_ironlake_d_info = {
  191. .gen = 5,
  192. .need_gfx_hws = 1, .has_hotplug = 1,
  193. .has_bsd_ring = 1,
  194. };
  195. static const struct intel_device_info intel_ironlake_m_info = {
  196. .gen = 5, .is_mobile = 1,
  197. .need_gfx_hws = 1, .has_hotplug = 1,
  198. .has_fbc = 1,
  199. .has_bsd_ring = 1,
  200. };
  201. static const struct intel_device_info intel_sandybridge_d_info = {
  202. .gen = 6,
  203. .need_gfx_hws = 1, .has_hotplug = 1,
  204. .has_bsd_ring = 1,
  205. .has_blt_ring = 1,
  206. .has_llc = 1,
  207. .has_force_wake = 1,
  208. };
  209. static const struct intel_device_info intel_sandybridge_m_info = {
  210. .gen = 6, .is_mobile = 1,
  211. .need_gfx_hws = 1, .has_hotplug = 1,
  212. .has_fbc = 1,
  213. .has_bsd_ring = 1,
  214. .has_blt_ring = 1,
  215. .has_llc = 1,
  216. .has_force_wake = 1,
  217. };
  218. static const struct intel_device_info intel_ivybridge_d_info = {
  219. .is_ivybridge = 1, .gen = 7,
  220. .need_gfx_hws = 1, .has_hotplug = 1,
  221. .has_bsd_ring = 1,
  222. .has_blt_ring = 1,
  223. .has_llc = 1,
  224. .has_force_wake = 1,
  225. };
  226. static const struct intel_device_info intel_ivybridge_m_info = {
  227. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  228. .need_gfx_hws = 1, .has_hotplug = 1,
  229. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  230. .has_bsd_ring = 1,
  231. .has_blt_ring = 1,
  232. .has_llc = 1,
  233. .has_force_wake = 1,
  234. };
  235. static const struct intel_device_info intel_valleyview_m_info = {
  236. .gen = 7, .is_mobile = 1,
  237. .need_gfx_hws = 1, .has_hotplug = 1,
  238. .has_fbc = 0,
  239. .has_bsd_ring = 1,
  240. .has_blt_ring = 1,
  241. .is_valleyview = 1,
  242. };
  243. static const struct intel_device_info intel_valleyview_d_info = {
  244. .gen = 7,
  245. .need_gfx_hws = 1, .has_hotplug = 1,
  246. .has_fbc = 0,
  247. .has_bsd_ring = 1,
  248. .has_blt_ring = 1,
  249. .is_valleyview = 1,
  250. };
  251. static const struct intel_device_info intel_haswell_d_info = {
  252. .is_haswell = 1, .gen = 7,
  253. .need_gfx_hws = 1, .has_hotplug = 1,
  254. .has_bsd_ring = 1,
  255. .has_blt_ring = 1,
  256. .has_llc = 1,
  257. .has_force_wake = 1,
  258. };
  259. static const struct intel_device_info intel_haswell_m_info = {
  260. .is_haswell = 1, .gen = 7, .is_mobile = 1,
  261. .need_gfx_hws = 1, .has_hotplug = 1,
  262. .has_bsd_ring = 1,
  263. .has_blt_ring = 1,
  264. .has_llc = 1,
  265. .has_force_wake = 1,
  266. };
  267. static const struct pci_device_id pciidlist[] = { /* aka */
  268. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  269. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  270. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  271. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  272. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  273. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  274. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  275. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  276. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  277. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  278. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  279. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  280. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  281. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  282. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  283. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  284. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  285. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  286. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  287. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  288. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  289. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  290. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  291. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  292. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  293. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  294. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  295. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  296. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  297. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  298. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  299. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  300. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  301. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  302. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  303. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  304. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  305. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  306. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  307. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  308. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  309. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  310. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  311. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  312. INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
  313. INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
  314. INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */
  315. INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
  316. INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
  317. INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */
  318. INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
  319. INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
  320. INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
  321. INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
  322. INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
  323. INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */
  324. INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
  325. INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
  326. INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */
  327. INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
  328. INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
  329. INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */
  330. INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
  331. INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
  332. INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */
  333. INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
  334. INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
  335. INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */
  336. INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
  337. INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
  338. INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */
  339. INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT1 desktop */
  340. INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */
  341. INTEL_VGA_DEVICE(0x0D32, &intel_haswell_d_info), /* CRW GT2 desktop */
  342. INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT1 server */
  343. INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */
  344. INTEL_VGA_DEVICE(0x0D3A, &intel_haswell_d_info), /* CRW GT2 server */
  345. INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT1 mobile */
  346. INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */
  347. INTEL_VGA_DEVICE(0x0D36, &intel_haswell_m_info), /* CRW GT2 mobile */
  348. INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
  349. INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
  350. INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
  351. {0, 0, 0}
  352. };
  353. #if defined(CONFIG_DRM_I915_KMS)
  354. MODULE_DEVICE_TABLE(pci, pciidlist);
  355. #endif
  356. void intel_detect_pch(struct drm_device *dev)
  357. {
  358. struct drm_i915_private *dev_priv = dev->dev_private;
  359. struct pci_dev *pch;
  360. /*
  361. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  362. * make graphics device passthrough work easy for VMM, that only
  363. * need to expose ISA bridge to let driver know the real hardware
  364. * underneath. This is a requirement from virtualization team.
  365. */
  366. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  367. if (pch) {
  368. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  369. unsigned short id;
  370. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  371. dev_priv->pch_id = id;
  372. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  373. dev_priv->pch_type = PCH_IBX;
  374. dev_priv->num_pch_pll = 2;
  375. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  376. WARN_ON(!IS_GEN5(dev));
  377. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  378. dev_priv->pch_type = PCH_CPT;
  379. dev_priv->num_pch_pll = 2;
  380. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  381. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  382. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  383. /* PantherPoint is CPT compatible */
  384. dev_priv->pch_type = PCH_CPT;
  385. dev_priv->num_pch_pll = 2;
  386. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  387. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  388. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  389. dev_priv->pch_type = PCH_LPT;
  390. dev_priv->num_pch_pll = 0;
  391. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  392. WARN_ON(!IS_HASWELL(dev));
  393. } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  394. dev_priv->pch_type = PCH_LPT;
  395. dev_priv->num_pch_pll = 0;
  396. DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
  397. WARN_ON(!IS_HASWELL(dev));
  398. }
  399. BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
  400. }
  401. pci_dev_put(pch);
  402. }
  403. }
  404. bool i915_semaphore_is_enabled(struct drm_device *dev)
  405. {
  406. if (INTEL_INFO(dev)->gen < 6)
  407. return 0;
  408. if (i915_semaphores >= 0)
  409. return i915_semaphores;
  410. #ifdef CONFIG_INTEL_IOMMU
  411. /* Enable semaphores on SNB when IO remapping is off */
  412. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  413. return false;
  414. #endif
  415. return 1;
  416. }
  417. static int i915_drm_freeze(struct drm_device *dev)
  418. {
  419. struct drm_i915_private *dev_priv = dev->dev_private;
  420. drm_kms_helper_poll_disable(dev);
  421. pci_save_state(dev->pdev);
  422. /* If KMS is active, we do the leavevt stuff here */
  423. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  424. int error = i915_gem_idle(dev);
  425. if (error) {
  426. dev_err(&dev->pdev->dev,
  427. "GEM idle failed, resume might fail\n");
  428. return error;
  429. }
  430. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  431. intel_modeset_disable(dev);
  432. drm_irq_uninstall(dev);
  433. }
  434. i915_save_state(dev);
  435. intel_opregion_fini(dev);
  436. /* Modeset on resume, not lid events */
  437. dev_priv->modeset_on_lid = 0;
  438. console_lock();
  439. intel_fbdev_set_suspend(dev, 1);
  440. console_unlock();
  441. return 0;
  442. }
  443. int i915_suspend(struct drm_device *dev, pm_message_t state)
  444. {
  445. int error;
  446. if (!dev || !dev->dev_private) {
  447. DRM_ERROR("dev: %p\n", dev);
  448. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  449. return -ENODEV;
  450. }
  451. if (state.event == PM_EVENT_PRETHAW)
  452. return 0;
  453. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  454. return 0;
  455. error = i915_drm_freeze(dev);
  456. if (error)
  457. return error;
  458. if (state.event == PM_EVENT_SUSPEND) {
  459. /* Shut down the device */
  460. pci_disable_device(dev->pdev);
  461. pci_set_power_state(dev->pdev, PCI_D3hot);
  462. }
  463. return 0;
  464. }
  465. void intel_console_resume(struct work_struct *work)
  466. {
  467. struct drm_i915_private *dev_priv =
  468. container_of(work, struct drm_i915_private,
  469. console_resume_work);
  470. struct drm_device *dev = dev_priv->dev;
  471. console_lock();
  472. intel_fbdev_set_suspend(dev, 0);
  473. console_unlock();
  474. }
  475. static int __i915_drm_thaw(struct drm_device *dev)
  476. {
  477. struct drm_i915_private *dev_priv = dev->dev_private;
  478. int error = 0;
  479. i915_restore_state(dev);
  480. intel_opregion_setup(dev);
  481. /* KMS EnterVT equivalent */
  482. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  483. intel_init_pch_refclk(dev);
  484. mutex_lock(&dev->struct_mutex);
  485. dev_priv->mm.suspended = 0;
  486. error = i915_gem_init_hw(dev);
  487. mutex_unlock(&dev->struct_mutex);
  488. intel_modeset_init_hw(dev);
  489. intel_modeset_setup_hw_state(dev, false);
  490. drm_irq_install(dev);
  491. }
  492. intel_opregion_init(dev);
  493. dev_priv->modeset_on_lid = 0;
  494. /*
  495. * The console lock can be pretty contented on resume due
  496. * to all the printk activity. Try to keep it out of the hot
  497. * path of resume if possible.
  498. */
  499. if (console_trylock()) {
  500. intel_fbdev_set_suspend(dev, 0);
  501. console_unlock();
  502. } else {
  503. schedule_work(&dev_priv->console_resume_work);
  504. }
  505. return error;
  506. }
  507. static int i915_drm_thaw(struct drm_device *dev)
  508. {
  509. int error = 0;
  510. intel_gt_reset(dev);
  511. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  512. mutex_lock(&dev->struct_mutex);
  513. i915_gem_restore_gtt_mappings(dev);
  514. mutex_unlock(&dev->struct_mutex);
  515. }
  516. __i915_drm_thaw(dev);
  517. return error;
  518. }
  519. int i915_resume(struct drm_device *dev)
  520. {
  521. struct drm_i915_private *dev_priv = dev->dev_private;
  522. int ret;
  523. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  524. return 0;
  525. if (pci_enable_device(dev->pdev))
  526. return -EIO;
  527. pci_set_master(dev->pdev);
  528. intel_gt_reset(dev);
  529. /*
  530. * Platforms with opregion should have sane BIOS, older ones (gen3 and
  531. * earlier) need this since the BIOS might clear all our scratch PTEs.
  532. */
  533. if (drm_core_check_feature(dev, DRIVER_MODESET) &&
  534. !dev_priv->opregion.header) {
  535. mutex_lock(&dev->struct_mutex);
  536. i915_gem_restore_gtt_mappings(dev);
  537. mutex_unlock(&dev->struct_mutex);
  538. }
  539. ret = __i915_drm_thaw(dev);
  540. if (ret)
  541. return ret;
  542. drm_kms_helper_poll_enable(dev);
  543. return 0;
  544. }
  545. static int i8xx_do_reset(struct drm_device *dev)
  546. {
  547. struct drm_i915_private *dev_priv = dev->dev_private;
  548. if (IS_I85X(dev))
  549. return -ENODEV;
  550. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  551. POSTING_READ(D_STATE);
  552. if (IS_I830(dev) || IS_845G(dev)) {
  553. I915_WRITE(DEBUG_RESET_I830,
  554. DEBUG_RESET_DISPLAY |
  555. DEBUG_RESET_RENDER |
  556. DEBUG_RESET_FULL);
  557. POSTING_READ(DEBUG_RESET_I830);
  558. msleep(1);
  559. I915_WRITE(DEBUG_RESET_I830, 0);
  560. POSTING_READ(DEBUG_RESET_I830);
  561. }
  562. msleep(1);
  563. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  564. POSTING_READ(D_STATE);
  565. return 0;
  566. }
  567. static int i965_reset_complete(struct drm_device *dev)
  568. {
  569. u8 gdrst;
  570. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  571. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  572. }
  573. static int i965_do_reset(struct drm_device *dev)
  574. {
  575. int ret;
  576. u8 gdrst;
  577. /*
  578. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  579. * well as the reset bit (GR/bit 0). Setting the GR bit
  580. * triggers the reset; when done, the hardware will clear it.
  581. */
  582. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  583. pci_write_config_byte(dev->pdev, I965_GDRST,
  584. gdrst | GRDOM_RENDER |
  585. GRDOM_RESET_ENABLE);
  586. ret = wait_for(i965_reset_complete(dev), 500);
  587. if (ret)
  588. return ret;
  589. /* We can't reset render&media without also resetting display ... */
  590. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  591. pci_write_config_byte(dev->pdev, I965_GDRST,
  592. gdrst | GRDOM_MEDIA |
  593. GRDOM_RESET_ENABLE);
  594. return wait_for(i965_reset_complete(dev), 500);
  595. }
  596. static int ironlake_do_reset(struct drm_device *dev)
  597. {
  598. struct drm_i915_private *dev_priv = dev->dev_private;
  599. u32 gdrst;
  600. int ret;
  601. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  602. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  603. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  604. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  605. if (ret)
  606. return ret;
  607. /* We can't reset render&media without also resetting display ... */
  608. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  609. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  610. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  611. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  612. }
  613. static int gen6_do_reset(struct drm_device *dev)
  614. {
  615. struct drm_i915_private *dev_priv = dev->dev_private;
  616. int ret;
  617. unsigned long irqflags;
  618. /* Hold gt_lock across reset to prevent any register access
  619. * with forcewake not set correctly
  620. */
  621. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  622. /* Reset the chip */
  623. /* GEN6_GDRST is not in the gt power well, no need to check
  624. * for fifo space for the write or forcewake the chip for
  625. * the read
  626. */
  627. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  628. /* Spin waiting for the device to ack the reset request */
  629. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  630. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  631. if (dev_priv->forcewake_count)
  632. dev_priv->gt.force_wake_get(dev_priv);
  633. else
  634. dev_priv->gt.force_wake_put(dev_priv);
  635. /* Restore fifo count */
  636. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  637. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  638. return ret;
  639. }
  640. int intel_gpu_reset(struct drm_device *dev)
  641. {
  642. struct drm_i915_private *dev_priv = dev->dev_private;
  643. int ret = -ENODEV;
  644. switch (INTEL_INFO(dev)->gen) {
  645. case 7:
  646. case 6:
  647. ret = gen6_do_reset(dev);
  648. break;
  649. case 5:
  650. ret = ironlake_do_reset(dev);
  651. break;
  652. case 4:
  653. ret = i965_do_reset(dev);
  654. break;
  655. case 2:
  656. ret = i8xx_do_reset(dev);
  657. break;
  658. }
  659. /* Also reset the gpu hangman. */
  660. if (dev_priv->stop_rings) {
  661. DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
  662. dev_priv->stop_rings = 0;
  663. if (ret == -ENODEV) {
  664. DRM_ERROR("Reset not implemented, but ignoring "
  665. "error for simulated gpu hangs\n");
  666. ret = 0;
  667. }
  668. }
  669. return ret;
  670. }
  671. /**
  672. * i915_reset - reset chip after a hang
  673. * @dev: drm device to reset
  674. *
  675. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  676. * reset or otherwise an error code.
  677. *
  678. * Procedure is fairly simple:
  679. * - reset the chip using the reset reg
  680. * - re-init context state
  681. * - re-init hardware status page
  682. * - re-init ring buffer
  683. * - re-init interrupt state
  684. * - re-init display
  685. */
  686. int i915_reset(struct drm_device *dev)
  687. {
  688. drm_i915_private_t *dev_priv = dev->dev_private;
  689. int ret;
  690. if (!i915_try_reset)
  691. return 0;
  692. mutex_lock(&dev->struct_mutex);
  693. i915_gem_reset(dev);
  694. ret = -ENODEV;
  695. if (get_seconds() - dev_priv->last_gpu_reset < 5)
  696. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  697. else
  698. ret = intel_gpu_reset(dev);
  699. dev_priv->last_gpu_reset = get_seconds();
  700. if (ret) {
  701. DRM_ERROR("Failed to reset chip.\n");
  702. mutex_unlock(&dev->struct_mutex);
  703. return ret;
  704. }
  705. /* Ok, now get things going again... */
  706. /*
  707. * Everything depends on having the GTT running, so we need to start
  708. * there. Fortunately we don't need to do this unless we reset the
  709. * chip at a PCI level.
  710. *
  711. * Next we need to restore the context, but we don't use those
  712. * yet either...
  713. *
  714. * Ring buffer needs to be re-initialized in the KMS case, or if X
  715. * was running at the time of the reset (i.e. we weren't VT
  716. * switched away).
  717. */
  718. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  719. !dev_priv->mm.suspended) {
  720. struct intel_ring_buffer *ring;
  721. int i;
  722. dev_priv->mm.suspended = 0;
  723. i915_gem_init_swizzling(dev);
  724. for_each_ring(ring, dev_priv, i)
  725. ring->init(ring);
  726. i915_gem_context_init(dev);
  727. i915_gem_init_ppgtt(dev);
  728. /*
  729. * It would make sense to re-init all the other hw state, at
  730. * least the rps/rc6/emon init done within modeset_init_hw. For
  731. * some unknown reason, this blows up my ilk, so don't.
  732. */
  733. mutex_unlock(&dev->struct_mutex);
  734. drm_irq_uninstall(dev);
  735. drm_irq_install(dev);
  736. } else {
  737. mutex_unlock(&dev->struct_mutex);
  738. }
  739. return 0;
  740. }
  741. static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  742. {
  743. struct intel_device_info *intel_info =
  744. (struct intel_device_info *) ent->driver_data;
  745. if (intel_info->is_valleyview)
  746. if(!i915_preliminary_hw_support) {
  747. DRM_ERROR("Preliminary hardware support disabled\n");
  748. return -ENODEV;
  749. }
  750. /* Only bind to function 0 of the device. Early generations
  751. * used function 1 as a placeholder for multi-head. This causes
  752. * us confusion instead, especially on the systems where both
  753. * functions have the same PCI-ID!
  754. */
  755. if (PCI_FUNC(pdev->devfn))
  756. return -ENODEV;
  757. /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
  758. * implementation for gen3 (and only gen3) that used legacy drm maps
  759. * (gasp!) to share buffers between X and the client. Hence we need to
  760. * keep around the fake agp stuff for gen3, even when kms is enabled. */
  761. if (intel_info->gen != 3) {
  762. driver.driver_features &=
  763. ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
  764. } else if (!intel_agp_enabled) {
  765. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  766. return -ENODEV;
  767. }
  768. return drm_get_pci_dev(pdev, ent, &driver);
  769. }
  770. static void
  771. i915_pci_remove(struct pci_dev *pdev)
  772. {
  773. struct drm_device *dev = pci_get_drvdata(pdev);
  774. drm_put_dev(dev);
  775. }
  776. static int i915_pm_suspend(struct device *dev)
  777. {
  778. struct pci_dev *pdev = to_pci_dev(dev);
  779. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  780. int error;
  781. if (!drm_dev || !drm_dev->dev_private) {
  782. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  783. return -ENODEV;
  784. }
  785. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  786. return 0;
  787. error = i915_drm_freeze(drm_dev);
  788. if (error)
  789. return error;
  790. pci_disable_device(pdev);
  791. pci_set_power_state(pdev, PCI_D3hot);
  792. return 0;
  793. }
  794. static int i915_pm_resume(struct device *dev)
  795. {
  796. struct pci_dev *pdev = to_pci_dev(dev);
  797. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  798. return i915_resume(drm_dev);
  799. }
  800. static int i915_pm_freeze(struct device *dev)
  801. {
  802. struct pci_dev *pdev = to_pci_dev(dev);
  803. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  804. if (!drm_dev || !drm_dev->dev_private) {
  805. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  806. return -ENODEV;
  807. }
  808. return i915_drm_freeze(drm_dev);
  809. }
  810. static int i915_pm_thaw(struct device *dev)
  811. {
  812. struct pci_dev *pdev = to_pci_dev(dev);
  813. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  814. return i915_drm_thaw(drm_dev);
  815. }
  816. static int i915_pm_poweroff(struct device *dev)
  817. {
  818. struct pci_dev *pdev = to_pci_dev(dev);
  819. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  820. return i915_drm_freeze(drm_dev);
  821. }
  822. static const struct dev_pm_ops i915_pm_ops = {
  823. .suspend = i915_pm_suspend,
  824. .resume = i915_pm_resume,
  825. .freeze = i915_pm_freeze,
  826. .thaw = i915_pm_thaw,
  827. .poweroff = i915_pm_poweroff,
  828. .restore = i915_pm_resume,
  829. };
  830. static const struct vm_operations_struct i915_gem_vm_ops = {
  831. .fault = i915_gem_fault,
  832. .open = drm_gem_vm_open,
  833. .close = drm_gem_vm_close,
  834. };
  835. static const struct file_operations i915_driver_fops = {
  836. .owner = THIS_MODULE,
  837. .open = drm_open,
  838. .release = drm_release,
  839. .unlocked_ioctl = drm_ioctl,
  840. .mmap = drm_gem_mmap,
  841. .poll = drm_poll,
  842. .fasync = drm_fasync,
  843. .read = drm_read,
  844. #ifdef CONFIG_COMPAT
  845. .compat_ioctl = i915_compat_ioctl,
  846. #endif
  847. .llseek = noop_llseek,
  848. };
  849. static struct drm_driver driver = {
  850. /* Don't use MTRRs here; the Xserver or userspace app should
  851. * deal with them for Intel hardware.
  852. */
  853. .driver_features =
  854. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  855. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
  856. .load = i915_driver_load,
  857. .unload = i915_driver_unload,
  858. .open = i915_driver_open,
  859. .lastclose = i915_driver_lastclose,
  860. .preclose = i915_driver_preclose,
  861. .postclose = i915_driver_postclose,
  862. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  863. .suspend = i915_suspend,
  864. .resume = i915_resume,
  865. .device_is_agp = i915_driver_device_is_agp,
  866. .master_create = i915_master_create,
  867. .master_destroy = i915_master_destroy,
  868. #if defined(CONFIG_DEBUG_FS)
  869. .debugfs_init = i915_debugfs_init,
  870. .debugfs_cleanup = i915_debugfs_cleanup,
  871. #endif
  872. .gem_init_object = i915_gem_init_object,
  873. .gem_free_object = i915_gem_free_object,
  874. .gem_vm_ops = &i915_gem_vm_ops,
  875. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  876. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  877. .gem_prime_export = i915_gem_prime_export,
  878. .gem_prime_import = i915_gem_prime_import,
  879. .dumb_create = i915_gem_dumb_create,
  880. .dumb_map_offset = i915_gem_mmap_gtt,
  881. .dumb_destroy = i915_gem_dumb_destroy,
  882. .ioctls = i915_ioctls,
  883. .fops = &i915_driver_fops,
  884. .name = DRIVER_NAME,
  885. .desc = DRIVER_DESC,
  886. .date = DRIVER_DATE,
  887. .major = DRIVER_MAJOR,
  888. .minor = DRIVER_MINOR,
  889. .patchlevel = DRIVER_PATCHLEVEL,
  890. };
  891. static struct pci_driver i915_pci_driver = {
  892. .name = DRIVER_NAME,
  893. .id_table = pciidlist,
  894. .probe = i915_pci_probe,
  895. .remove = i915_pci_remove,
  896. .driver.pm = &i915_pm_ops,
  897. };
  898. static int __init i915_init(void)
  899. {
  900. driver.num_ioctls = i915_max_ioctl;
  901. /*
  902. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  903. * explicitly disabled with the module pararmeter.
  904. *
  905. * Otherwise, just follow the parameter (defaulting to off).
  906. *
  907. * Allow optional vga_text_mode_force boot option to override
  908. * the default behavior.
  909. */
  910. #if defined(CONFIG_DRM_I915_KMS)
  911. if (i915_modeset != 0)
  912. driver.driver_features |= DRIVER_MODESET;
  913. #endif
  914. if (i915_modeset == 1)
  915. driver.driver_features |= DRIVER_MODESET;
  916. #ifdef CONFIG_VGA_CONSOLE
  917. if (vgacon_text_force() && i915_modeset == -1)
  918. driver.driver_features &= ~DRIVER_MODESET;
  919. #endif
  920. if (!(driver.driver_features & DRIVER_MODESET))
  921. driver.get_vblank_timestamp = NULL;
  922. return drm_pci_init(&driver, &i915_pci_driver);
  923. }
  924. static void __exit i915_exit(void)
  925. {
  926. drm_pci_exit(&driver, &i915_pci_driver);
  927. }
  928. module_init(i915_init);
  929. module_exit(i915_exit);
  930. MODULE_AUTHOR(DRIVER_AUTHOR);
  931. MODULE_DESCRIPTION(DRIVER_DESC);
  932. MODULE_LICENSE("GPL and additional rights");
  933. /* We give fast paths for the really cool registers */
  934. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  935. ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
  936. ((reg) < 0x40000) && \
  937. ((reg) != FORCEWAKE))
  938. static bool IS_DISPLAYREG(u32 reg)
  939. {
  940. /*
  941. * This should make it easier to transition modules over to the
  942. * new register block scheme, since we can do it incrementally.
  943. */
  944. if (reg >= VLV_DISPLAY_BASE)
  945. return false;
  946. if (reg >= RENDER_RING_BASE &&
  947. reg < RENDER_RING_BASE + 0xff)
  948. return false;
  949. if (reg >= GEN6_BSD_RING_BASE &&
  950. reg < GEN6_BSD_RING_BASE + 0xff)
  951. return false;
  952. if (reg >= BLT_RING_BASE &&
  953. reg < BLT_RING_BASE + 0xff)
  954. return false;
  955. if (reg == PGTBL_ER)
  956. return false;
  957. if (reg >= IPEIR_I965 &&
  958. reg < HWSTAM)
  959. return false;
  960. if (reg == MI_MODE)
  961. return false;
  962. if (reg == GFX_MODE_GEN7)
  963. return false;
  964. if (reg == RENDER_HWS_PGA_GEN7 ||
  965. reg == BSD_HWS_PGA_GEN7 ||
  966. reg == BLT_HWS_PGA_GEN7)
  967. return false;
  968. if (reg == GEN6_BSD_SLEEP_PSMI_CONTROL ||
  969. reg == GEN6_BSD_RNCID)
  970. return false;
  971. if (reg == GEN6_BLITTER_ECOSKPD)
  972. return false;
  973. if (reg >= 0x4000c &&
  974. reg <= 0x4002c)
  975. return false;
  976. if (reg >= 0x4f000 &&
  977. reg <= 0x4f08f)
  978. return false;
  979. if (reg >= 0x4f100 &&
  980. reg <= 0x4f11f)
  981. return false;
  982. if (reg >= VLV_MASTER_IER &&
  983. reg <= GEN6_PMIER)
  984. return false;
  985. if (reg >= FENCE_REG_SANDYBRIDGE_0 &&
  986. reg < (FENCE_REG_SANDYBRIDGE_0 + (16*8)))
  987. return false;
  988. if (reg >= VLV_IIR_RW &&
  989. reg <= VLV_ISR)
  990. return false;
  991. if (reg == FORCEWAKE_VLV ||
  992. reg == FORCEWAKE_ACK_VLV)
  993. return false;
  994. if (reg == GEN6_GDRST)
  995. return false;
  996. switch (reg) {
  997. case _3D_CHICKEN3:
  998. case IVB_CHICKEN3:
  999. case GEN7_COMMON_SLICE_CHICKEN1:
  1000. case GEN7_L3CNTLREG1:
  1001. case GEN7_L3_CHICKEN_MODE_REGISTER:
  1002. case GEN7_ROW_CHICKEN2:
  1003. case GEN7_L3SQCREG4:
  1004. case GEN7_SQ_CHICKEN_MBCUNIT_CONFIG:
  1005. case GEN7_HALF_SLICE_CHICKEN1:
  1006. case GEN6_MBCTL:
  1007. case GEN6_UCGCTL2:
  1008. return false;
  1009. default:
  1010. break;
  1011. }
  1012. return true;
  1013. }
  1014. static void
  1015. ilk_dummy_write(struct drm_i915_private *dev_priv)
  1016. {
  1017. /* WaIssueDummyWriteToWakeupFromRC6: Issue a dummy write to wake up the
  1018. * chip from rc6 before touching it for real. MI_MODE is masked, hence
  1019. * harmless to write 0 into. */
  1020. I915_WRITE_NOTRACE(MI_MODE, 0);
  1021. }
  1022. #define __i915_read(x, y) \
  1023. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  1024. u##x val = 0; \
  1025. if (IS_GEN5(dev_priv->dev)) \
  1026. ilk_dummy_write(dev_priv); \
  1027. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1028. unsigned long irqflags; \
  1029. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  1030. if (dev_priv->forcewake_count == 0) \
  1031. dev_priv->gt.force_wake_get(dev_priv); \
  1032. val = read##y(dev_priv->regs + reg); \
  1033. if (dev_priv->forcewake_count == 0) \
  1034. dev_priv->gt.force_wake_put(dev_priv); \
  1035. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  1036. } else if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  1037. val = read##y(dev_priv->regs + reg + 0x180000); \
  1038. } else { \
  1039. val = read##y(dev_priv->regs + reg); \
  1040. } \
  1041. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  1042. return val; \
  1043. }
  1044. __i915_read(8, b)
  1045. __i915_read(16, w)
  1046. __i915_read(32, l)
  1047. __i915_read(64, q)
  1048. #undef __i915_read
  1049. #define __i915_write(x, y) \
  1050. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  1051. u32 __fifo_ret = 0; \
  1052. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  1053. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1054. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  1055. } \
  1056. if (IS_GEN5(dev_priv->dev)) \
  1057. ilk_dummy_write(dev_priv); \
  1058. if (IS_HASWELL(dev_priv->dev) && (I915_READ_NOTRACE(GEN7_ERR_INT) & ERR_INT_MMIO_UNCLAIMED)) { \
  1059. DRM_ERROR("Unknown unclaimed register before writing to %x\n", reg); \
  1060. I915_WRITE_NOTRACE(GEN7_ERR_INT, ERR_INT_MMIO_UNCLAIMED); \
  1061. } \
  1062. if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  1063. write##y(val, dev_priv->regs + reg + 0x180000); \
  1064. } else { \
  1065. write##y(val, dev_priv->regs + reg); \
  1066. } \
  1067. if (unlikely(__fifo_ret)) { \
  1068. gen6_gt_check_fifodbg(dev_priv); \
  1069. } \
  1070. if (IS_HASWELL(dev_priv->dev) && (I915_READ_NOTRACE(GEN7_ERR_INT) & ERR_INT_MMIO_UNCLAIMED)) { \
  1071. DRM_ERROR("Unclaimed write to %x\n", reg); \
  1072. writel(ERR_INT_MMIO_UNCLAIMED, dev_priv->regs + GEN7_ERR_INT); \
  1073. } \
  1074. }
  1075. __i915_write(8, b)
  1076. __i915_write(16, w)
  1077. __i915_write(32, l)
  1078. __i915_write(64, q)
  1079. #undef __i915_write
  1080. static const struct register_whitelist {
  1081. uint64_t offset;
  1082. uint32_t size;
  1083. uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  1084. } whitelist[] = {
  1085. { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
  1086. };
  1087. int i915_reg_read_ioctl(struct drm_device *dev,
  1088. void *data, struct drm_file *file)
  1089. {
  1090. struct drm_i915_private *dev_priv = dev->dev_private;
  1091. struct drm_i915_reg_read *reg = data;
  1092. struct register_whitelist const *entry = whitelist;
  1093. int i;
  1094. for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  1095. if (entry->offset == reg->offset &&
  1096. (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
  1097. break;
  1098. }
  1099. if (i == ARRAY_SIZE(whitelist))
  1100. return -EINVAL;
  1101. switch (entry->size) {
  1102. case 8:
  1103. reg->val = I915_READ64(reg->offset);
  1104. break;
  1105. case 4:
  1106. reg->val = I915_READ(reg->offset);
  1107. break;
  1108. case 2:
  1109. reg->val = I915_READ16(reg->offset);
  1110. break;
  1111. case 1:
  1112. reg->val = I915_READ8(reg->offset);
  1113. break;
  1114. default:
  1115. WARN_ON(1);
  1116. return -EINVAL;
  1117. }
  1118. return 0;
  1119. }