exynos_drm_fimd.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <video/samsung_fimd.h>
  22. #include <drm/exynos_drm.h>
  23. #include "exynos_drm_drv.h"
  24. #include "exynos_drm_fbdev.h"
  25. #include "exynos_drm_crtc.h"
  26. #include "exynos_drm_iommu.h"
  27. /*
  28. * FIMD is stand for Fully Interactive Mobile Display and
  29. * as a display controller, it transfers contents drawn on memory
  30. * to a LCD Panel through Display Interfaces such as RGB or
  31. * CPU Interface.
  32. */
  33. /* position control register for hardware window 0, 2 ~ 4.*/
  34. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  35. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  36. /* size control register for hardware window 0. */
  37. #define VIDOSD_C_SIZE_W0 (VIDOSD_BASE + 0x08)
  38. /* alpha control register for hardware window 1 ~ 4. */
  39. #define VIDOSD_C(win) (VIDOSD_BASE + 0x18 + (win) * 16)
  40. /* size control register for hardware window 1 ~ 4. */
  41. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  42. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  43. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  44. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  45. /* color key control register for hardware window 1 ~ 4. */
  46. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + (x * 8))
  47. /* color key value register for hardware window 1 ~ 4. */
  48. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + (x * 8))
  49. /* FIMD has totally five hardware windows. */
  50. #define WINDOWS_NR 5
  51. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  52. struct fimd_driver_data {
  53. unsigned int timing_base;
  54. };
  55. static struct fimd_driver_data exynos4_fimd_driver_data = {
  56. .timing_base = 0x0,
  57. };
  58. static struct fimd_driver_data exynos5_fimd_driver_data = {
  59. .timing_base = 0x20000,
  60. };
  61. struct fimd_win_data {
  62. unsigned int offset_x;
  63. unsigned int offset_y;
  64. unsigned int ovl_width;
  65. unsigned int ovl_height;
  66. unsigned int fb_width;
  67. unsigned int fb_height;
  68. unsigned int bpp;
  69. dma_addr_t dma_addr;
  70. unsigned int buf_offsize;
  71. unsigned int line_size; /* bytes */
  72. bool enabled;
  73. bool resume;
  74. };
  75. struct fimd_context {
  76. struct exynos_drm_subdrv subdrv;
  77. int irq;
  78. struct drm_crtc *crtc;
  79. struct clk *bus_clk;
  80. struct clk *lcd_clk;
  81. void __iomem *regs;
  82. struct fimd_win_data win_data[WINDOWS_NR];
  83. unsigned int clkdiv;
  84. unsigned int default_win;
  85. unsigned long irq_flags;
  86. u32 vidcon0;
  87. u32 vidcon1;
  88. bool suspended;
  89. struct mutex lock;
  90. wait_queue_head_t wait_vsync_queue;
  91. atomic_t wait_vsync_event;
  92. struct exynos_drm_panel_info *panel;
  93. };
  94. #ifdef CONFIG_OF
  95. static const struct of_device_id fimd_driver_dt_match[] = {
  96. { .compatible = "samsung,exynos4-fimd",
  97. .data = &exynos4_fimd_driver_data },
  98. { .compatible = "samsung,exynos5-fimd",
  99. .data = &exynos5_fimd_driver_data },
  100. {},
  101. };
  102. MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
  103. #endif
  104. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  105. struct platform_device *pdev)
  106. {
  107. #ifdef CONFIG_OF
  108. const struct of_device_id *of_id =
  109. of_match_device(fimd_driver_dt_match, &pdev->dev);
  110. if (of_id)
  111. return (struct fimd_driver_data *)of_id->data;
  112. #endif
  113. return (struct fimd_driver_data *)
  114. platform_get_device_id(pdev)->driver_data;
  115. }
  116. static bool fimd_display_is_connected(struct device *dev)
  117. {
  118. DRM_DEBUG_KMS("%s\n", __FILE__);
  119. /* TODO. */
  120. return true;
  121. }
  122. static void *fimd_get_panel(struct device *dev)
  123. {
  124. struct fimd_context *ctx = get_fimd_context(dev);
  125. DRM_DEBUG_KMS("%s\n", __FILE__);
  126. return ctx->panel;
  127. }
  128. static int fimd_check_timing(struct device *dev, void *timing)
  129. {
  130. DRM_DEBUG_KMS("%s\n", __FILE__);
  131. /* TODO. */
  132. return 0;
  133. }
  134. static int fimd_display_power_on(struct device *dev, int mode)
  135. {
  136. DRM_DEBUG_KMS("%s\n", __FILE__);
  137. /* TODO */
  138. return 0;
  139. }
  140. static struct exynos_drm_display_ops fimd_display_ops = {
  141. .type = EXYNOS_DISPLAY_TYPE_LCD,
  142. .is_connected = fimd_display_is_connected,
  143. .get_panel = fimd_get_panel,
  144. .check_timing = fimd_check_timing,
  145. .power_on = fimd_display_power_on,
  146. };
  147. static void fimd_dpms(struct device *subdrv_dev, int mode)
  148. {
  149. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  150. DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
  151. mutex_lock(&ctx->lock);
  152. switch (mode) {
  153. case DRM_MODE_DPMS_ON:
  154. /*
  155. * enable fimd hardware only if suspended status.
  156. *
  157. * P.S. fimd_dpms function would be called at booting time so
  158. * clk_enable could be called double time.
  159. */
  160. if (ctx->suspended)
  161. pm_runtime_get_sync(subdrv_dev);
  162. break;
  163. case DRM_MODE_DPMS_STANDBY:
  164. case DRM_MODE_DPMS_SUSPEND:
  165. case DRM_MODE_DPMS_OFF:
  166. if (!ctx->suspended)
  167. pm_runtime_put_sync(subdrv_dev);
  168. break;
  169. default:
  170. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  171. break;
  172. }
  173. mutex_unlock(&ctx->lock);
  174. }
  175. static void fimd_apply(struct device *subdrv_dev)
  176. {
  177. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  178. struct exynos_drm_manager *mgr = ctx->subdrv.manager;
  179. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  180. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  181. struct fimd_win_data *win_data;
  182. int i;
  183. DRM_DEBUG_KMS("%s\n", __FILE__);
  184. for (i = 0; i < WINDOWS_NR; i++) {
  185. win_data = &ctx->win_data[i];
  186. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  187. ovl_ops->commit(subdrv_dev, i);
  188. }
  189. if (mgr_ops && mgr_ops->commit)
  190. mgr_ops->commit(subdrv_dev);
  191. }
  192. static void fimd_commit(struct device *dev)
  193. {
  194. struct fimd_context *ctx = get_fimd_context(dev);
  195. struct exynos_drm_panel_info *panel = ctx->panel;
  196. struct fb_videomode *timing = &panel->timing;
  197. struct fimd_driver_data *driver_data;
  198. struct platform_device *pdev = to_platform_device(dev);
  199. u32 val;
  200. driver_data = drm_fimd_get_driver_data(pdev);
  201. if (ctx->suspended)
  202. return;
  203. DRM_DEBUG_KMS("%s\n", __FILE__);
  204. /* setup polarity values from machine code. */
  205. writel(ctx->vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  206. /* setup vertical timing values. */
  207. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  208. VIDTCON0_VFPD(timing->lower_margin - 1) |
  209. VIDTCON0_VSPW(timing->vsync_len - 1);
  210. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  211. /* setup horizontal timing values. */
  212. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  213. VIDTCON1_HFPD(timing->right_margin - 1) |
  214. VIDTCON1_HSPW(timing->hsync_len - 1);
  215. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  216. /* setup horizontal and vertical display size. */
  217. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  218. VIDTCON2_HOZVAL(timing->xres - 1) |
  219. VIDTCON2_LINEVAL_E(timing->yres - 1) |
  220. VIDTCON2_HOZVAL_E(timing->xres - 1);
  221. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  222. /* setup clock source, clock divider, enable dma. */
  223. val = ctx->vidcon0;
  224. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  225. if (ctx->clkdiv > 1)
  226. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  227. else
  228. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  229. /*
  230. * fields of register with prefix '_F' would be updated
  231. * at vsync(same as dma start)
  232. */
  233. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  234. writel(val, ctx->regs + VIDCON0);
  235. }
  236. static int fimd_enable_vblank(struct device *dev)
  237. {
  238. struct fimd_context *ctx = get_fimd_context(dev);
  239. u32 val;
  240. DRM_DEBUG_KMS("%s\n", __FILE__);
  241. if (ctx->suspended)
  242. return -EPERM;
  243. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  244. val = readl(ctx->regs + VIDINTCON0);
  245. val |= VIDINTCON0_INT_ENABLE;
  246. val |= VIDINTCON0_INT_FRAME;
  247. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  248. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  249. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  250. val |= VIDINTCON0_FRAMESEL1_NONE;
  251. writel(val, ctx->regs + VIDINTCON0);
  252. }
  253. return 0;
  254. }
  255. static void fimd_disable_vblank(struct device *dev)
  256. {
  257. struct fimd_context *ctx = get_fimd_context(dev);
  258. u32 val;
  259. DRM_DEBUG_KMS("%s\n", __FILE__);
  260. if (ctx->suspended)
  261. return;
  262. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  263. val = readl(ctx->regs + VIDINTCON0);
  264. val &= ~VIDINTCON0_INT_FRAME;
  265. val &= ~VIDINTCON0_INT_ENABLE;
  266. writel(val, ctx->regs + VIDINTCON0);
  267. }
  268. }
  269. static void fimd_wait_for_vblank(struct device *dev)
  270. {
  271. struct fimd_context *ctx = get_fimd_context(dev);
  272. if (ctx->suspended)
  273. return;
  274. atomic_set(&ctx->wait_vsync_event, 1);
  275. /*
  276. * wait for FIMD to signal VSYNC interrupt or return after
  277. * timeout which is set to 50ms (refresh rate of 20).
  278. */
  279. if (!wait_event_timeout(ctx->wait_vsync_queue,
  280. !atomic_read(&ctx->wait_vsync_event),
  281. DRM_HZ/20))
  282. DRM_DEBUG_KMS("vblank wait timed out.\n");
  283. }
  284. static struct exynos_drm_manager_ops fimd_manager_ops = {
  285. .dpms = fimd_dpms,
  286. .apply = fimd_apply,
  287. .commit = fimd_commit,
  288. .enable_vblank = fimd_enable_vblank,
  289. .disable_vblank = fimd_disable_vblank,
  290. .wait_for_vblank = fimd_wait_for_vblank,
  291. };
  292. static void fimd_win_mode_set(struct device *dev,
  293. struct exynos_drm_overlay *overlay)
  294. {
  295. struct fimd_context *ctx = get_fimd_context(dev);
  296. struct fimd_win_data *win_data;
  297. int win;
  298. unsigned long offset;
  299. DRM_DEBUG_KMS("%s\n", __FILE__);
  300. if (!overlay) {
  301. dev_err(dev, "overlay is NULL\n");
  302. return;
  303. }
  304. win = overlay->zpos;
  305. if (win == DEFAULT_ZPOS)
  306. win = ctx->default_win;
  307. if (win < 0 || win > WINDOWS_NR)
  308. return;
  309. offset = overlay->fb_x * (overlay->bpp >> 3);
  310. offset += overlay->fb_y * overlay->pitch;
  311. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  312. win_data = &ctx->win_data[win];
  313. win_data->offset_x = overlay->crtc_x;
  314. win_data->offset_y = overlay->crtc_y;
  315. win_data->ovl_width = overlay->crtc_width;
  316. win_data->ovl_height = overlay->crtc_height;
  317. win_data->fb_width = overlay->fb_width;
  318. win_data->fb_height = overlay->fb_height;
  319. win_data->dma_addr = overlay->dma_addr[0] + offset;
  320. win_data->bpp = overlay->bpp;
  321. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  322. (overlay->bpp >> 3);
  323. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  324. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  325. win_data->offset_x, win_data->offset_y);
  326. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  327. win_data->ovl_width, win_data->ovl_height);
  328. DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
  329. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  330. overlay->fb_width, overlay->crtc_width);
  331. }
  332. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  333. {
  334. struct fimd_context *ctx = get_fimd_context(dev);
  335. struct fimd_win_data *win_data = &ctx->win_data[win];
  336. unsigned long val;
  337. DRM_DEBUG_KMS("%s\n", __FILE__);
  338. val = WINCONx_ENWIN;
  339. switch (win_data->bpp) {
  340. case 1:
  341. val |= WINCON0_BPPMODE_1BPP;
  342. val |= WINCONx_BITSWP;
  343. val |= WINCONx_BURSTLEN_4WORD;
  344. break;
  345. case 2:
  346. val |= WINCON0_BPPMODE_2BPP;
  347. val |= WINCONx_BITSWP;
  348. val |= WINCONx_BURSTLEN_8WORD;
  349. break;
  350. case 4:
  351. val |= WINCON0_BPPMODE_4BPP;
  352. val |= WINCONx_BITSWP;
  353. val |= WINCONx_BURSTLEN_8WORD;
  354. break;
  355. case 8:
  356. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  357. val |= WINCONx_BURSTLEN_8WORD;
  358. val |= WINCONx_BYTSWP;
  359. break;
  360. case 16:
  361. val |= WINCON0_BPPMODE_16BPP_565;
  362. val |= WINCONx_HAWSWP;
  363. val |= WINCONx_BURSTLEN_16WORD;
  364. break;
  365. case 24:
  366. val |= WINCON0_BPPMODE_24BPP_888;
  367. val |= WINCONx_WSWP;
  368. val |= WINCONx_BURSTLEN_16WORD;
  369. break;
  370. case 32:
  371. val |= WINCON1_BPPMODE_28BPP_A4888
  372. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  373. val |= WINCONx_WSWP;
  374. val |= WINCONx_BURSTLEN_16WORD;
  375. break;
  376. default:
  377. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  378. val |= WINCON0_BPPMODE_24BPP_888;
  379. val |= WINCONx_WSWP;
  380. val |= WINCONx_BURSTLEN_16WORD;
  381. break;
  382. }
  383. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  384. writel(val, ctx->regs + WINCON(win));
  385. }
  386. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  387. {
  388. struct fimd_context *ctx = get_fimd_context(dev);
  389. unsigned int keycon0 = 0, keycon1 = 0;
  390. DRM_DEBUG_KMS("%s\n", __FILE__);
  391. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  392. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  393. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  394. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  395. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  396. }
  397. static void fimd_win_commit(struct device *dev, int zpos)
  398. {
  399. struct fimd_context *ctx = get_fimd_context(dev);
  400. struct fimd_win_data *win_data;
  401. int win = zpos;
  402. unsigned long val, alpha, size;
  403. unsigned int last_x;
  404. unsigned int last_y;
  405. DRM_DEBUG_KMS("%s\n", __FILE__);
  406. if (ctx->suspended)
  407. return;
  408. if (win == DEFAULT_ZPOS)
  409. win = ctx->default_win;
  410. if (win < 0 || win > WINDOWS_NR)
  411. return;
  412. win_data = &ctx->win_data[win];
  413. /*
  414. * SHADOWCON register is used for enabling timing.
  415. *
  416. * for example, once only width value of a register is set,
  417. * if the dma is started then fimd hardware could malfunction so
  418. * with protect window setting, the register fields with prefix '_F'
  419. * wouldn't be updated at vsync also but updated once unprotect window
  420. * is set.
  421. */
  422. /* protect windows */
  423. val = readl(ctx->regs + SHADOWCON);
  424. val |= SHADOWCON_WINx_PROTECT(win);
  425. writel(val, ctx->regs + SHADOWCON);
  426. /* buffer start address */
  427. val = (unsigned long)win_data->dma_addr;
  428. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  429. /* buffer end address */
  430. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  431. val = (unsigned long)(win_data->dma_addr + size);
  432. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  433. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  434. (unsigned long)win_data->dma_addr, val, size);
  435. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  436. win_data->ovl_width, win_data->ovl_height);
  437. /* buffer size */
  438. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  439. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
  440. VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
  441. VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
  442. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  443. /* OSD position */
  444. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  445. VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
  446. VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
  447. VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
  448. writel(val, ctx->regs + VIDOSD_A(win));
  449. last_x = win_data->offset_x + win_data->ovl_width;
  450. if (last_x)
  451. last_x--;
  452. last_y = win_data->offset_y + win_data->ovl_height;
  453. if (last_y)
  454. last_y--;
  455. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  456. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  457. writel(val, ctx->regs + VIDOSD_B(win));
  458. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  459. win_data->offset_x, win_data->offset_y, last_x, last_y);
  460. /* hardware window 0 doesn't support alpha channel. */
  461. if (win != 0) {
  462. /* OSD alpha */
  463. alpha = VIDISD14C_ALPHA1_R(0xf) |
  464. VIDISD14C_ALPHA1_G(0xf) |
  465. VIDISD14C_ALPHA1_B(0xf);
  466. writel(alpha, ctx->regs + VIDOSD_C(win));
  467. }
  468. /* OSD size */
  469. if (win != 3 && win != 4) {
  470. u32 offset = VIDOSD_D(win);
  471. if (win == 0)
  472. offset = VIDOSD_C_SIZE_W0;
  473. val = win_data->ovl_width * win_data->ovl_height;
  474. writel(val, ctx->regs + offset);
  475. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  476. }
  477. fimd_win_set_pixfmt(dev, win);
  478. /* hardware window 0 doesn't support color key. */
  479. if (win != 0)
  480. fimd_win_set_colkey(dev, win);
  481. /* wincon */
  482. val = readl(ctx->regs + WINCON(win));
  483. val |= WINCONx_ENWIN;
  484. writel(val, ctx->regs + WINCON(win));
  485. /* Enable DMA channel and unprotect windows */
  486. val = readl(ctx->regs + SHADOWCON);
  487. val |= SHADOWCON_CHx_ENABLE(win);
  488. val &= ~SHADOWCON_WINx_PROTECT(win);
  489. writel(val, ctx->regs + SHADOWCON);
  490. win_data->enabled = true;
  491. }
  492. static void fimd_win_disable(struct device *dev, int zpos)
  493. {
  494. struct fimd_context *ctx = get_fimd_context(dev);
  495. struct fimd_win_data *win_data;
  496. int win = zpos;
  497. u32 val;
  498. DRM_DEBUG_KMS("%s\n", __FILE__);
  499. if (win == DEFAULT_ZPOS)
  500. win = ctx->default_win;
  501. if (win < 0 || win > WINDOWS_NR)
  502. return;
  503. win_data = &ctx->win_data[win];
  504. if (ctx->suspended) {
  505. /* do not resume this window*/
  506. win_data->resume = false;
  507. return;
  508. }
  509. /* protect windows */
  510. val = readl(ctx->regs + SHADOWCON);
  511. val |= SHADOWCON_WINx_PROTECT(win);
  512. writel(val, ctx->regs + SHADOWCON);
  513. /* wincon */
  514. val = readl(ctx->regs + WINCON(win));
  515. val &= ~WINCONx_ENWIN;
  516. writel(val, ctx->regs + WINCON(win));
  517. /* unprotect windows */
  518. val = readl(ctx->regs + SHADOWCON);
  519. val &= ~SHADOWCON_CHx_ENABLE(win);
  520. val &= ~SHADOWCON_WINx_PROTECT(win);
  521. writel(val, ctx->regs + SHADOWCON);
  522. win_data->enabled = false;
  523. }
  524. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  525. .mode_set = fimd_win_mode_set,
  526. .commit = fimd_win_commit,
  527. .disable = fimd_win_disable,
  528. };
  529. static struct exynos_drm_manager fimd_manager = {
  530. .pipe = -1,
  531. .ops = &fimd_manager_ops,
  532. .overlay_ops = &fimd_overlay_ops,
  533. .display_ops = &fimd_display_ops,
  534. };
  535. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  536. {
  537. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  538. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  539. struct drm_device *drm_dev = subdrv->drm_dev;
  540. struct exynos_drm_manager *manager = subdrv->manager;
  541. u32 val;
  542. val = readl(ctx->regs + VIDINTCON1);
  543. if (val & VIDINTCON1_INT_FRAME)
  544. /* VSYNC interrupt */
  545. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  546. /* check the crtc is detached already from encoder */
  547. if (manager->pipe < 0)
  548. goto out;
  549. drm_handle_vblank(drm_dev, manager->pipe);
  550. exynos_drm_crtc_finish_pageflip(drm_dev, manager->pipe);
  551. /* set wait vsync event to zero and wake up queue. */
  552. if (atomic_read(&ctx->wait_vsync_event)) {
  553. atomic_set(&ctx->wait_vsync_event, 0);
  554. DRM_WAKEUP(&ctx->wait_vsync_queue);
  555. }
  556. out:
  557. return IRQ_HANDLED;
  558. }
  559. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  560. {
  561. DRM_DEBUG_KMS("%s\n", __FILE__);
  562. /*
  563. * enable drm irq mode.
  564. * - with irq_enabled = 1, we can use the vblank feature.
  565. *
  566. * P.S. note that we wouldn't use drm irq handler but
  567. * just specific driver own one instead because
  568. * drm framework supports only one irq handler.
  569. */
  570. drm_dev->irq_enabled = 1;
  571. /*
  572. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  573. * by drm timer once a current process gives up ownership of
  574. * vblank event.(after drm_vblank_put function is called)
  575. */
  576. drm_dev->vblank_disable_allowed = 1;
  577. /* attach this sub driver to iommu mapping if supported. */
  578. if (is_drm_iommu_supported(drm_dev))
  579. drm_iommu_attach_device(drm_dev, dev);
  580. return 0;
  581. }
  582. static void fimd_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
  583. {
  584. DRM_DEBUG_KMS("%s\n", __FILE__);
  585. /* detach this sub driver from iommu mapping if supported. */
  586. if (is_drm_iommu_supported(drm_dev))
  587. drm_iommu_detach_device(drm_dev, dev);
  588. }
  589. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  590. struct fb_videomode *timing)
  591. {
  592. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  593. u32 retrace;
  594. u32 clkdiv;
  595. u32 best_framerate = 0;
  596. u32 framerate;
  597. DRM_DEBUG_KMS("%s\n", __FILE__);
  598. retrace = timing->left_margin + timing->hsync_len +
  599. timing->right_margin + timing->xres;
  600. retrace *= timing->upper_margin + timing->vsync_len +
  601. timing->lower_margin + timing->yres;
  602. /* default framerate is 60Hz */
  603. if (!timing->refresh)
  604. timing->refresh = 60;
  605. clk /= retrace;
  606. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  607. int tmp;
  608. /* get best framerate */
  609. framerate = clk / clkdiv;
  610. tmp = timing->refresh - framerate;
  611. if (tmp < 0) {
  612. best_framerate = framerate;
  613. continue;
  614. } else {
  615. if (!best_framerate)
  616. best_framerate = framerate;
  617. else if (tmp < (best_framerate - framerate))
  618. best_framerate = framerate;
  619. break;
  620. }
  621. }
  622. return clkdiv;
  623. }
  624. static void fimd_clear_win(struct fimd_context *ctx, int win)
  625. {
  626. u32 val;
  627. DRM_DEBUG_KMS("%s\n", __FILE__);
  628. writel(0, ctx->regs + WINCON(win));
  629. writel(0, ctx->regs + VIDOSD_A(win));
  630. writel(0, ctx->regs + VIDOSD_B(win));
  631. writel(0, ctx->regs + VIDOSD_C(win));
  632. if (win == 1 || win == 2)
  633. writel(0, ctx->regs + VIDOSD_D(win));
  634. val = readl(ctx->regs + SHADOWCON);
  635. val &= ~SHADOWCON_WINx_PROTECT(win);
  636. writel(val, ctx->regs + SHADOWCON);
  637. }
  638. static int fimd_clock(struct fimd_context *ctx, bool enable)
  639. {
  640. DRM_DEBUG_KMS("%s\n", __FILE__);
  641. if (enable) {
  642. int ret;
  643. ret = clk_enable(ctx->bus_clk);
  644. if (ret < 0)
  645. return ret;
  646. ret = clk_enable(ctx->lcd_clk);
  647. if (ret < 0) {
  648. clk_disable(ctx->bus_clk);
  649. return ret;
  650. }
  651. } else {
  652. clk_disable(ctx->lcd_clk);
  653. clk_disable(ctx->bus_clk);
  654. }
  655. return 0;
  656. }
  657. static void fimd_window_suspend(struct device *dev)
  658. {
  659. struct fimd_context *ctx = get_fimd_context(dev);
  660. struct fimd_win_data *win_data;
  661. int i;
  662. for (i = 0; i < WINDOWS_NR; i++) {
  663. win_data = &ctx->win_data[i];
  664. win_data->resume = win_data->enabled;
  665. fimd_win_disable(dev, i);
  666. }
  667. fimd_wait_for_vblank(dev);
  668. }
  669. static void fimd_window_resume(struct device *dev)
  670. {
  671. struct fimd_context *ctx = get_fimd_context(dev);
  672. struct fimd_win_data *win_data;
  673. int i;
  674. for (i = 0; i < WINDOWS_NR; i++) {
  675. win_data = &ctx->win_data[i];
  676. win_data->enabled = win_data->resume;
  677. win_data->resume = false;
  678. }
  679. }
  680. static int fimd_activate(struct fimd_context *ctx, bool enable)
  681. {
  682. struct device *dev = ctx->subdrv.dev;
  683. if (enable) {
  684. int ret;
  685. ret = fimd_clock(ctx, true);
  686. if (ret < 0)
  687. return ret;
  688. ctx->suspended = false;
  689. /* if vblank was enabled status, enable it again. */
  690. if (test_and_clear_bit(0, &ctx->irq_flags))
  691. fimd_enable_vblank(dev);
  692. fimd_window_resume(dev);
  693. } else {
  694. fimd_window_suspend(dev);
  695. fimd_clock(ctx, false);
  696. ctx->suspended = true;
  697. }
  698. return 0;
  699. }
  700. static int fimd_probe(struct platform_device *pdev)
  701. {
  702. struct device *dev = &pdev->dev;
  703. struct fimd_context *ctx;
  704. struct exynos_drm_subdrv *subdrv;
  705. struct exynos_drm_fimd_pdata *pdata;
  706. struct exynos_drm_panel_info *panel;
  707. struct resource *res;
  708. int win;
  709. int ret = -EINVAL;
  710. DRM_DEBUG_KMS("%s\n", __FILE__);
  711. pdata = pdev->dev.platform_data;
  712. if (!pdata) {
  713. dev_err(dev, "no platform data specified\n");
  714. return -EINVAL;
  715. }
  716. panel = &pdata->panel;
  717. if (!panel) {
  718. dev_err(dev, "panel is null.\n");
  719. return -EINVAL;
  720. }
  721. ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
  722. if (!ctx)
  723. return -ENOMEM;
  724. ctx->bus_clk = devm_clk_get(dev, "fimd");
  725. if (IS_ERR(ctx->bus_clk)) {
  726. dev_err(dev, "failed to get bus clock\n");
  727. return PTR_ERR(ctx->bus_clk);
  728. }
  729. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  730. if (IS_ERR(ctx->lcd_clk)) {
  731. dev_err(dev, "failed to get lcd clock\n");
  732. return PTR_ERR(ctx->lcd_clk);
  733. }
  734. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  735. ctx->regs = devm_request_and_ioremap(&pdev->dev, res);
  736. if (!ctx->regs) {
  737. dev_err(dev, "failed to map registers\n");
  738. return -ENXIO;
  739. }
  740. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  741. if (!res) {
  742. dev_err(dev, "irq request failed.\n");
  743. return -ENXIO;
  744. }
  745. ctx->irq = res->start;
  746. ret = devm_request_irq(&pdev->dev, ctx->irq, fimd_irq_handler,
  747. 0, "drm_fimd", ctx);
  748. if (ret) {
  749. dev_err(dev, "irq request failed.\n");
  750. return ret;
  751. }
  752. ctx->vidcon0 = pdata->vidcon0;
  753. ctx->vidcon1 = pdata->vidcon1;
  754. ctx->default_win = pdata->default_win;
  755. ctx->panel = panel;
  756. DRM_INIT_WAITQUEUE(&ctx->wait_vsync_queue);
  757. atomic_set(&ctx->wait_vsync_event, 0);
  758. subdrv = &ctx->subdrv;
  759. subdrv->dev = dev;
  760. subdrv->manager = &fimd_manager;
  761. subdrv->probe = fimd_subdrv_probe;
  762. subdrv->remove = fimd_subdrv_remove;
  763. mutex_init(&ctx->lock);
  764. platform_set_drvdata(pdev, ctx);
  765. pm_runtime_enable(dev);
  766. pm_runtime_get_sync(dev);
  767. ctx->clkdiv = fimd_calc_clkdiv(ctx, &panel->timing);
  768. panel->timing.pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  769. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  770. panel->timing.pixclock, ctx->clkdiv);
  771. for (win = 0; win < WINDOWS_NR; win++)
  772. fimd_clear_win(ctx, win);
  773. exynos_drm_subdrv_register(subdrv);
  774. return 0;
  775. }
  776. static int fimd_remove(struct platform_device *pdev)
  777. {
  778. struct device *dev = &pdev->dev;
  779. struct fimd_context *ctx = platform_get_drvdata(pdev);
  780. DRM_DEBUG_KMS("%s\n", __FILE__);
  781. exynos_drm_subdrv_unregister(&ctx->subdrv);
  782. if (ctx->suspended)
  783. goto out;
  784. clk_disable(ctx->lcd_clk);
  785. clk_disable(ctx->bus_clk);
  786. pm_runtime_set_suspended(dev);
  787. pm_runtime_put_sync(dev);
  788. out:
  789. pm_runtime_disable(dev);
  790. return 0;
  791. }
  792. #ifdef CONFIG_PM_SLEEP
  793. static int fimd_suspend(struct device *dev)
  794. {
  795. struct fimd_context *ctx = get_fimd_context(dev);
  796. /*
  797. * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
  798. * called here, an error would be returned by that interface
  799. * because the usage_count of pm runtime is more than 1.
  800. */
  801. if (!pm_runtime_suspended(dev))
  802. return fimd_activate(ctx, false);
  803. return 0;
  804. }
  805. static int fimd_resume(struct device *dev)
  806. {
  807. struct fimd_context *ctx = get_fimd_context(dev);
  808. /*
  809. * if entered to sleep when lcd panel was on, the usage_count
  810. * of pm runtime would still be 1 so in this case, fimd driver
  811. * should be on directly not drawing on pm runtime interface.
  812. */
  813. if (!pm_runtime_suspended(dev)) {
  814. int ret;
  815. ret = fimd_activate(ctx, true);
  816. if (ret < 0)
  817. return ret;
  818. /*
  819. * in case of dpms on(standby), fimd_apply function will
  820. * be called by encoder's dpms callback to update fimd's
  821. * registers but in case of sleep wakeup, it's not.
  822. * so fimd_apply function should be called at here.
  823. */
  824. fimd_apply(dev);
  825. }
  826. return 0;
  827. }
  828. #endif
  829. #ifdef CONFIG_PM_RUNTIME
  830. static int fimd_runtime_suspend(struct device *dev)
  831. {
  832. struct fimd_context *ctx = get_fimd_context(dev);
  833. DRM_DEBUG_KMS("%s\n", __FILE__);
  834. return fimd_activate(ctx, false);
  835. }
  836. static int fimd_runtime_resume(struct device *dev)
  837. {
  838. struct fimd_context *ctx = get_fimd_context(dev);
  839. DRM_DEBUG_KMS("%s\n", __FILE__);
  840. return fimd_activate(ctx, true);
  841. }
  842. #endif
  843. static struct platform_device_id fimd_driver_ids[] = {
  844. {
  845. .name = "exynos4-fb",
  846. .driver_data = (unsigned long)&exynos4_fimd_driver_data,
  847. }, {
  848. .name = "exynos5-fb",
  849. .driver_data = (unsigned long)&exynos5_fimd_driver_data,
  850. },
  851. {},
  852. };
  853. MODULE_DEVICE_TABLE(platform, fimd_driver_ids);
  854. static const struct dev_pm_ops fimd_pm_ops = {
  855. SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
  856. SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
  857. };
  858. struct platform_driver fimd_driver = {
  859. .probe = fimd_probe,
  860. .remove = fimd_remove,
  861. .id_table = fimd_driver_ids,
  862. .driver = {
  863. .name = "exynos4-fb",
  864. .owner = THIS_MODULE,
  865. .pm = &fimd_pm_ops,
  866. .of_match_table = of_match_ptr(fimd_driver_dt_match),
  867. },
  868. };