gpio-tegra.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561
  1. /*
  2. * arch/arm/mach-tegra/gpio.c
  3. *
  4. * Copyright (c) 2010 Google, Inc
  5. *
  6. * Author:
  7. * Erik Gilling <konkers@google.com>
  8. *
  9. * This software is licensed under the terms of the GNU General Public
  10. * License version 2, as published by the Free Software Foundation, and
  11. * may be copied, distributed, and modified under those terms.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. */
  19. #include <linux/init.h>
  20. #include <linux/irq.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/io.h>
  23. #include <linux/gpio.h>
  24. #include <linux/of_device.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/module.h>
  27. #include <linux/irqdomain.h>
  28. #include <linux/pinctrl/consumer.h>
  29. #include <linux/pm.h>
  30. #include <asm/mach/irq.h>
  31. #define GPIO_BANK(x) ((x) >> 5)
  32. #define GPIO_PORT(x) (((x) >> 3) & 0x3)
  33. #define GPIO_BIT(x) ((x) & 0x7)
  34. #define GPIO_REG(x) (GPIO_BANK(x) * tegra_gpio_bank_stride + \
  35. GPIO_PORT(x) * 4)
  36. #define GPIO_CNF(x) (GPIO_REG(x) + 0x00)
  37. #define GPIO_OE(x) (GPIO_REG(x) + 0x10)
  38. #define GPIO_OUT(x) (GPIO_REG(x) + 0X20)
  39. #define GPIO_IN(x) (GPIO_REG(x) + 0x30)
  40. #define GPIO_INT_STA(x) (GPIO_REG(x) + 0x40)
  41. #define GPIO_INT_ENB(x) (GPIO_REG(x) + 0x50)
  42. #define GPIO_INT_LVL(x) (GPIO_REG(x) + 0x60)
  43. #define GPIO_INT_CLR(x) (GPIO_REG(x) + 0x70)
  44. #define GPIO_MSK_CNF(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x00)
  45. #define GPIO_MSK_OE(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x10)
  46. #define GPIO_MSK_OUT(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0X20)
  47. #define GPIO_MSK_INT_STA(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x40)
  48. #define GPIO_MSK_INT_ENB(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x50)
  49. #define GPIO_MSK_INT_LVL(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x60)
  50. #define GPIO_INT_LVL_MASK 0x010101
  51. #define GPIO_INT_LVL_EDGE_RISING 0x000101
  52. #define GPIO_INT_LVL_EDGE_FALLING 0x000100
  53. #define GPIO_INT_LVL_EDGE_BOTH 0x010100
  54. #define GPIO_INT_LVL_LEVEL_HIGH 0x000001
  55. #define GPIO_INT_LVL_LEVEL_LOW 0x000000
  56. struct tegra_gpio_bank {
  57. int bank;
  58. int irq;
  59. spinlock_t lvl_lock[4];
  60. #ifdef CONFIG_PM_SLEEP
  61. u32 cnf[4];
  62. u32 out[4];
  63. u32 oe[4];
  64. u32 int_enb[4];
  65. u32 int_lvl[4];
  66. #endif
  67. };
  68. static struct irq_domain *irq_domain;
  69. static void __iomem *regs;
  70. static u32 tegra_gpio_bank_count;
  71. static u32 tegra_gpio_bank_stride;
  72. static u32 tegra_gpio_upper_offset;
  73. static struct tegra_gpio_bank *tegra_gpio_banks;
  74. static inline void tegra_gpio_writel(u32 val, u32 reg)
  75. {
  76. __raw_writel(val, regs + reg);
  77. }
  78. static inline u32 tegra_gpio_readl(u32 reg)
  79. {
  80. return __raw_readl(regs + reg);
  81. }
  82. static int tegra_gpio_compose(int bank, int port, int bit)
  83. {
  84. return (bank << 5) | ((port & 0x3) << 3) | (bit & 0x7);
  85. }
  86. static void tegra_gpio_mask_write(u32 reg, int gpio, int value)
  87. {
  88. u32 val;
  89. val = 0x100 << GPIO_BIT(gpio);
  90. if (value)
  91. val |= 1 << GPIO_BIT(gpio);
  92. tegra_gpio_writel(val, reg);
  93. }
  94. static void tegra_gpio_enable(int gpio)
  95. {
  96. tegra_gpio_mask_write(GPIO_MSK_CNF(gpio), gpio, 1);
  97. }
  98. static void tegra_gpio_disable(int gpio)
  99. {
  100. tegra_gpio_mask_write(GPIO_MSK_CNF(gpio), gpio, 0);
  101. }
  102. static int tegra_gpio_request(struct gpio_chip *chip, unsigned offset)
  103. {
  104. return pinctrl_request_gpio(offset);
  105. }
  106. static void tegra_gpio_free(struct gpio_chip *chip, unsigned offset)
  107. {
  108. pinctrl_free_gpio(offset);
  109. tegra_gpio_disable(offset);
  110. }
  111. static void tegra_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  112. {
  113. tegra_gpio_mask_write(GPIO_MSK_OUT(offset), offset, value);
  114. }
  115. static int tegra_gpio_get(struct gpio_chip *chip, unsigned offset)
  116. {
  117. /* If gpio is in output mode then read from the out value */
  118. if ((tegra_gpio_readl(GPIO_OE(offset)) >> GPIO_BIT(offset)) & 1)
  119. return (tegra_gpio_readl(GPIO_OUT(offset)) >>
  120. GPIO_BIT(offset)) & 0x1;
  121. return (tegra_gpio_readl(GPIO_IN(offset)) >> GPIO_BIT(offset)) & 0x1;
  122. }
  123. static int tegra_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
  124. {
  125. tegra_gpio_mask_write(GPIO_MSK_OE(offset), offset, 0);
  126. tegra_gpio_enable(offset);
  127. return 0;
  128. }
  129. static int tegra_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
  130. int value)
  131. {
  132. tegra_gpio_set(chip, offset, value);
  133. tegra_gpio_mask_write(GPIO_MSK_OE(offset), offset, 1);
  134. tegra_gpio_enable(offset);
  135. return 0;
  136. }
  137. static int tegra_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
  138. {
  139. return irq_find_mapping(irq_domain, offset);
  140. }
  141. static struct gpio_chip tegra_gpio_chip = {
  142. .label = "tegra-gpio",
  143. .request = tegra_gpio_request,
  144. .free = tegra_gpio_free,
  145. .direction_input = tegra_gpio_direction_input,
  146. .get = tegra_gpio_get,
  147. .direction_output = tegra_gpio_direction_output,
  148. .set = tegra_gpio_set,
  149. .to_irq = tegra_gpio_to_irq,
  150. .base = 0,
  151. };
  152. static void tegra_gpio_irq_ack(struct irq_data *d)
  153. {
  154. int gpio = d->hwirq;
  155. tegra_gpio_writel(1 << GPIO_BIT(gpio), GPIO_INT_CLR(gpio));
  156. }
  157. static void tegra_gpio_irq_mask(struct irq_data *d)
  158. {
  159. int gpio = d->hwirq;
  160. tegra_gpio_mask_write(GPIO_MSK_INT_ENB(gpio), gpio, 0);
  161. }
  162. static void tegra_gpio_irq_unmask(struct irq_data *d)
  163. {
  164. int gpio = d->hwirq;
  165. tegra_gpio_mask_write(GPIO_MSK_INT_ENB(gpio), gpio, 1);
  166. }
  167. static int tegra_gpio_irq_set_type(struct irq_data *d, unsigned int type)
  168. {
  169. int gpio = d->hwirq;
  170. struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
  171. int port = GPIO_PORT(gpio);
  172. int lvl_type;
  173. int val;
  174. unsigned long flags;
  175. switch (type & IRQ_TYPE_SENSE_MASK) {
  176. case IRQ_TYPE_EDGE_RISING:
  177. lvl_type = GPIO_INT_LVL_EDGE_RISING;
  178. break;
  179. case IRQ_TYPE_EDGE_FALLING:
  180. lvl_type = GPIO_INT_LVL_EDGE_FALLING;
  181. break;
  182. case IRQ_TYPE_EDGE_BOTH:
  183. lvl_type = GPIO_INT_LVL_EDGE_BOTH;
  184. break;
  185. case IRQ_TYPE_LEVEL_HIGH:
  186. lvl_type = GPIO_INT_LVL_LEVEL_HIGH;
  187. break;
  188. case IRQ_TYPE_LEVEL_LOW:
  189. lvl_type = GPIO_INT_LVL_LEVEL_LOW;
  190. break;
  191. default:
  192. return -EINVAL;
  193. }
  194. spin_lock_irqsave(&bank->lvl_lock[port], flags);
  195. val = tegra_gpio_readl(GPIO_INT_LVL(gpio));
  196. val &= ~(GPIO_INT_LVL_MASK << GPIO_BIT(gpio));
  197. val |= lvl_type << GPIO_BIT(gpio);
  198. tegra_gpio_writel(val, GPIO_INT_LVL(gpio));
  199. spin_unlock_irqrestore(&bank->lvl_lock[port], flags);
  200. tegra_gpio_mask_write(GPIO_MSK_OE(gpio), gpio, 0);
  201. tegra_gpio_enable(gpio);
  202. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  203. __irq_set_handler_locked(d->irq, handle_level_irq);
  204. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  205. __irq_set_handler_locked(d->irq, handle_edge_irq);
  206. return 0;
  207. }
  208. static void tegra_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  209. {
  210. struct tegra_gpio_bank *bank;
  211. int port;
  212. int pin;
  213. int unmasked = 0;
  214. struct irq_chip *chip = irq_desc_get_chip(desc);
  215. chained_irq_enter(chip, desc);
  216. bank = irq_get_handler_data(irq);
  217. for (port = 0; port < 4; port++) {
  218. int gpio = tegra_gpio_compose(bank->bank, port, 0);
  219. unsigned long sta = tegra_gpio_readl(GPIO_INT_STA(gpio)) &
  220. tegra_gpio_readl(GPIO_INT_ENB(gpio));
  221. u32 lvl = tegra_gpio_readl(GPIO_INT_LVL(gpio));
  222. for_each_set_bit(pin, &sta, 8) {
  223. tegra_gpio_writel(1 << pin, GPIO_INT_CLR(gpio));
  224. /* if gpio is edge triggered, clear condition
  225. * before executing the hander so that we don't
  226. * miss edges
  227. */
  228. if (lvl & (0x100 << pin)) {
  229. unmasked = 1;
  230. chained_irq_exit(chip, desc);
  231. }
  232. generic_handle_irq(gpio_to_irq(gpio + pin));
  233. }
  234. }
  235. if (!unmasked)
  236. chained_irq_exit(chip, desc);
  237. }
  238. #ifdef CONFIG_PM_SLEEP
  239. static int tegra_gpio_resume(struct device *dev)
  240. {
  241. unsigned long flags;
  242. int b;
  243. int p;
  244. local_irq_save(flags);
  245. for (b = 0; b < tegra_gpio_bank_count; b++) {
  246. struct tegra_gpio_bank *bank = &tegra_gpio_banks[b];
  247. for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
  248. unsigned int gpio = (b<<5) | (p<<3);
  249. tegra_gpio_writel(bank->cnf[p], GPIO_CNF(gpio));
  250. tegra_gpio_writel(bank->out[p], GPIO_OUT(gpio));
  251. tegra_gpio_writel(bank->oe[p], GPIO_OE(gpio));
  252. tegra_gpio_writel(bank->int_lvl[p], GPIO_INT_LVL(gpio));
  253. tegra_gpio_writel(bank->int_enb[p], GPIO_INT_ENB(gpio));
  254. }
  255. }
  256. local_irq_restore(flags);
  257. return 0;
  258. }
  259. static int tegra_gpio_suspend(struct device *dev)
  260. {
  261. unsigned long flags;
  262. int b;
  263. int p;
  264. local_irq_save(flags);
  265. for (b = 0; b < tegra_gpio_bank_count; b++) {
  266. struct tegra_gpio_bank *bank = &tegra_gpio_banks[b];
  267. for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
  268. unsigned int gpio = (b<<5) | (p<<3);
  269. bank->cnf[p] = tegra_gpio_readl(GPIO_CNF(gpio));
  270. bank->out[p] = tegra_gpio_readl(GPIO_OUT(gpio));
  271. bank->oe[p] = tegra_gpio_readl(GPIO_OE(gpio));
  272. bank->int_enb[p] = tegra_gpio_readl(GPIO_INT_ENB(gpio));
  273. bank->int_lvl[p] = tegra_gpio_readl(GPIO_INT_LVL(gpio));
  274. }
  275. }
  276. local_irq_restore(flags);
  277. return 0;
  278. }
  279. static int tegra_gpio_wake_enable(struct irq_data *d, unsigned int enable)
  280. {
  281. struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
  282. return irq_set_irq_wake(bank->irq, enable);
  283. }
  284. #endif
  285. static struct irq_chip tegra_gpio_irq_chip = {
  286. .name = "GPIO",
  287. .irq_ack = tegra_gpio_irq_ack,
  288. .irq_mask = tegra_gpio_irq_mask,
  289. .irq_unmask = tegra_gpio_irq_unmask,
  290. .irq_set_type = tegra_gpio_irq_set_type,
  291. #ifdef CONFIG_PM_SLEEP
  292. .irq_set_wake = tegra_gpio_wake_enable,
  293. #endif
  294. };
  295. static const struct dev_pm_ops tegra_gpio_pm_ops = {
  296. SET_SYSTEM_SLEEP_PM_OPS(tegra_gpio_suspend, tegra_gpio_resume)
  297. };
  298. struct tegra_gpio_soc_config {
  299. u32 bank_stride;
  300. u32 upper_offset;
  301. };
  302. static struct tegra_gpio_soc_config tegra20_gpio_config = {
  303. .bank_stride = 0x80,
  304. .upper_offset = 0x800,
  305. };
  306. static struct tegra_gpio_soc_config tegra30_gpio_config = {
  307. .bank_stride = 0x100,
  308. .upper_offset = 0x80,
  309. };
  310. static struct of_device_id tegra_gpio_of_match[] = {
  311. { .compatible = "nvidia,tegra30-gpio", .data = &tegra30_gpio_config },
  312. { .compatible = "nvidia,tegra20-gpio", .data = &tegra20_gpio_config },
  313. { },
  314. };
  315. /* This lock class tells lockdep that GPIO irqs are in a different
  316. * category than their parents, so it won't report false recursion.
  317. */
  318. static struct lock_class_key gpio_lock_class;
  319. static int tegra_gpio_probe(struct platform_device *pdev)
  320. {
  321. const struct of_device_id *match;
  322. struct tegra_gpio_soc_config *config;
  323. struct resource *res;
  324. struct tegra_gpio_bank *bank;
  325. int gpio;
  326. int i;
  327. int j;
  328. match = of_match_device(tegra_gpio_of_match, &pdev->dev);
  329. if (match)
  330. config = (struct tegra_gpio_soc_config *)match->data;
  331. else
  332. config = &tegra20_gpio_config;
  333. tegra_gpio_bank_stride = config->bank_stride;
  334. tegra_gpio_upper_offset = config->upper_offset;
  335. for (;;) {
  336. res = platform_get_resource(pdev, IORESOURCE_IRQ, tegra_gpio_bank_count);
  337. if (!res)
  338. break;
  339. tegra_gpio_bank_count++;
  340. }
  341. if (!tegra_gpio_bank_count) {
  342. dev_err(&pdev->dev, "Missing IRQ resource\n");
  343. return -ENODEV;
  344. }
  345. tegra_gpio_chip.ngpio = tegra_gpio_bank_count * 32;
  346. tegra_gpio_banks = devm_kzalloc(&pdev->dev,
  347. tegra_gpio_bank_count * sizeof(*tegra_gpio_banks),
  348. GFP_KERNEL);
  349. if (!tegra_gpio_banks) {
  350. dev_err(&pdev->dev, "Couldn't allocate bank structure\n");
  351. return -ENODEV;
  352. }
  353. irq_domain = irq_domain_add_linear(pdev->dev.of_node,
  354. tegra_gpio_chip.ngpio,
  355. &irq_domain_simple_ops, NULL);
  356. if (!irq_domain)
  357. return -ENODEV;
  358. for (i = 0; i < tegra_gpio_bank_count; i++) {
  359. res = platform_get_resource(pdev, IORESOURCE_IRQ, i);
  360. if (!res) {
  361. dev_err(&pdev->dev, "Missing IRQ resource\n");
  362. return -ENODEV;
  363. }
  364. bank = &tegra_gpio_banks[i];
  365. bank->bank = i;
  366. bank->irq = res->start;
  367. }
  368. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  369. if (!res) {
  370. dev_err(&pdev->dev, "Missing MEM resource\n");
  371. return -ENODEV;
  372. }
  373. regs = devm_request_and_ioremap(&pdev->dev, res);
  374. if (!regs) {
  375. dev_err(&pdev->dev, "Couldn't ioremap regs\n");
  376. return -ENODEV;
  377. }
  378. for (i = 0; i < tegra_gpio_bank_count; i++) {
  379. for (j = 0; j < 4; j++) {
  380. int gpio = tegra_gpio_compose(i, j, 0);
  381. tegra_gpio_writel(0x00, GPIO_INT_ENB(gpio));
  382. }
  383. }
  384. #ifdef CONFIG_OF_GPIO
  385. tegra_gpio_chip.of_node = pdev->dev.of_node;
  386. #endif
  387. gpiochip_add(&tegra_gpio_chip);
  388. for (gpio = 0; gpio < tegra_gpio_chip.ngpio; gpio++) {
  389. int irq = irq_create_mapping(irq_domain, gpio);
  390. /* No validity check; all Tegra GPIOs are valid IRQs */
  391. bank = &tegra_gpio_banks[GPIO_BANK(gpio)];
  392. irq_set_lockdep_class(irq, &gpio_lock_class);
  393. irq_set_chip_data(irq, bank);
  394. irq_set_chip_and_handler(irq, &tegra_gpio_irq_chip,
  395. handle_simple_irq);
  396. set_irq_flags(irq, IRQF_VALID);
  397. }
  398. for (i = 0; i < tegra_gpio_bank_count; i++) {
  399. bank = &tegra_gpio_banks[i];
  400. irq_set_chained_handler(bank->irq, tegra_gpio_irq_handler);
  401. irq_set_handler_data(bank->irq, bank);
  402. for (j = 0; j < 4; j++)
  403. spin_lock_init(&bank->lvl_lock[j]);
  404. }
  405. return 0;
  406. }
  407. static struct platform_driver tegra_gpio_driver = {
  408. .driver = {
  409. .name = "tegra-gpio",
  410. .owner = THIS_MODULE,
  411. .pm = &tegra_gpio_pm_ops,
  412. .of_match_table = tegra_gpio_of_match,
  413. },
  414. .probe = tegra_gpio_probe,
  415. };
  416. static int __init tegra_gpio_init(void)
  417. {
  418. return platform_driver_register(&tegra_gpio_driver);
  419. }
  420. postcore_initcall(tegra_gpio_init);
  421. #ifdef CONFIG_DEBUG_FS
  422. #include <linux/debugfs.h>
  423. #include <linux/seq_file.h>
  424. static int dbg_gpio_show(struct seq_file *s, void *unused)
  425. {
  426. int i;
  427. int j;
  428. for (i = 0; i < tegra_gpio_bank_count; i++) {
  429. for (j = 0; j < 4; j++) {
  430. int gpio = tegra_gpio_compose(i, j, 0);
  431. seq_printf(s,
  432. "%d:%d %02x %02x %02x %02x %02x %02x %06x\n",
  433. i, j,
  434. tegra_gpio_readl(GPIO_CNF(gpio)),
  435. tegra_gpio_readl(GPIO_OE(gpio)),
  436. tegra_gpio_readl(GPIO_OUT(gpio)),
  437. tegra_gpio_readl(GPIO_IN(gpio)),
  438. tegra_gpio_readl(GPIO_INT_STA(gpio)),
  439. tegra_gpio_readl(GPIO_INT_ENB(gpio)),
  440. tegra_gpio_readl(GPIO_INT_LVL(gpio)));
  441. }
  442. }
  443. return 0;
  444. }
  445. static int dbg_gpio_open(struct inode *inode, struct file *file)
  446. {
  447. return single_open(file, dbg_gpio_show, &inode->i_private);
  448. }
  449. static const struct file_operations debug_fops = {
  450. .open = dbg_gpio_open,
  451. .read = seq_read,
  452. .llseek = seq_lseek,
  453. .release = single_release,
  454. };
  455. static int __init tegra_gpio_debuginit(void)
  456. {
  457. (void) debugfs_create_file("tegra_gpio", S_IRUGO,
  458. NULL, NULL, &debug_fops);
  459. return 0;
  460. }
  461. late_initcall(tegra_gpio_debuginit);
  462. #endif