dma_v2.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906
  1. /*
  2. * Intel I/OAT DMA Linux driver
  3. * Copyright(c) 2004 - 2009 Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. */
  22. /*
  23. * This driver supports an Intel I/OAT DMA engine (versions >= 2), which
  24. * does asynchronous data movement and checksumming operations.
  25. */
  26. #include <linux/init.h>
  27. #include <linux/module.h>
  28. #include <linux/slab.h>
  29. #include <linux/pci.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/dmaengine.h>
  32. #include <linux/delay.h>
  33. #include <linux/dma-mapping.h>
  34. #include <linux/workqueue.h>
  35. #include <linux/prefetch.h>
  36. #include <linux/i7300_idle.h>
  37. #include "dma.h"
  38. #include "dma_v2.h"
  39. #include "registers.h"
  40. #include "hw.h"
  41. #include "../dmaengine.h"
  42. int ioat_ring_alloc_order = 8;
  43. module_param(ioat_ring_alloc_order, int, 0644);
  44. MODULE_PARM_DESC(ioat_ring_alloc_order,
  45. "ioat2+: allocate 2^n descriptors per channel"
  46. " (default: 8 max: 16)");
  47. static int ioat_ring_max_alloc_order = IOAT_MAX_ORDER;
  48. module_param(ioat_ring_max_alloc_order, int, 0644);
  49. MODULE_PARM_DESC(ioat_ring_max_alloc_order,
  50. "ioat2+: upper limit for ring size (default: 16)");
  51. void __ioat2_issue_pending(struct ioat2_dma_chan *ioat)
  52. {
  53. struct ioat_chan_common *chan = &ioat->base;
  54. ioat->dmacount += ioat2_ring_pending(ioat);
  55. ioat->issued = ioat->head;
  56. writew(ioat->dmacount, chan->reg_base + IOAT_CHAN_DMACOUNT_OFFSET);
  57. dev_dbg(to_dev(chan),
  58. "%s: head: %#x tail: %#x issued: %#x count: %#x\n",
  59. __func__, ioat->head, ioat->tail, ioat->issued, ioat->dmacount);
  60. }
  61. void ioat2_issue_pending(struct dma_chan *c)
  62. {
  63. struct ioat2_dma_chan *ioat = to_ioat2_chan(c);
  64. if (ioat2_ring_pending(ioat)) {
  65. spin_lock_bh(&ioat->prep_lock);
  66. __ioat2_issue_pending(ioat);
  67. spin_unlock_bh(&ioat->prep_lock);
  68. }
  69. }
  70. /**
  71. * ioat2_update_pending - log pending descriptors
  72. * @ioat: ioat2+ channel
  73. *
  74. * Check if the number of unsubmitted descriptors has exceeded the
  75. * watermark. Called with prep_lock held
  76. */
  77. static void ioat2_update_pending(struct ioat2_dma_chan *ioat)
  78. {
  79. if (ioat2_ring_pending(ioat) > ioat_pending_level)
  80. __ioat2_issue_pending(ioat);
  81. }
  82. static void __ioat2_start_null_desc(struct ioat2_dma_chan *ioat)
  83. {
  84. struct ioat_ring_ent *desc;
  85. struct ioat_dma_descriptor *hw;
  86. if (ioat2_ring_space(ioat) < 1) {
  87. dev_err(to_dev(&ioat->base),
  88. "Unable to start null desc - ring full\n");
  89. return;
  90. }
  91. dev_dbg(to_dev(&ioat->base), "%s: head: %#x tail: %#x issued: %#x\n",
  92. __func__, ioat->head, ioat->tail, ioat->issued);
  93. desc = ioat2_get_ring_ent(ioat, ioat->head);
  94. hw = desc->hw;
  95. hw->ctl = 0;
  96. hw->ctl_f.null = 1;
  97. hw->ctl_f.int_en = 1;
  98. hw->ctl_f.compl_write = 1;
  99. /* set size to non-zero value (channel returns error when size is 0) */
  100. hw->size = NULL_DESC_BUFFER_SIZE;
  101. hw->src_addr = 0;
  102. hw->dst_addr = 0;
  103. async_tx_ack(&desc->txd);
  104. ioat2_set_chainaddr(ioat, desc->txd.phys);
  105. dump_desc_dbg(ioat, desc);
  106. wmb();
  107. ioat->head += 1;
  108. __ioat2_issue_pending(ioat);
  109. }
  110. static void ioat2_start_null_desc(struct ioat2_dma_chan *ioat)
  111. {
  112. spin_lock_bh(&ioat->prep_lock);
  113. __ioat2_start_null_desc(ioat);
  114. spin_unlock_bh(&ioat->prep_lock);
  115. }
  116. static void __cleanup(struct ioat2_dma_chan *ioat, dma_addr_t phys_complete)
  117. {
  118. struct ioat_chan_common *chan = &ioat->base;
  119. struct dma_async_tx_descriptor *tx;
  120. struct ioat_ring_ent *desc;
  121. bool seen_current = false;
  122. u16 active;
  123. int idx = ioat->tail, i;
  124. dev_dbg(to_dev(chan), "%s: head: %#x tail: %#x issued: %#x\n",
  125. __func__, ioat->head, ioat->tail, ioat->issued);
  126. active = ioat2_ring_active(ioat);
  127. for (i = 0; i < active && !seen_current; i++) {
  128. smp_read_barrier_depends();
  129. prefetch(ioat2_get_ring_ent(ioat, idx + i + 1));
  130. desc = ioat2_get_ring_ent(ioat, idx + i);
  131. tx = &desc->txd;
  132. dump_desc_dbg(ioat, desc);
  133. if (tx->cookie) {
  134. ioat_dma_unmap(chan, tx->flags, desc->len, desc->hw);
  135. dma_cookie_complete(tx);
  136. if (tx->callback) {
  137. tx->callback(tx->callback_param);
  138. tx->callback = NULL;
  139. }
  140. }
  141. if (tx->phys == phys_complete)
  142. seen_current = true;
  143. }
  144. smp_mb(); /* finish all descriptor reads before incrementing tail */
  145. ioat->tail = idx + i;
  146. BUG_ON(active && !seen_current); /* no active descs have written a completion? */
  147. chan->last_completion = phys_complete;
  148. if (active - i == 0) {
  149. dev_dbg(to_dev(chan), "%s: cancel completion timeout\n",
  150. __func__);
  151. clear_bit(IOAT_COMPLETION_PENDING, &chan->state);
  152. mod_timer(&chan->timer, jiffies + IDLE_TIMEOUT);
  153. }
  154. }
  155. /**
  156. * ioat2_cleanup - clean finished descriptors (advance tail pointer)
  157. * @chan: ioat channel to be cleaned up
  158. */
  159. static void ioat2_cleanup(struct ioat2_dma_chan *ioat)
  160. {
  161. struct ioat_chan_common *chan = &ioat->base;
  162. dma_addr_t phys_complete;
  163. spin_lock_bh(&chan->cleanup_lock);
  164. if (ioat_cleanup_preamble(chan, &phys_complete))
  165. __cleanup(ioat, phys_complete);
  166. spin_unlock_bh(&chan->cleanup_lock);
  167. }
  168. void ioat2_cleanup_event(unsigned long data)
  169. {
  170. struct ioat2_dma_chan *ioat = to_ioat2_chan((void *) data);
  171. ioat2_cleanup(ioat);
  172. writew(IOAT_CHANCTRL_RUN, ioat->base.reg_base + IOAT_CHANCTRL_OFFSET);
  173. }
  174. void __ioat2_restart_chan(struct ioat2_dma_chan *ioat)
  175. {
  176. struct ioat_chan_common *chan = &ioat->base;
  177. /* set the tail to be re-issued */
  178. ioat->issued = ioat->tail;
  179. ioat->dmacount = 0;
  180. set_bit(IOAT_COMPLETION_PENDING, &chan->state);
  181. mod_timer(&chan->timer, jiffies + COMPLETION_TIMEOUT);
  182. dev_dbg(to_dev(chan),
  183. "%s: head: %#x tail: %#x issued: %#x count: %#x\n",
  184. __func__, ioat->head, ioat->tail, ioat->issued, ioat->dmacount);
  185. if (ioat2_ring_pending(ioat)) {
  186. struct ioat_ring_ent *desc;
  187. desc = ioat2_get_ring_ent(ioat, ioat->tail);
  188. ioat2_set_chainaddr(ioat, desc->txd.phys);
  189. __ioat2_issue_pending(ioat);
  190. } else
  191. __ioat2_start_null_desc(ioat);
  192. }
  193. int ioat2_quiesce(struct ioat_chan_common *chan, unsigned long tmo)
  194. {
  195. unsigned long end = jiffies + tmo;
  196. int err = 0;
  197. u32 status;
  198. status = ioat_chansts(chan);
  199. if (is_ioat_active(status) || is_ioat_idle(status))
  200. ioat_suspend(chan);
  201. while (is_ioat_active(status) || is_ioat_idle(status)) {
  202. if (tmo && time_after(jiffies, end)) {
  203. err = -ETIMEDOUT;
  204. break;
  205. }
  206. status = ioat_chansts(chan);
  207. cpu_relax();
  208. }
  209. return err;
  210. }
  211. int ioat2_reset_sync(struct ioat_chan_common *chan, unsigned long tmo)
  212. {
  213. unsigned long end = jiffies + tmo;
  214. int err = 0;
  215. ioat_reset(chan);
  216. while (ioat_reset_pending(chan)) {
  217. if (end && time_after(jiffies, end)) {
  218. err = -ETIMEDOUT;
  219. break;
  220. }
  221. cpu_relax();
  222. }
  223. return err;
  224. }
  225. static void ioat2_restart_channel(struct ioat2_dma_chan *ioat)
  226. {
  227. struct ioat_chan_common *chan = &ioat->base;
  228. dma_addr_t phys_complete;
  229. ioat2_quiesce(chan, 0);
  230. if (ioat_cleanup_preamble(chan, &phys_complete))
  231. __cleanup(ioat, phys_complete);
  232. __ioat2_restart_chan(ioat);
  233. }
  234. void ioat2_timer_event(unsigned long data)
  235. {
  236. struct ioat2_dma_chan *ioat = to_ioat2_chan((void *) data);
  237. struct ioat_chan_common *chan = &ioat->base;
  238. if (test_bit(IOAT_COMPLETION_PENDING, &chan->state)) {
  239. dma_addr_t phys_complete;
  240. u64 status;
  241. status = ioat_chansts(chan);
  242. /* when halted due to errors check for channel
  243. * programming errors before advancing the completion state
  244. */
  245. if (is_ioat_halted(status)) {
  246. u32 chanerr;
  247. chanerr = readl(chan->reg_base + IOAT_CHANERR_OFFSET);
  248. dev_err(to_dev(chan), "%s: Channel halted (%x)\n",
  249. __func__, chanerr);
  250. if (test_bit(IOAT_RUN, &chan->state))
  251. BUG_ON(is_ioat_bug(chanerr));
  252. else /* we never got off the ground */
  253. return;
  254. }
  255. /* if we haven't made progress and we have already
  256. * acknowledged a pending completion once, then be more
  257. * forceful with a restart
  258. */
  259. spin_lock_bh(&chan->cleanup_lock);
  260. if (ioat_cleanup_preamble(chan, &phys_complete)) {
  261. __cleanup(ioat, phys_complete);
  262. } else if (test_bit(IOAT_COMPLETION_ACK, &chan->state)) {
  263. spin_lock_bh(&ioat->prep_lock);
  264. ioat2_restart_channel(ioat);
  265. spin_unlock_bh(&ioat->prep_lock);
  266. } else {
  267. set_bit(IOAT_COMPLETION_ACK, &chan->state);
  268. mod_timer(&chan->timer, jiffies + COMPLETION_TIMEOUT);
  269. }
  270. spin_unlock_bh(&chan->cleanup_lock);
  271. } else {
  272. u16 active;
  273. /* if the ring is idle, empty, and oversized try to step
  274. * down the size
  275. */
  276. spin_lock_bh(&chan->cleanup_lock);
  277. spin_lock_bh(&ioat->prep_lock);
  278. active = ioat2_ring_active(ioat);
  279. if (active == 0 && ioat->alloc_order > ioat_get_alloc_order())
  280. reshape_ring(ioat, ioat->alloc_order-1);
  281. spin_unlock_bh(&ioat->prep_lock);
  282. spin_unlock_bh(&chan->cleanup_lock);
  283. /* keep shrinking until we get back to our minimum
  284. * default size
  285. */
  286. if (ioat->alloc_order > ioat_get_alloc_order())
  287. mod_timer(&chan->timer, jiffies + IDLE_TIMEOUT);
  288. }
  289. }
  290. static int ioat2_reset_hw(struct ioat_chan_common *chan)
  291. {
  292. /* throw away whatever the channel was doing and get it initialized */
  293. u32 chanerr;
  294. ioat2_quiesce(chan, msecs_to_jiffies(100));
  295. chanerr = readl(chan->reg_base + IOAT_CHANERR_OFFSET);
  296. writel(chanerr, chan->reg_base + IOAT_CHANERR_OFFSET);
  297. return ioat2_reset_sync(chan, msecs_to_jiffies(200));
  298. }
  299. /**
  300. * ioat2_enumerate_channels - find and initialize the device's channels
  301. * @device: the device to be enumerated
  302. */
  303. int ioat2_enumerate_channels(struct ioatdma_device *device)
  304. {
  305. struct ioat2_dma_chan *ioat;
  306. struct device *dev = &device->pdev->dev;
  307. struct dma_device *dma = &device->common;
  308. u8 xfercap_log;
  309. int i;
  310. INIT_LIST_HEAD(&dma->channels);
  311. dma->chancnt = readb(device->reg_base + IOAT_CHANCNT_OFFSET);
  312. dma->chancnt &= 0x1f; /* bits [4:0] valid */
  313. if (dma->chancnt > ARRAY_SIZE(device->idx)) {
  314. dev_warn(dev, "(%d) exceeds max supported channels (%zu)\n",
  315. dma->chancnt, ARRAY_SIZE(device->idx));
  316. dma->chancnt = ARRAY_SIZE(device->idx);
  317. }
  318. xfercap_log = readb(device->reg_base + IOAT_XFERCAP_OFFSET);
  319. xfercap_log &= 0x1f; /* bits [4:0] valid */
  320. if (xfercap_log == 0)
  321. return 0;
  322. dev_dbg(dev, "%s: xfercap = %d\n", __func__, 1 << xfercap_log);
  323. /* FIXME which i/oat version is i7300? */
  324. #ifdef CONFIG_I7300_IDLE_IOAT_CHANNEL
  325. if (i7300_idle_platform_probe(NULL, NULL, 1) == 0)
  326. dma->chancnt--;
  327. #endif
  328. for (i = 0; i < dma->chancnt; i++) {
  329. ioat = devm_kzalloc(dev, sizeof(*ioat), GFP_KERNEL);
  330. if (!ioat)
  331. break;
  332. ioat_init_channel(device, &ioat->base, i);
  333. ioat->xfercap_log = xfercap_log;
  334. spin_lock_init(&ioat->prep_lock);
  335. if (device->reset_hw(&ioat->base)) {
  336. i = 0;
  337. break;
  338. }
  339. }
  340. dma->chancnt = i;
  341. return i;
  342. }
  343. static dma_cookie_t ioat2_tx_submit_unlock(struct dma_async_tx_descriptor *tx)
  344. {
  345. struct dma_chan *c = tx->chan;
  346. struct ioat2_dma_chan *ioat = to_ioat2_chan(c);
  347. struct ioat_chan_common *chan = &ioat->base;
  348. dma_cookie_t cookie;
  349. cookie = dma_cookie_assign(tx);
  350. dev_dbg(to_dev(&ioat->base), "%s: cookie: %d\n", __func__, cookie);
  351. if (!test_and_set_bit(IOAT_COMPLETION_PENDING, &chan->state))
  352. mod_timer(&chan->timer, jiffies + COMPLETION_TIMEOUT);
  353. /* make descriptor updates visible before advancing ioat->head,
  354. * this is purposefully not smp_wmb() since we are also
  355. * publishing the descriptor updates to a dma device
  356. */
  357. wmb();
  358. ioat->head += ioat->produce;
  359. ioat2_update_pending(ioat);
  360. spin_unlock_bh(&ioat->prep_lock);
  361. return cookie;
  362. }
  363. static struct ioat_ring_ent *ioat2_alloc_ring_ent(struct dma_chan *chan, gfp_t flags)
  364. {
  365. struct ioat_dma_descriptor *hw;
  366. struct ioat_ring_ent *desc;
  367. struct ioatdma_device *dma;
  368. dma_addr_t phys;
  369. dma = to_ioatdma_device(chan->device);
  370. hw = pci_pool_alloc(dma->dma_pool, flags, &phys);
  371. if (!hw)
  372. return NULL;
  373. memset(hw, 0, sizeof(*hw));
  374. desc = kmem_cache_zalloc(ioat2_cache, flags);
  375. if (!desc) {
  376. pci_pool_free(dma->dma_pool, hw, phys);
  377. return NULL;
  378. }
  379. dma_async_tx_descriptor_init(&desc->txd, chan);
  380. desc->txd.tx_submit = ioat2_tx_submit_unlock;
  381. desc->hw = hw;
  382. desc->txd.phys = phys;
  383. return desc;
  384. }
  385. static void ioat2_free_ring_ent(struct ioat_ring_ent *desc, struct dma_chan *chan)
  386. {
  387. struct ioatdma_device *dma;
  388. dma = to_ioatdma_device(chan->device);
  389. pci_pool_free(dma->dma_pool, desc->hw, desc->txd.phys);
  390. kmem_cache_free(ioat2_cache, desc);
  391. }
  392. static struct ioat_ring_ent **ioat2_alloc_ring(struct dma_chan *c, int order, gfp_t flags)
  393. {
  394. struct ioat_ring_ent **ring;
  395. int descs = 1 << order;
  396. int i;
  397. if (order > ioat_get_max_alloc_order())
  398. return NULL;
  399. /* allocate the array to hold the software ring */
  400. ring = kcalloc(descs, sizeof(*ring), flags);
  401. if (!ring)
  402. return NULL;
  403. for (i = 0; i < descs; i++) {
  404. ring[i] = ioat2_alloc_ring_ent(c, flags);
  405. if (!ring[i]) {
  406. while (i--)
  407. ioat2_free_ring_ent(ring[i], c);
  408. kfree(ring);
  409. return NULL;
  410. }
  411. set_desc_id(ring[i], i);
  412. }
  413. /* link descs */
  414. for (i = 0; i < descs-1; i++) {
  415. struct ioat_ring_ent *next = ring[i+1];
  416. struct ioat_dma_descriptor *hw = ring[i]->hw;
  417. hw->next = next->txd.phys;
  418. }
  419. ring[i]->hw->next = ring[0]->txd.phys;
  420. return ring;
  421. }
  422. void ioat2_free_chan_resources(struct dma_chan *c);
  423. /* ioat2_alloc_chan_resources - allocate/initialize ioat2 descriptor ring
  424. * @chan: channel to be initialized
  425. */
  426. int ioat2_alloc_chan_resources(struct dma_chan *c)
  427. {
  428. struct ioat2_dma_chan *ioat = to_ioat2_chan(c);
  429. struct ioat_chan_common *chan = &ioat->base;
  430. struct ioat_ring_ent **ring;
  431. u64 status;
  432. int order;
  433. int i = 0;
  434. /* have we already been set up? */
  435. if (ioat->ring)
  436. return 1 << ioat->alloc_order;
  437. /* Setup register to interrupt and write completion status on error */
  438. writew(IOAT_CHANCTRL_RUN, chan->reg_base + IOAT_CHANCTRL_OFFSET);
  439. /* allocate a completion writeback area */
  440. /* doing 2 32bit writes to mmio since 1 64b write doesn't work */
  441. chan->completion = pci_pool_alloc(chan->device->completion_pool,
  442. GFP_KERNEL, &chan->completion_dma);
  443. if (!chan->completion)
  444. return -ENOMEM;
  445. memset(chan->completion, 0, sizeof(*chan->completion));
  446. writel(((u64) chan->completion_dma) & 0x00000000FFFFFFFF,
  447. chan->reg_base + IOAT_CHANCMP_OFFSET_LOW);
  448. writel(((u64) chan->completion_dma) >> 32,
  449. chan->reg_base + IOAT_CHANCMP_OFFSET_HIGH);
  450. order = ioat_get_alloc_order();
  451. ring = ioat2_alloc_ring(c, order, GFP_KERNEL);
  452. if (!ring)
  453. return -ENOMEM;
  454. spin_lock_bh(&chan->cleanup_lock);
  455. spin_lock_bh(&ioat->prep_lock);
  456. ioat->ring = ring;
  457. ioat->head = 0;
  458. ioat->issued = 0;
  459. ioat->tail = 0;
  460. ioat->alloc_order = order;
  461. spin_unlock_bh(&ioat->prep_lock);
  462. spin_unlock_bh(&chan->cleanup_lock);
  463. tasklet_enable(&chan->cleanup_task);
  464. ioat2_start_null_desc(ioat);
  465. /* check that we got off the ground */
  466. do {
  467. udelay(1);
  468. status = ioat_chansts(chan);
  469. } while (i++ < 20 && !is_ioat_active(status) && !is_ioat_idle(status));
  470. if (is_ioat_active(status) || is_ioat_idle(status)) {
  471. set_bit(IOAT_RUN, &chan->state);
  472. return 1 << ioat->alloc_order;
  473. } else {
  474. u32 chanerr = readl(chan->reg_base + IOAT_CHANERR_OFFSET);
  475. dev_WARN(to_dev(chan),
  476. "failed to start channel chanerr: %#x\n", chanerr);
  477. ioat2_free_chan_resources(c);
  478. return -EFAULT;
  479. }
  480. }
  481. bool reshape_ring(struct ioat2_dma_chan *ioat, int order)
  482. {
  483. /* reshape differs from normal ring allocation in that we want
  484. * to allocate a new software ring while only
  485. * extending/truncating the hardware ring
  486. */
  487. struct ioat_chan_common *chan = &ioat->base;
  488. struct dma_chan *c = &chan->common;
  489. const u32 curr_size = ioat2_ring_size(ioat);
  490. const u16 active = ioat2_ring_active(ioat);
  491. const u32 new_size = 1 << order;
  492. struct ioat_ring_ent **ring;
  493. u16 i;
  494. if (order > ioat_get_max_alloc_order())
  495. return false;
  496. /* double check that we have at least 1 free descriptor */
  497. if (active == curr_size)
  498. return false;
  499. /* when shrinking, verify that we can hold the current active
  500. * set in the new ring
  501. */
  502. if (active >= new_size)
  503. return false;
  504. /* allocate the array to hold the software ring */
  505. ring = kcalloc(new_size, sizeof(*ring), GFP_NOWAIT);
  506. if (!ring)
  507. return false;
  508. /* allocate/trim descriptors as needed */
  509. if (new_size > curr_size) {
  510. /* copy current descriptors to the new ring */
  511. for (i = 0; i < curr_size; i++) {
  512. u16 curr_idx = (ioat->tail+i) & (curr_size-1);
  513. u16 new_idx = (ioat->tail+i) & (new_size-1);
  514. ring[new_idx] = ioat->ring[curr_idx];
  515. set_desc_id(ring[new_idx], new_idx);
  516. }
  517. /* add new descriptors to the ring */
  518. for (i = curr_size; i < new_size; i++) {
  519. u16 new_idx = (ioat->tail+i) & (new_size-1);
  520. ring[new_idx] = ioat2_alloc_ring_ent(c, GFP_NOWAIT);
  521. if (!ring[new_idx]) {
  522. while (i--) {
  523. u16 new_idx = (ioat->tail+i) & (new_size-1);
  524. ioat2_free_ring_ent(ring[new_idx], c);
  525. }
  526. kfree(ring);
  527. return false;
  528. }
  529. set_desc_id(ring[new_idx], new_idx);
  530. }
  531. /* hw link new descriptors */
  532. for (i = curr_size-1; i < new_size; i++) {
  533. u16 new_idx = (ioat->tail+i) & (new_size-1);
  534. struct ioat_ring_ent *next = ring[(new_idx+1) & (new_size-1)];
  535. struct ioat_dma_descriptor *hw = ring[new_idx]->hw;
  536. hw->next = next->txd.phys;
  537. }
  538. } else {
  539. struct ioat_dma_descriptor *hw;
  540. struct ioat_ring_ent *next;
  541. /* copy current descriptors to the new ring, dropping the
  542. * removed descriptors
  543. */
  544. for (i = 0; i < new_size; i++) {
  545. u16 curr_idx = (ioat->tail+i) & (curr_size-1);
  546. u16 new_idx = (ioat->tail+i) & (new_size-1);
  547. ring[new_idx] = ioat->ring[curr_idx];
  548. set_desc_id(ring[new_idx], new_idx);
  549. }
  550. /* free deleted descriptors */
  551. for (i = new_size; i < curr_size; i++) {
  552. struct ioat_ring_ent *ent;
  553. ent = ioat2_get_ring_ent(ioat, ioat->tail+i);
  554. ioat2_free_ring_ent(ent, c);
  555. }
  556. /* fix up hardware ring */
  557. hw = ring[(ioat->tail+new_size-1) & (new_size-1)]->hw;
  558. next = ring[(ioat->tail+new_size) & (new_size-1)];
  559. hw->next = next->txd.phys;
  560. }
  561. dev_dbg(to_dev(chan), "%s: allocated %d descriptors\n",
  562. __func__, new_size);
  563. kfree(ioat->ring);
  564. ioat->ring = ring;
  565. ioat->alloc_order = order;
  566. return true;
  567. }
  568. /**
  569. * ioat2_check_space_lock - verify space and grab ring producer lock
  570. * @ioat: ioat2,3 channel (ring) to operate on
  571. * @num_descs: allocation length
  572. */
  573. int ioat2_check_space_lock(struct ioat2_dma_chan *ioat, int num_descs)
  574. {
  575. struct ioat_chan_common *chan = &ioat->base;
  576. bool retry;
  577. retry:
  578. spin_lock_bh(&ioat->prep_lock);
  579. /* never allow the last descriptor to be consumed, we need at
  580. * least one free at all times to allow for on-the-fly ring
  581. * resizing.
  582. */
  583. if (likely(ioat2_ring_space(ioat) > num_descs)) {
  584. dev_dbg(to_dev(chan), "%s: num_descs: %d (%x:%x:%x)\n",
  585. __func__, num_descs, ioat->head, ioat->tail, ioat->issued);
  586. ioat->produce = num_descs;
  587. return 0; /* with ioat->prep_lock held */
  588. }
  589. retry = test_and_set_bit(IOAT_RESHAPE_PENDING, &chan->state);
  590. spin_unlock_bh(&ioat->prep_lock);
  591. /* is another cpu already trying to expand the ring? */
  592. if (retry)
  593. goto retry;
  594. spin_lock_bh(&chan->cleanup_lock);
  595. spin_lock_bh(&ioat->prep_lock);
  596. retry = reshape_ring(ioat, ioat->alloc_order + 1);
  597. clear_bit(IOAT_RESHAPE_PENDING, &chan->state);
  598. spin_unlock_bh(&ioat->prep_lock);
  599. spin_unlock_bh(&chan->cleanup_lock);
  600. /* if we were able to expand the ring retry the allocation */
  601. if (retry)
  602. goto retry;
  603. if (printk_ratelimit())
  604. dev_dbg(to_dev(chan), "%s: ring full! num_descs: %d (%x:%x:%x)\n",
  605. __func__, num_descs, ioat->head, ioat->tail, ioat->issued);
  606. /* progress reclaim in the allocation failure case we may be
  607. * called under bh_disabled so we need to trigger the timer
  608. * event directly
  609. */
  610. if (jiffies > chan->timer.expires && timer_pending(&chan->timer)) {
  611. struct ioatdma_device *device = chan->device;
  612. mod_timer(&chan->timer, jiffies + COMPLETION_TIMEOUT);
  613. device->timer_fn((unsigned long) &chan->common);
  614. }
  615. return -ENOMEM;
  616. }
  617. struct dma_async_tx_descriptor *
  618. ioat2_dma_prep_memcpy_lock(struct dma_chan *c, dma_addr_t dma_dest,
  619. dma_addr_t dma_src, size_t len, unsigned long flags)
  620. {
  621. struct ioat2_dma_chan *ioat = to_ioat2_chan(c);
  622. struct ioat_dma_descriptor *hw;
  623. struct ioat_ring_ent *desc;
  624. dma_addr_t dst = dma_dest;
  625. dma_addr_t src = dma_src;
  626. size_t total_len = len;
  627. int num_descs, idx, i;
  628. num_descs = ioat2_xferlen_to_descs(ioat, len);
  629. if (likely(num_descs) && ioat2_check_space_lock(ioat, num_descs) == 0)
  630. idx = ioat->head;
  631. else
  632. return NULL;
  633. i = 0;
  634. do {
  635. size_t copy = min_t(size_t, len, 1 << ioat->xfercap_log);
  636. desc = ioat2_get_ring_ent(ioat, idx + i);
  637. hw = desc->hw;
  638. hw->size = copy;
  639. hw->ctl = 0;
  640. hw->src_addr = src;
  641. hw->dst_addr = dst;
  642. len -= copy;
  643. dst += copy;
  644. src += copy;
  645. dump_desc_dbg(ioat, desc);
  646. } while (++i < num_descs);
  647. desc->txd.flags = flags;
  648. desc->len = total_len;
  649. hw->ctl_f.int_en = !!(flags & DMA_PREP_INTERRUPT);
  650. hw->ctl_f.fence = !!(flags & DMA_PREP_FENCE);
  651. hw->ctl_f.compl_write = 1;
  652. dump_desc_dbg(ioat, desc);
  653. /* we leave the channel locked to ensure in order submission */
  654. return &desc->txd;
  655. }
  656. /**
  657. * ioat2_free_chan_resources - release all the descriptors
  658. * @chan: the channel to be cleaned
  659. */
  660. void ioat2_free_chan_resources(struct dma_chan *c)
  661. {
  662. struct ioat2_dma_chan *ioat = to_ioat2_chan(c);
  663. struct ioat_chan_common *chan = &ioat->base;
  664. struct ioatdma_device *device = chan->device;
  665. struct ioat_ring_ent *desc;
  666. const u16 total_descs = 1 << ioat->alloc_order;
  667. int descs;
  668. int i;
  669. /* Before freeing channel resources first check
  670. * if they have been previously allocated for this channel.
  671. */
  672. if (!ioat->ring)
  673. return;
  674. tasklet_disable(&chan->cleanup_task);
  675. del_timer_sync(&chan->timer);
  676. device->cleanup_fn((unsigned long) c);
  677. device->reset_hw(chan);
  678. clear_bit(IOAT_RUN, &chan->state);
  679. spin_lock_bh(&chan->cleanup_lock);
  680. spin_lock_bh(&ioat->prep_lock);
  681. descs = ioat2_ring_space(ioat);
  682. dev_dbg(to_dev(chan), "freeing %d idle descriptors\n", descs);
  683. for (i = 0; i < descs; i++) {
  684. desc = ioat2_get_ring_ent(ioat, ioat->head + i);
  685. ioat2_free_ring_ent(desc, c);
  686. }
  687. if (descs < total_descs)
  688. dev_err(to_dev(chan), "Freeing %d in use descriptors!\n",
  689. total_descs - descs);
  690. for (i = 0; i < total_descs - descs; i++) {
  691. desc = ioat2_get_ring_ent(ioat, ioat->tail + i);
  692. dump_desc_dbg(ioat, desc);
  693. ioat2_free_ring_ent(desc, c);
  694. }
  695. kfree(ioat->ring);
  696. ioat->ring = NULL;
  697. ioat->alloc_order = 0;
  698. pci_pool_free(device->completion_pool, chan->completion,
  699. chan->completion_dma);
  700. spin_unlock_bh(&ioat->prep_lock);
  701. spin_unlock_bh(&chan->cleanup_lock);
  702. chan->last_completion = 0;
  703. chan->completion_dma = 0;
  704. ioat->dmacount = 0;
  705. }
  706. static ssize_t ring_size_show(struct dma_chan *c, char *page)
  707. {
  708. struct ioat2_dma_chan *ioat = to_ioat2_chan(c);
  709. return sprintf(page, "%d\n", (1 << ioat->alloc_order) & ~1);
  710. }
  711. static struct ioat_sysfs_entry ring_size_attr = __ATTR_RO(ring_size);
  712. static ssize_t ring_active_show(struct dma_chan *c, char *page)
  713. {
  714. struct ioat2_dma_chan *ioat = to_ioat2_chan(c);
  715. /* ...taken outside the lock, no need to be precise */
  716. return sprintf(page, "%d\n", ioat2_ring_active(ioat));
  717. }
  718. static struct ioat_sysfs_entry ring_active_attr = __ATTR_RO(ring_active);
  719. static struct attribute *ioat2_attrs[] = {
  720. &ring_size_attr.attr,
  721. &ring_active_attr.attr,
  722. &ioat_cap_attr.attr,
  723. &ioat_version_attr.attr,
  724. NULL,
  725. };
  726. struct kobj_type ioat2_ktype = {
  727. .sysfs_ops = &ioat_sysfs_ops,
  728. .default_attrs = ioat2_attrs,
  729. };
  730. int ioat2_dma_probe(struct ioatdma_device *device, int dca)
  731. {
  732. struct pci_dev *pdev = device->pdev;
  733. struct dma_device *dma;
  734. struct dma_chan *c;
  735. struct ioat_chan_common *chan;
  736. int err;
  737. device->enumerate_channels = ioat2_enumerate_channels;
  738. device->reset_hw = ioat2_reset_hw;
  739. device->cleanup_fn = ioat2_cleanup_event;
  740. device->timer_fn = ioat2_timer_event;
  741. device->self_test = ioat_dma_self_test;
  742. dma = &device->common;
  743. dma->device_prep_dma_memcpy = ioat2_dma_prep_memcpy_lock;
  744. dma->device_issue_pending = ioat2_issue_pending;
  745. dma->device_alloc_chan_resources = ioat2_alloc_chan_resources;
  746. dma->device_free_chan_resources = ioat2_free_chan_resources;
  747. dma->device_tx_status = ioat_dma_tx_status;
  748. err = ioat_probe(device);
  749. if (err)
  750. return err;
  751. ioat_set_tcp_copy_break(2048);
  752. list_for_each_entry(c, &dma->channels, device_node) {
  753. chan = to_chan_common(c);
  754. writel(IOAT_DCACTRL_CMPL_WRITE_ENABLE | IOAT_DMA_DCA_ANY_CPU,
  755. chan->reg_base + IOAT_DCACTRL_OFFSET);
  756. }
  757. err = ioat_register(device);
  758. if (err)
  759. return err;
  760. ioat_kobject_add(device, &ioat2_ktype);
  761. if (dca)
  762. device->dca = ioat2_dca_init(pdev, device->reg_base);
  763. return err;
  764. }