omap-aes.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP AES HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. *
  13. */
  14. #define pr_fmt(fmt) "%s: " fmt, __func__
  15. #include <linux/err.h>
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/errno.h>
  19. #include <linux/kernel.h>
  20. #include <linux/clk.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/scatterlist.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/io.h>
  25. #include <linux/crypto.h>
  26. #include <linux/interrupt.h>
  27. #include <crypto/scatterwalk.h>
  28. #include <crypto/aes.h>
  29. #include <linux/omap-dma.h>
  30. /* OMAP TRM gives bitfields as start:end, where start is the higher bit
  31. number. For example 7:0 */
  32. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  33. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  34. #define AES_REG_KEY(x) (0x1C - ((x ^ 0x01) * 0x04))
  35. #define AES_REG_IV(x) (0x20 + ((x) * 0x04))
  36. #define AES_REG_CTRL 0x30
  37. #define AES_REG_CTRL_CTR_WIDTH (1 << 7)
  38. #define AES_REG_CTRL_CTR (1 << 6)
  39. #define AES_REG_CTRL_CBC (1 << 5)
  40. #define AES_REG_CTRL_KEY_SIZE (3 << 3)
  41. #define AES_REG_CTRL_DIRECTION (1 << 2)
  42. #define AES_REG_CTRL_INPUT_READY (1 << 1)
  43. #define AES_REG_CTRL_OUTPUT_READY (1 << 0)
  44. #define AES_REG_DATA 0x34
  45. #define AES_REG_DATA_N(x) (0x34 + ((x) * 0x04))
  46. #define AES_REG_REV 0x44
  47. #define AES_REG_REV_MAJOR 0xF0
  48. #define AES_REG_REV_MINOR 0x0F
  49. #define AES_REG_MASK 0x48
  50. #define AES_REG_MASK_SIDLE (1 << 6)
  51. #define AES_REG_MASK_START (1 << 5)
  52. #define AES_REG_MASK_DMA_OUT_EN (1 << 3)
  53. #define AES_REG_MASK_DMA_IN_EN (1 << 2)
  54. #define AES_REG_MASK_SOFTRESET (1 << 1)
  55. #define AES_REG_AUTOIDLE (1 << 0)
  56. #define AES_REG_SYSSTATUS 0x4C
  57. #define AES_REG_SYSSTATUS_RESETDONE (1 << 0)
  58. #define DEFAULT_TIMEOUT (5*HZ)
  59. #define FLAGS_MODE_MASK 0x000f
  60. #define FLAGS_ENCRYPT BIT(0)
  61. #define FLAGS_CBC BIT(1)
  62. #define FLAGS_GIV BIT(2)
  63. #define FLAGS_INIT BIT(4)
  64. #define FLAGS_FAST BIT(5)
  65. #define FLAGS_BUSY BIT(6)
  66. struct omap_aes_ctx {
  67. struct omap_aes_dev *dd;
  68. int keylen;
  69. u32 key[AES_KEYSIZE_256 / sizeof(u32)];
  70. unsigned long flags;
  71. };
  72. struct omap_aes_reqctx {
  73. unsigned long mode;
  74. };
  75. #define OMAP_AES_QUEUE_LENGTH 1
  76. #define OMAP_AES_CACHE_SIZE 0
  77. struct omap_aes_dev {
  78. struct list_head list;
  79. unsigned long phys_base;
  80. void __iomem *io_base;
  81. struct clk *iclk;
  82. struct omap_aes_ctx *ctx;
  83. struct device *dev;
  84. unsigned long flags;
  85. int err;
  86. spinlock_t lock;
  87. struct crypto_queue queue;
  88. struct tasklet_struct done_task;
  89. struct tasklet_struct queue_task;
  90. struct ablkcipher_request *req;
  91. size_t total;
  92. struct scatterlist *in_sg;
  93. size_t in_offset;
  94. struct scatterlist *out_sg;
  95. size_t out_offset;
  96. size_t buflen;
  97. void *buf_in;
  98. size_t dma_size;
  99. int dma_in;
  100. int dma_lch_in;
  101. dma_addr_t dma_addr_in;
  102. void *buf_out;
  103. int dma_out;
  104. int dma_lch_out;
  105. dma_addr_t dma_addr_out;
  106. };
  107. /* keep registered devices data here */
  108. static LIST_HEAD(dev_list);
  109. static DEFINE_SPINLOCK(list_lock);
  110. static inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset)
  111. {
  112. return __raw_readl(dd->io_base + offset);
  113. }
  114. static inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset,
  115. u32 value)
  116. {
  117. __raw_writel(value, dd->io_base + offset);
  118. }
  119. static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset,
  120. u32 value, u32 mask)
  121. {
  122. u32 val;
  123. val = omap_aes_read(dd, offset);
  124. val &= ~mask;
  125. val |= value;
  126. omap_aes_write(dd, offset, val);
  127. }
  128. static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset,
  129. u32 *value, int count)
  130. {
  131. for (; count--; value++, offset += 4)
  132. omap_aes_write(dd, offset, *value);
  133. }
  134. static int omap_aes_wait(struct omap_aes_dev *dd, u32 offset, u32 bit)
  135. {
  136. unsigned long timeout = jiffies + DEFAULT_TIMEOUT;
  137. while (!(omap_aes_read(dd, offset) & bit)) {
  138. if (time_is_before_jiffies(timeout)) {
  139. dev_err(dd->dev, "omap-aes timeout\n");
  140. return -ETIMEDOUT;
  141. }
  142. }
  143. return 0;
  144. }
  145. static int omap_aes_hw_init(struct omap_aes_dev *dd)
  146. {
  147. /*
  148. * clocks are enabled when request starts and disabled when finished.
  149. * It may be long delays between requests.
  150. * Device might go to off mode to save power.
  151. */
  152. clk_enable(dd->iclk);
  153. if (!(dd->flags & FLAGS_INIT)) {
  154. /* is it necessary to reset before every operation? */
  155. omap_aes_write_mask(dd, AES_REG_MASK, AES_REG_MASK_SOFTRESET,
  156. AES_REG_MASK_SOFTRESET);
  157. /*
  158. * prevent OCP bus error (SRESP) in case an access to the module
  159. * is performed while the module is coming out of soft reset
  160. */
  161. __asm__ __volatile__("nop");
  162. __asm__ __volatile__("nop");
  163. if (omap_aes_wait(dd, AES_REG_SYSSTATUS,
  164. AES_REG_SYSSTATUS_RESETDONE))
  165. return -ETIMEDOUT;
  166. dd->flags |= FLAGS_INIT;
  167. dd->err = 0;
  168. }
  169. return 0;
  170. }
  171. static int omap_aes_write_ctrl(struct omap_aes_dev *dd)
  172. {
  173. unsigned int key32;
  174. int i, err;
  175. u32 val, mask;
  176. err = omap_aes_hw_init(dd);
  177. if (err)
  178. return err;
  179. val = 0;
  180. if (dd->dma_lch_out >= 0)
  181. val |= AES_REG_MASK_DMA_OUT_EN;
  182. if (dd->dma_lch_in >= 0)
  183. val |= AES_REG_MASK_DMA_IN_EN;
  184. mask = AES_REG_MASK_DMA_IN_EN | AES_REG_MASK_DMA_OUT_EN;
  185. omap_aes_write_mask(dd, AES_REG_MASK, val, mask);
  186. key32 = dd->ctx->keylen / sizeof(u32);
  187. /* it seems a key should always be set even if it has not changed */
  188. for (i = 0; i < key32; i++) {
  189. omap_aes_write(dd, AES_REG_KEY(i),
  190. __le32_to_cpu(dd->ctx->key[i]));
  191. }
  192. if ((dd->flags & FLAGS_CBC) && dd->req->info)
  193. omap_aes_write_n(dd, AES_REG_IV(0), dd->req->info, 4);
  194. val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3);
  195. if (dd->flags & FLAGS_CBC)
  196. val |= AES_REG_CTRL_CBC;
  197. if (dd->flags & FLAGS_ENCRYPT)
  198. val |= AES_REG_CTRL_DIRECTION;
  199. mask = AES_REG_CTRL_CBC | AES_REG_CTRL_DIRECTION |
  200. AES_REG_CTRL_KEY_SIZE;
  201. omap_aes_write_mask(dd, AES_REG_CTRL, val, mask);
  202. /* IN */
  203. omap_set_dma_dest_params(dd->dma_lch_in, 0, OMAP_DMA_AMODE_CONSTANT,
  204. dd->phys_base + AES_REG_DATA, 0, 4);
  205. omap_set_dma_dest_burst_mode(dd->dma_lch_in, OMAP_DMA_DATA_BURST_4);
  206. omap_set_dma_src_burst_mode(dd->dma_lch_in, OMAP_DMA_DATA_BURST_4);
  207. /* OUT */
  208. omap_set_dma_src_params(dd->dma_lch_out, 0, OMAP_DMA_AMODE_CONSTANT,
  209. dd->phys_base + AES_REG_DATA, 0, 4);
  210. omap_set_dma_src_burst_mode(dd->dma_lch_out, OMAP_DMA_DATA_BURST_4);
  211. omap_set_dma_dest_burst_mode(dd->dma_lch_out, OMAP_DMA_DATA_BURST_4);
  212. return 0;
  213. }
  214. static struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_ctx *ctx)
  215. {
  216. struct omap_aes_dev *dd = NULL, *tmp;
  217. spin_lock_bh(&list_lock);
  218. if (!ctx->dd) {
  219. list_for_each_entry(tmp, &dev_list, list) {
  220. /* FIXME: take fist available aes core */
  221. dd = tmp;
  222. break;
  223. }
  224. ctx->dd = dd;
  225. } else {
  226. /* already found before */
  227. dd = ctx->dd;
  228. }
  229. spin_unlock_bh(&list_lock);
  230. return dd;
  231. }
  232. static void omap_aes_dma_callback(int lch, u16 ch_status, void *data)
  233. {
  234. struct omap_aes_dev *dd = data;
  235. if (ch_status != OMAP_DMA_BLOCK_IRQ) {
  236. pr_err("omap-aes DMA error status: 0x%hx\n", ch_status);
  237. dd->err = -EIO;
  238. dd->flags &= ~FLAGS_INIT; /* request to re-initialize */
  239. } else if (lch == dd->dma_lch_in) {
  240. return;
  241. }
  242. /* dma_lch_out - completed */
  243. tasklet_schedule(&dd->done_task);
  244. }
  245. static int omap_aes_dma_init(struct omap_aes_dev *dd)
  246. {
  247. int err = -ENOMEM;
  248. dd->dma_lch_out = -1;
  249. dd->dma_lch_in = -1;
  250. dd->buf_in = (void *)__get_free_pages(GFP_KERNEL, OMAP_AES_CACHE_SIZE);
  251. dd->buf_out = (void *)__get_free_pages(GFP_KERNEL, OMAP_AES_CACHE_SIZE);
  252. dd->buflen = PAGE_SIZE << OMAP_AES_CACHE_SIZE;
  253. dd->buflen &= ~(AES_BLOCK_SIZE - 1);
  254. if (!dd->buf_in || !dd->buf_out) {
  255. dev_err(dd->dev, "unable to alloc pages.\n");
  256. goto err_alloc;
  257. }
  258. /* MAP here */
  259. dd->dma_addr_in = dma_map_single(dd->dev, dd->buf_in, dd->buflen,
  260. DMA_TO_DEVICE);
  261. if (dma_mapping_error(dd->dev, dd->dma_addr_in)) {
  262. dev_err(dd->dev, "dma %d bytes error\n", dd->buflen);
  263. err = -EINVAL;
  264. goto err_map_in;
  265. }
  266. dd->dma_addr_out = dma_map_single(dd->dev, dd->buf_out, dd->buflen,
  267. DMA_FROM_DEVICE);
  268. if (dma_mapping_error(dd->dev, dd->dma_addr_out)) {
  269. dev_err(dd->dev, "dma %d bytes error\n", dd->buflen);
  270. err = -EINVAL;
  271. goto err_map_out;
  272. }
  273. err = omap_request_dma(dd->dma_in, "omap-aes-rx",
  274. omap_aes_dma_callback, dd, &dd->dma_lch_in);
  275. if (err) {
  276. dev_err(dd->dev, "Unable to request DMA channel\n");
  277. goto err_dma_in;
  278. }
  279. err = omap_request_dma(dd->dma_out, "omap-aes-tx",
  280. omap_aes_dma_callback, dd, &dd->dma_lch_out);
  281. if (err) {
  282. dev_err(dd->dev, "Unable to request DMA channel\n");
  283. goto err_dma_out;
  284. }
  285. return 0;
  286. err_dma_out:
  287. omap_free_dma(dd->dma_lch_in);
  288. err_dma_in:
  289. dma_unmap_single(dd->dev, dd->dma_addr_out, dd->buflen,
  290. DMA_FROM_DEVICE);
  291. err_map_out:
  292. dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen, DMA_TO_DEVICE);
  293. err_map_in:
  294. free_pages((unsigned long)dd->buf_out, OMAP_AES_CACHE_SIZE);
  295. free_pages((unsigned long)dd->buf_in, OMAP_AES_CACHE_SIZE);
  296. err_alloc:
  297. if (err)
  298. pr_err("error: %d\n", err);
  299. return err;
  300. }
  301. static void omap_aes_dma_cleanup(struct omap_aes_dev *dd)
  302. {
  303. omap_free_dma(dd->dma_lch_out);
  304. omap_free_dma(dd->dma_lch_in);
  305. dma_unmap_single(dd->dev, dd->dma_addr_out, dd->buflen,
  306. DMA_FROM_DEVICE);
  307. dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen, DMA_TO_DEVICE);
  308. free_pages((unsigned long)dd->buf_out, OMAP_AES_CACHE_SIZE);
  309. free_pages((unsigned long)dd->buf_in, OMAP_AES_CACHE_SIZE);
  310. }
  311. static void sg_copy_buf(void *buf, struct scatterlist *sg,
  312. unsigned int start, unsigned int nbytes, int out)
  313. {
  314. struct scatter_walk walk;
  315. if (!nbytes)
  316. return;
  317. scatterwalk_start(&walk, sg);
  318. scatterwalk_advance(&walk, start);
  319. scatterwalk_copychunks(buf, &walk, nbytes, out);
  320. scatterwalk_done(&walk, out, 0);
  321. }
  322. static int sg_copy(struct scatterlist **sg, size_t *offset, void *buf,
  323. size_t buflen, size_t total, int out)
  324. {
  325. unsigned int count, off = 0;
  326. while (buflen && total) {
  327. count = min((*sg)->length - *offset, total);
  328. count = min(count, buflen);
  329. if (!count)
  330. return off;
  331. /*
  332. * buflen and total are AES_BLOCK_SIZE size aligned,
  333. * so count should be also aligned
  334. */
  335. sg_copy_buf(buf + off, *sg, *offset, count, out);
  336. off += count;
  337. buflen -= count;
  338. *offset += count;
  339. total -= count;
  340. if (*offset == (*sg)->length) {
  341. *sg = sg_next(*sg);
  342. if (*sg)
  343. *offset = 0;
  344. else
  345. total = 0;
  346. }
  347. }
  348. return off;
  349. }
  350. static int omap_aes_crypt_dma(struct crypto_tfm *tfm, dma_addr_t dma_addr_in,
  351. dma_addr_t dma_addr_out, int length)
  352. {
  353. struct omap_aes_ctx *ctx = crypto_tfm_ctx(tfm);
  354. struct omap_aes_dev *dd = ctx->dd;
  355. int len32;
  356. pr_debug("len: %d\n", length);
  357. dd->dma_size = length;
  358. if (!(dd->flags & FLAGS_FAST))
  359. dma_sync_single_for_device(dd->dev, dma_addr_in, length,
  360. DMA_TO_DEVICE);
  361. len32 = DIV_ROUND_UP(length, sizeof(u32));
  362. /* IN */
  363. omap_set_dma_transfer_params(dd->dma_lch_in, OMAP_DMA_DATA_TYPE_S32,
  364. len32, 1, OMAP_DMA_SYNC_PACKET, dd->dma_in,
  365. OMAP_DMA_DST_SYNC);
  366. omap_set_dma_src_params(dd->dma_lch_in, 0, OMAP_DMA_AMODE_POST_INC,
  367. dma_addr_in, 0, 0);
  368. /* OUT */
  369. omap_set_dma_transfer_params(dd->dma_lch_out, OMAP_DMA_DATA_TYPE_S32,
  370. len32, 1, OMAP_DMA_SYNC_PACKET,
  371. dd->dma_out, OMAP_DMA_SRC_SYNC);
  372. omap_set_dma_dest_params(dd->dma_lch_out, 0, OMAP_DMA_AMODE_POST_INC,
  373. dma_addr_out, 0, 0);
  374. omap_start_dma(dd->dma_lch_in);
  375. omap_start_dma(dd->dma_lch_out);
  376. /* start DMA or disable idle mode */
  377. omap_aes_write_mask(dd, AES_REG_MASK, AES_REG_MASK_START,
  378. AES_REG_MASK_START);
  379. return 0;
  380. }
  381. static int omap_aes_crypt_dma_start(struct omap_aes_dev *dd)
  382. {
  383. struct crypto_tfm *tfm = crypto_ablkcipher_tfm(
  384. crypto_ablkcipher_reqtfm(dd->req));
  385. int err, fast = 0, in, out;
  386. size_t count;
  387. dma_addr_t addr_in, addr_out;
  388. pr_debug("total: %d\n", dd->total);
  389. if (sg_is_last(dd->in_sg) && sg_is_last(dd->out_sg)) {
  390. /* check for alignment */
  391. in = IS_ALIGNED((u32)dd->in_sg->offset, sizeof(u32));
  392. out = IS_ALIGNED((u32)dd->out_sg->offset, sizeof(u32));
  393. fast = in && out;
  394. }
  395. if (fast) {
  396. count = min(dd->total, sg_dma_len(dd->in_sg));
  397. count = min(count, sg_dma_len(dd->out_sg));
  398. if (count != dd->total) {
  399. pr_err("request length != buffer length\n");
  400. return -EINVAL;
  401. }
  402. pr_debug("fast\n");
  403. err = dma_map_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  404. if (!err) {
  405. dev_err(dd->dev, "dma_map_sg() error\n");
  406. return -EINVAL;
  407. }
  408. err = dma_map_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
  409. if (!err) {
  410. dev_err(dd->dev, "dma_map_sg() error\n");
  411. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  412. return -EINVAL;
  413. }
  414. addr_in = sg_dma_address(dd->in_sg);
  415. addr_out = sg_dma_address(dd->out_sg);
  416. dd->flags |= FLAGS_FAST;
  417. } else {
  418. /* use cache buffers */
  419. count = sg_copy(&dd->in_sg, &dd->in_offset, dd->buf_in,
  420. dd->buflen, dd->total, 0);
  421. addr_in = dd->dma_addr_in;
  422. addr_out = dd->dma_addr_out;
  423. dd->flags &= ~FLAGS_FAST;
  424. }
  425. dd->total -= count;
  426. err = omap_aes_crypt_dma(tfm, addr_in, addr_out, count);
  427. if (err) {
  428. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  429. dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_TO_DEVICE);
  430. }
  431. return err;
  432. }
  433. static void omap_aes_finish_req(struct omap_aes_dev *dd, int err)
  434. {
  435. struct ablkcipher_request *req = dd->req;
  436. pr_debug("err: %d\n", err);
  437. clk_disable(dd->iclk);
  438. dd->flags &= ~FLAGS_BUSY;
  439. req->base.complete(&req->base, err);
  440. }
  441. static int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd)
  442. {
  443. int err = 0;
  444. size_t count;
  445. pr_debug("total: %d\n", dd->total);
  446. omap_aes_write_mask(dd, AES_REG_MASK, 0, AES_REG_MASK_START);
  447. omap_stop_dma(dd->dma_lch_in);
  448. omap_stop_dma(dd->dma_lch_out);
  449. if (dd->flags & FLAGS_FAST) {
  450. dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
  451. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  452. } else {
  453. dma_sync_single_for_device(dd->dev, dd->dma_addr_out,
  454. dd->dma_size, DMA_FROM_DEVICE);
  455. /* copy data */
  456. count = sg_copy(&dd->out_sg, &dd->out_offset, dd->buf_out,
  457. dd->buflen, dd->dma_size, 1);
  458. if (count != dd->dma_size) {
  459. err = -EINVAL;
  460. pr_err("not all data converted: %u\n", count);
  461. }
  462. }
  463. return err;
  464. }
  465. static int omap_aes_handle_queue(struct omap_aes_dev *dd,
  466. struct ablkcipher_request *req)
  467. {
  468. struct crypto_async_request *async_req, *backlog;
  469. struct omap_aes_ctx *ctx;
  470. struct omap_aes_reqctx *rctx;
  471. unsigned long flags;
  472. int err, ret = 0;
  473. spin_lock_irqsave(&dd->lock, flags);
  474. if (req)
  475. ret = ablkcipher_enqueue_request(&dd->queue, req);
  476. if (dd->flags & FLAGS_BUSY) {
  477. spin_unlock_irqrestore(&dd->lock, flags);
  478. return ret;
  479. }
  480. backlog = crypto_get_backlog(&dd->queue);
  481. async_req = crypto_dequeue_request(&dd->queue);
  482. if (async_req)
  483. dd->flags |= FLAGS_BUSY;
  484. spin_unlock_irqrestore(&dd->lock, flags);
  485. if (!async_req)
  486. return ret;
  487. if (backlog)
  488. backlog->complete(backlog, -EINPROGRESS);
  489. req = ablkcipher_request_cast(async_req);
  490. /* assign new request to device */
  491. dd->req = req;
  492. dd->total = req->nbytes;
  493. dd->in_offset = 0;
  494. dd->in_sg = req->src;
  495. dd->out_offset = 0;
  496. dd->out_sg = req->dst;
  497. rctx = ablkcipher_request_ctx(req);
  498. ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
  499. rctx->mode &= FLAGS_MODE_MASK;
  500. dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
  501. dd->ctx = ctx;
  502. ctx->dd = dd;
  503. err = omap_aes_write_ctrl(dd);
  504. if (!err)
  505. err = omap_aes_crypt_dma_start(dd);
  506. if (err) {
  507. /* aes_task will not finish it, so do it here */
  508. omap_aes_finish_req(dd, err);
  509. tasklet_schedule(&dd->queue_task);
  510. }
  511. return ret; /* return ret, which is enqueue return value */
  512. }
  513. static void omap_aes_done_task(unsigned long data)
  514. {
  515. struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
  516. int err;
  517. pr_debug("enter\n");
  518. err = omap_aes_crypt_dma_stop(dd);
  519. err = dd->err ? : err;
  520. if (dd->total && !err) {
  521. err = omap_aes_crypt_dma_start(dd);
  522. if (!err)
  523. return; /* DMA started. Not fininishing. */
  524. }
  525. omap_aes_finish_req(dd, err);
  526. omap_aes_handle_queue(dd, NULL);
  527. pr_debug("exit\n");
  528. }
  529. static void omap_aes_queue_task(unsigned long data)
  530. {
  531. struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
  532. omap_aes_handle_queue(dd, NULL);
  533. }
  534. static int omap_aes_crypt(struct ablkcipher_request *req, unsigned long mode)
  535. {
  536. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
  537. crypto_ablkcipher_reqtfm(req));
  538. struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
  539. struct omap_aes_dev *dd;
  540. pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes,
  541. !!(mode & FLAGS_ENCRYPT),
  542. !!(mode & FLAGS_CBC));
  543. if (!IS_ALIGNED(req->nbytes, AES_BLOCK_SIZE)) {
  544. pr_err("request size is not exact amount of AES blocks\n");
  545. return -EINVAL;
  546. }
  547. dd = omap_aes_find_dev(ctx);
  548. if (!dd)
  549. return -ENODEV;
  550. rctx->mode = mode;
  551. return omap_aes_handle_queue(dd, req);
  552. }
  553. /* ********************** ALG API ************************************ */
  554. static int omap_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
  555. unsigned int keylen)
  556. {
  557. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
  558. if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
  559. keylen != AES_KEYSIZE_256)
  560. return -EINVAL;
  561. pr_debug("enter, keylen: %d\n", keylen);
  562. memcpy(ctx->key, key, keylen);
  563. ctx->keylen = keylen;
  564. return 0;
  565. }
  566. static int omap_aes_ecb_encrypt(struct ablkcipher_request *req)
  567. {
  568. return omap_aes_crypt(req, FLAGS_ENCRYPT);
  569. }
  570. static int omap_aes_ecb_decrypt(struct ablkcipher_request *req)
  571. {
  572. return omap_aes_crypt(req, 0);
  573. }
  574. static int omap_aes_cbc_encrypt(struct ablkcipher_request *req)
  575. {
  576. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
  577. }
  578. static int omap_aes_cbc_decrypt(struct ablkcipher_request *req)
  579. {
  580. return omap_aes_crypt(req, FLAGS_CBC);
  581. }
  582. static int omap_aes_cra_init(struct crypto_tfm *tfm)
  583. {
  584. pr_debug("enter\n");
  585. tfm->crt_ablkcipher.reqsize = sizeof(struct omap_aes_reqctx);
  586. return 0;
  587. }
  588. static void omap_aes_cra_exit(struct crypto_tfm *tfm)
  589. {
  590. pr_debug("enter\n");
  591. }
  592. /* ********************** ALGS ************************************ */
  593. static struct crypto_alg algs[] = {
  594. {
  595. .cra_name = "ecb(aes)",
  596. .cra_driver_name = "ecb-aes-omap",
  597. .cra_priority = 100,
  598. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  599. CRYPTO_ALG_KERN_DRIVER_ONLY |
  600. CRYPTO_ALG_ASYNC,
  601. .cra_blocksize = AES_BLOCK_SIZE,
  602. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  603. .cra_alignmask = 0,
  604. .cra_type = &crypto_ablkcipher_type,
  605. .cra_module = THIS_MODULE,
  606. .cra_init = omap_aes_cra_init,
  607. .cra_exit = omap_aes_cra_exit,
  608. .cra_u.ablkcipher = {
  609. .min_keysize = AES_MIN_KEY_SIZE,
  610. .max_keysize = AES_MAX_KEY_SIZE,
  611. .setkey = omap_aes_setkey,
  612. .encrypt = omap_aes_ecb_encrypt,
  613. .decrypt = omap_aes_ecb_decrypt,
  614. }
  615. },
  616. {
  617. .cra_name = "cbc(aes)",
  618. .cra_driver_name = "cbc-aes-omap",
  619. .cra_priority = 100,
  620. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  621. CRYPTO_ALG_KERN_DRIVER_ONLY |
  622. CRYPTO_ALG_ASYNC,
  623. .cra_blocksize = AES_BLOCK_SIZE,
  624. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  625. .cra_alignmask = 0,
  626. .cra_type = &crypto_ablkcipher_type,
  627. .cra_module = THIS_MODULE,
  628. .cra_init = omap_aes_cra_init,
  629. .cra_exit = omap_aes_cra_exit,
  630. .cra_u.ablkcipher = {
  631. .min_keysize = AES_MIN_KEY_SIZE,
  632. .max_keysize = AES_MAX_KEY_SIZE,
  633. .ivsize = AES_BLOCK_SIZE,
  634. .setkey = omap_aes_setkey,
  635. .encrypt = omap_aes_cbc_encrypt,
  636. .decrypt = omap_aes_cbc_decrypt,
  637. }
  638. }
  639. };
  640. static int omap_aes_probe(struct platform_device *pdev)
  641. {
  642. struct device *dev = &pdev->dev;
  643. struct omap_aes_dev *dd;
  644. struct resource *res;
  645. int err = -ENOMEM, i, j;
  646. u32 reg;
  647. dd = kzalloc(sizeof(struct omap_aes_dev), GFP_KERNEL);
  648. if (dd == NULL) {
  649. dev_err(dev, "unable to alloc data struct.\n");
  650. goto err_data;
  651. }
  652. dd->dev = dev;
  653. platform_set_drvdata(pdev, dd);
  654. spin_lock_init(&dd->lock);
  655. crypto_init_queue(&dd->queue, OMAP_AES_QUEUE_LENGTH);
  656. /* Get the base address */
  657. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  658. if (!res) {
  659. dev_err(dev, "invalid resource type\n");
  660. err = -ENODEV;
  661. goto err_res;
  662. }
  663. dd->phys_base = res->start;
  664. /* Get the DMA */
  665. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  666. if (!res)
  667. dev_info(dev, "no DMA info\n");
  668. else
  669. dd->dma_out = res->start;
  670. /* Get the DMA */
  671. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  672. if (!res)
  673. dev_info(dev, "no DMA info\n");
  674. else
  675. dd->dma_in = res->start;
  676. /* Initializing the clock */
  677. dd->iclk = clk_get(dev, "ick");
  678. if (IS_ERR(dd->iclk)) {
  679. dev_err(dev, "clock intialization failed.\n");
  680. err = PTR_ERR(dd->iclk);
  681. goto err_res;
  682. }
  683. dd->io_base = ioremap(dd->phys_base, SZ_4K);
  684. if (!dd->io_base) {
  685. dev_err(dev, "can't ioremap\n");
  686. err = -ENOMEM;
  687. goto err_io;
  688. }
  689. clk_enable(dd->iclk);
  690. reg = omap_aes_read(dd, AES_REG_REV);
  691. dev_info(dev, "OMAP AES hw accel rev: %u.%u\n",
  692. (reg & AES_REG_REV_MAJOR) >> 4, reg & AES_REG_REV_MINOR);
  693. clk_disable(dd->iclk);
  694. tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd);
  695. tasklet_init(&dd->queue_task, omap_aes_queue_task, (unsigned long)dd);
  696. err = omap_aes_dma_init(dd);
  697. if (err)
  698. goto err_dma;
  699. INIT_LIST_HEAD(&dd->list);
  700. spin_lock(&list_lock);
  701. list_add_tail(&dd->list, &dev_list);
  702. spin_unlock(&list_lock);
  703. for (i = 0; i < ARRAY_SIZE(algs); i++) {
  704. pr_debug("i: %d\n", i);
  705. err = crypto_register_alg(&algs[i]);
  706. if (err)
  707. goto err_algs;
  708. }
  709. pr_info("probe() done\n");
  710. return 0;
  711. err_algs:
  712. for (j = 0; j < i; j++)
  713. crypto_unregister_alg(&algs[j]);
  714. omap_aes_dma_cleanup(dd);
  715. err_dma:
  716. tasklet_kill(&dd->done_task);
  717. tasklet_kill(&dd->queue_task);
  718. iounmap(dd->io_base);
  719. err_io:
  720. clk_put(dd->iclk);
  721. err_res:
  722. kfree(dd);
  723. dd = NULL;
  724. err_data:
  725. dev_err(dev, "initialization failed.\n");
  726. return err;
  727. }
  728. static int omap_aes_remove(struct platform_device *pdev)
  729. {
  730. struct omap_aes_dev *dd = platform_get_drvdata(pdev);
  731. int i;
  732. if (!dd)
  733. return -ENODEV;
  734. spin_lock(&list_lock);
  735. list_del(&dd->list);
  736. spin_unlock(&list_lock);
  737. for (i = 0; i < ARRAY_SIZE(algs); i++)
  738. crypto_unregister_alg(&algs[i]);
  739. tasklet_kill(&dd->done_task);
  740. tasklet_kill(&dd->queue_task);
  741. omap_aes_dma_cleanup(dd);
  742. iounmap(dd->io_base);
  743. clk_put(dd->iclk);
  744. kfree(dd);
  745. dd = NULL;
  746. return 0;
  747. }
  748. static struct platform_driver omap_aes_driver = {
  749. .probe = omap_aes_probe,
  750. .remove = omap_aes_remove,
  751. .driver = {
  752. .name = "omap-aes",
  753. .owner = THIS_MODULE,
  754. },
  755. };
  756. static int __init omap_aes_mod_init(void)
  757. {
  758. pr_info("loading %s driver\n", "omap-aes");
  759. return platform_driver_register(&omap_aes_driver);
  760. }
  761. static void __exit omap_aes_mod_exit(void)
  762. {
  763. platform_driver_unregister(&omap_aes_driver);
  764. }
  765. module_init(omap_aes_mod_init);
  766. module_exit(omap_aes_mod_exit);
  767. MODULE_DESCRIPTION("OMAP AES hw acceleration support.");
  768. MODULE_LICENSE("GPL v2");
  769. MODULE_AUTHOR("Dmitry Kasatkin");