cpufreq-cpu0.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269
  1. /*
  2. * Copyright (C) 2012 Freescale Semiconductor, Inc.
  3. *
  4. * The OPP code in function cpu0_set_target() is reused from
  5. * drivers/cpufreq/omap-cpufreq.c
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  12. #include <linux/clk.h>
  13. #include <linux/cpu.h>
  14. #include <linux/cpufreq.h>
  15. #include <linux/err.h>
  16. #include <linux/module.h>
  17. #include <linux/of.h>
  18. #include <linux/opp.h>
  19. #include <linux/regulator/consumer.h>
  20. #include <linux/slab.h>
  21. static unsigned int transition_latency;
  22. static unsigned int voltage_tolerance; /* in percentage */
  23. static struct device *cpu_dev;
  24. static struct clk *cpu_clk;
  25. static struct regulator *cpu_reg;
  26. static struct cpufreq_frequency_table *freq_table;
  27. static int cpu0_verify_speed(struct cpufreq_policy *policy)
  28. {
  29. return cpufreq_frequency_table_verify(policy, freq_table);
  30. }
  31. static unsigned int cpu0_get_speed(unsigned int cpu)
  32. {
  33. return clk_get_rate(cpu_clk) / 1000;
  34. }
  35. static int cpu0_set_target(struct cpufreq_policy *policy,
  36. unsigned int target_freq, unsigned int relation)
  37. {
  38. struct cpufreq_freqs freqs;
  39. struct opp *opp;
  40. unsigned long freq_Hz, volt = 0, volt_old = 0, tol = 0;
  41. unsigned int index, cpu;
  42. int ret;
  43. ret = cpufreq_frequency_table_target(policy, freq_table, target_freq,
  44. relation, &index);
  45. if (ret) {
  46. pr_err("failed to match target freqency %d: %d\n",
  47. target_freq, ret);
  48. return ret;
  49. }
  50. freq_Hz = clk_round_rate(cpu_clk, freq_table[index].frequency * 1000);
  51. if (freq_Hz < 0)
  52. freq_Hz = freq_table[index].frequency * 1000;
  53. freqs.new = freq_Hz / 1000;
  54. freqs.old = clk_get_rate(cpu_clk) / 1000;
  55. if (freqs.old == freqs.new)
  56. return 0;
  57. for_each_online_cpu(cpu) {
  58. freqs.cpu = cpu;
  59. cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE);
  60. }
  61. if (cpu_reg) {
  62. opp = opp_find_freq_ceil(cpu_dev, &freq_Hz);
  63. if (IS_ERR(opp)) {
  64. pr_err("failed to find OPP for %ld\n", freq_Hz);
  65. return PTR_ERR(opp);
  66. }
  67. volt = opp_get_voltage(opp);
  68. tol = volt * voltage_tolerance / 100;
  69. volt_old = regulator_get_voltage(cpu_reg);
  70. }
  71. pr_debug("%u MHz, %ld mV --> %u MHz, %ld mV\n",
  72. freqs.old / 1000, volt_old ? volt_old / 1000 : -1,
  73. freqs.new / 1000, volt ? volt / 1000 : -1);
  74. /* scaling up? scale voltage before frequency */
  75. if (cpu_reg && freqs.new > freqs.old) {
  76. ret = regulator_set_voltage_tol(cpu_reg, volt, tol);
  77. if (ret) {
  78. pr_err("failed to scale voltage up: %d\n", ret);
  79. freqs.new = freqs.old;
  80. return ret;
  81. }
  82. }
  83. ret = clk_set_rate(cpu_clk, freqs.new * 1000);
  84. if (ret) {
  85. pr_err("failed to set clock rate: %d\n", ret);
  86. if (cpu_reg)
  87. regulator_set_voltage_tol(cpu_reg, volt_old, tol);
  88. return ret;
  89. }
  90. /* scaling down? scale voltage after frequency */
  91. if (cpu_reg && freqs.new < freqs.old) {
  92. ret = regulator_set_voltage_tol(cpu_reg, volt, tol);
  93. if (ret) {
  94. pr_err("failed to scale voltage down: %d\n", ret);
  95. clk_set_rate(cpu_clk, freqs.old * 1000);
  96. freqs.new = freqs.old;
  97. return ret;
  98. }
  99. }
  100. for_each_online_cpu(cpu) {
  101. freqs.cpu = cpu;
  102. cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE);
  103. }
  104. return 0;
  105. }
  106. static int cpu0_cpufreq_init(struct cpufreq_policy *policy)
  107. {
  108. int ret;
  109. if (policy->cpu != 0)
  110. return -EINVAL;
  111. ret = cpufreq_frequency_table_cpuinfo(policy, freq_table);
  112. if (ret) {
  113. pr_err("invalid frequency table: %d\n", ret);
  114. return ret;
  115. }
  116. policy->cpuinfo.transition_latency = transition_latency;
  117. policy->cur = clk_get_rate(cpu_clk) / 1000;
  118. /*
  119. * The driver only supports the SMP configuartion where all processors
  120. * share the clock and voltage and clock. Use cpufreq affected_cpus
  121. * interface to have all CPUs scaled together.
  122. */
  123. policy->shared_type = CPUFREQ_SHARED_TYPE_ANY;
  124. cpumask_setall(policy->cpus);
  125. cpufreq_frequency_table_get_attr(freq_table, policy->cpu);
  126. return 0;
  127. }
  128. static int cpu0_cpufreq_exit(struct cpufreq_policy *policy)
  129. {
  130. cpufreq_frequency_table_put_attr(policy->cpu);
  131. return 0;
  132. }
  133. static struct freq_attr *cpu0_cpufreq_attr[] = {
  134. &cpufreq_freq_attr_scaling_available_freqs,
  135. NULL,
  136. };
  137. static struct cpufreq_driver cpu0_cpufreq_driver = {
  138. .flags = CPUFREQ_STICKY,
  139. .verify = cpu0_verify_speed,
  140. .target = cpu0_set_target,
  141. .get = cpu0_get_speed,
  142. .init = cpu0_cpufreq_init,
  143. .exit = cpu0_cpufreq_exit,
  144. .name = "generic_cpu0",
  145. .attr = cpu0_cpufreq_attr,
  146. };
  147. static int cpu0_cpufreq_driver_init(void)
  148. {
  149. struct device_node *np;
  150. int ret;
  151. np = of_find_node_by_path("/cpus/cpu@0");
  152. if (!np) {
  153. pr_err("failed to find cpu0 node\n");
  154. return -ENOENT;
  155. }
  156. cpu_dev = get_cpu_device(0);
  157. if (!cpu_dev) {
  158. pr_err("failed to get cpu0 device\n");
  159. ret = -ENODEV;
  160. goto out_put_node;
  161. }
  162. cpu_dev->of_node = np;
  163. cpu_clk = clk_get(cpu_dev, NULL);
  164. if (IS_ERR(cpu_clk)) {
  165. ret = PTR_ERR(cpu_clk);
  166. pr_err("failed to get cpu0 clock: %d\n", ret);
  167. goto out_put_node;
  168. }
  169. cpu_reg = regulator_get(cpu_dev, "cpu0");
  170. if (IS_ERR(cpu_reg)) {
  171. pr_warn("failed to get cpu0 regulator\n");
  172. cpu_reg = NULL;
  173. }
  174. ret = of_init_opp_table(cpu_dev);
  175. if (ret) {
  176. pr_err("failed to init OPP table: %d\n", ret);
  177. goto out_put_node;
  178. }
  179. ret = opp_init_cpufreq_table(cpu_dev, &freq_table);
  180. if (ret) {
  181. pr_err("failed to init cpufreq table: %d\n", ret);
  182. goto out_put_node;
  183. }
  184. of_property_read_u32(np, "voltage-tolerance", &voltage_tolerance);
  185. if (of_property_read_u32(np, "clock-latency", &transition_latency))
  186. transition_latency = CPUFREQ_ETERNAL;
  187. if (cpu_reg) {
  188. struct opp *opp;
  189. unsigned long min_uV, max_uV;
  190. int i;
  191. /*
  192. * OPP is maintained in order of increasing frequency, and
  193. * freq_table initialised from OPP is therefore sorted in the
  194. * same order.
  195. */
  196. for (i = 0; freq_table[i].frequency != CPUFREQ_TABLE_END; i++)
  197. ;
  198. opp = opp_find_freq_exact(cpu_dev,
  199. freq_table[0].frequency * 1000, true);
  200. min_uV = opp_get_voltage(opp);
  201. opp = opp_find_freq_exact(cpu_dev,
  202. freq_table[i-1].frequency * 1000, true);
  203. max_uV = opp_get_voltage(opp);
  204. ret = regulator_set_voltage_time(cpu_reg, min_uV, max_uV);
  205. if (ret > 0)
  206. transition_latency += ret * 1000;
  207. }
  208. ret = cpufreq_register_driver(&cpu0_cpufreq_driver);
  209. if (ret) {
  210. pr_err("failed register driver: %d\n", ret);
  211. goto out_free_table;
  212. }
  213. of_node_put(np);
  214. return 0;
  215. out_free_table:
  216. opp_free_cpufreq_table(cpu_dev, &freq_table);
  217. out_put_node:
  218. of_node_put(np);
  219. return ret;
  220. }
  221. late_initcall(cpu0_cpufreq_driver_init);
  222. MODULE_AUTHOR("Shawn Guo <shawn.guo@linaro.org>");
  223. MODULE_DESCRIPTION("Generic CPU0 cpufreq driver");
  224. MODULE_LICENSE("GPL");