clk-imx23.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/clkdev.h>
  13. #include <linux/err.h>
  14. #include <linux/init.h>
  15. #include <linux/io.h>
  16. #include <linux/of.h>
  17. #include <mach/common.h>
  18. #include <mach/mx23.h>
  19. #include "clk.h"
  20. #define DIGCTRL MX23_IO_ADDRESS(MX23_DIGCTL_BASE_ADDR)
  21. #define CLKCTRL MX23_IO_ADDRESS(MX23_CLKCTRL_BASE_ADDR)
  22. #define PLLCTRL0 (CLKCTRL + 0x0000)
  23. #define CPU (CLKCTRL + 0x0020)
  24. #define HBUS (CLKCTRL + 0x0030)
  25. #define XBUS (CLKCTRL + 0x0040)
  26. #define XTAL (CLKCTRL + 0x0050)
  27. #define PIX (CLKCTRL + 0x0060)
  28. #define SSP (CLKCTRL + 0x0070)
  29. #define GPMI (CLKCTRL + 0x0080)
  30. #define SPDIF (CLKCTRL + 0x0090)
  31. #define EMI (CLKCTRL + 0x00a0)
  32. #define SAIF (CLKCTRL + 0x00c0)
  33. #define TV (CLKCTRL + 0x00d0)
  34. #define ETM (CLKCTRL + 0x00e0)
  35. #define FRAC (CLKCTRL + 0x00f0)
  36. #define CLKSEQ (CLKCTRL + 0x0110)
  37. #define BP_CPU_INTERRUPT_WAIT 12
  38. #define BP_CLKSEQ_BYPASS_SAIF 0
  39. #define BP_CLKSEQ_BYPASS_SSP 5
  40. #define BP_SAIF_DIV_FRAC_EN 16
  41. #define BP_FRAC_IOFRAC 24
  42. static void __init clk_misc_init(void)
  43. {
  44. u32 val;
  45. /* Gate off cpu clock in WFI for power saving */
  46. __mxs_setl(1 << BP_CPU_INTERRUPT_WAIT, CPU);
  47. /* Clear BYPASS for SAIF */
  48. __mxs_clrl(1 << BP_CLKSEQ_BYPASS_SAIF, CLKSEQ);
  49. /* SAIF has to use frac div for functional operation */
  50. val = readl_relaxed(SAIF);
  51. val |= 1 << BP_SAIF_DIV_FRAC_EN;
  52. writel_relaxed(val, SAIF);
  53. /*
  54. * Source ssp clock from ref_io than ref_xtal,
  55. * as ref_xtal only provides 24 MHz as maximum.
  56. */
  57. __mxs_clrl(1 << BP_CLKSEQ_BYPASS_SSP, CLKSEQ);
  58. /*
  59. * 480 MHz seems too high to be ssp clock source directly,
  60. * so set frac to get a 288 MHz ref_io.
  61. */
  62. __mxs_clrl(0x3f << BP_FRAC_IOFRAC, FRAC);
  63. __mxs_setl(30 << BP_FRAC_IOFRAC, FRAC);
  64. }
  65. static const char *sel_pll[] __initconst = { "pll", "ref_xtal", };
  66. static const char *sel_cpu[] __initconst = { "ref_cpu", "ref_xtal", };
  67. static const char *sel_pix[] __initconst = { "ref_pix", "ref_xtal", };
  68. static const char *sel_io[] __initconst = { "ref_io", "ref_xtal", };
  69. static const char *cpu_sels[] __initconst = { "cpu_pll", "cpu_xtal", };
  70. static const char *emi_sels[] __initconst = { "emi_pll", "emi_xtal", };
  71. enum imx23_clk {
  72. ref_xtal, pll, ref_cpu, ref_emi, ref_pix, ref_io, saif_sel,
  73. lcdif_sel, gpmi_sel, ssp_sel, emi_sel, cpu, etm_sel, cpu_pll,
  74. cpu_xtal, hbus, xbus, lcdif_div, ssp_div, gpmi_div, emi_pll,
  75. emi_xtal, etm_div, saif_div, clk32k_div, rtc, adc, spdif_div,
  76. clk32k, dri, pwm, filt, uart, ssp, gpmi, spdif, emi, saif,
  77. lcdif, etm, usb, usb_phy,
  78. clk_max
  79. };
  80. static struct clk *clks[clk_max];
  81. static struct clk_onecell_data clk_data;
  82. static enum imx23_clk clks_init_on[] __initdata = {
  83. cpu, hbus, xbus, emi, uart,
  84. };
  85. int __init mx23_clocks_init(void)
  86. {
  87. struct device_node *np;
  88. int i;
  89. clk_misc_init();
  90. clks[ref_xtal] = mxs_clk_fixed("ref_xtal", 24000000);
  91. clks[pll] = mxs_clk_pll("pll", "ref_xtal", PLLCTRL0, 16, 480000000);
  92. clks[ref_cpu] = mxs_clk_ref("ref_cpu", "pll", FRAC, 0);
  93. clks[ref_emi] = mxs_clk_ref("ref_emi", "pll", FRAC, 1);
  94. clks[ref_pix] = mxs_clk_ref("ref_pix", "pll", FRAC, 2);
  95. clks[ref_io] = mxs_clk_ref("ref_io", "pll", FRAC, 3);
  96. clks[saif_sel] = mxs_clk_mux("saif_sel", CLKSEQ, 0, 1, sel_pll, ARRAY_SIZE(sel_pll));
  97. clks[lcdif_sel] = mxs_clk_mux("lcdif_sel", CLKSEQ, 1, 1, sel_pix, ARRAY_SIZE(sel_pix));
  98. clks[gpmi_sel] = mxs_clk_mux("gpmi_sel", CLKSEQ, 4, 1, sel_io, ARRAY_SIZE(sel_io));
  99. clks[ssp_sel] = mxs_clk_mux("ssp_sel", CLKSEQ, 5, 1, sel_io, ARRAY_SIZE(sel_io));
  100. clks[emi_sel] = mxs_clk_mux("emi_sel", CLKSEQ, 6, 1, emi_sels, ARRAY_SIZE(emi_sels));
  101. clks[cpu] = mxs_clk_mux("cpu", CLKSEQ, 7, 1, cpu_sels, ARRAY_SIZE(cpu_sels));
  102. clks[etm_sel] = mxs_clk_mux("etm_sel", CLKSEQ, 8, 1, sel_cpu, ARRAY_SIZE(sel_cpu));
  103. clks[cpu_pll] = mxs_clk_div("cpu_pll", "ref_cpu", CPU, 0, 6, 28);
  104. clks[cpu_xtal] = mxs_clk_div("cpu_xtal", "ref_xtal", CPU, 16, 10, 29);
  105. clks[hbus] = mxs_clk_div("hbus", "cpu", HBUS, 0, 5, 29);
  106. clks[xbus] = mxs_clk_div("xbus", "ref_xtal", XBUS, 0, 10, 31);
  107. clks[lcdif_div] = mxs_clk_div("lcdif_div", "lcdif_sel", PIX, 0, 12, 29);
  108. clks[ssp_div] = mxs_clk_div("ssp_div", "ssp_sel", SSP, 0, 9, 29);
  109. clks[gpmi_div] = mxs_clk_div("gpmi_div", "gpmi_sel", GPMI, 0, 10, 29);
  110. clks[emi_pll] = mxs_clk_div("emi_pll", "ref_emi", EMI, 0, 6, 28);
  111. clks[emi_xtal] = mxs_clk_div("emi_xtal", "ref_xtal", EMI, 8, 4, 29);
  112. clks[etm_div] = mxs_clk_div("etm_div", "etm_sel", ETM, 0, 6, 29);
  113. clks[saif_div] = mxs_clk_frac("saif_div", "saif_sel", SAIF, 0, 16, 29);
  114. clks[clk32k_div] = mxs_clk_fixed_factor("clk32k_div", "ref_xtal", 1, 750);
  115. clks[rtc] = mxs_clk_fixed_factor("rtc", "ref_xtal", 1, 768);
  116. clks[adc] = mxs_clk_fixed_factor("adc", "clk32k", 1, 16);
  117. clks[spdif_div] = mxs_clk_fixed_factor("spdif_div", "pll", 1, 4);
  118. clks[clk32k] = mxs_clk_gate("clk32k", "clk32k_div", XTAL, 26);
  119. clks[dri] = mxs_clk_gate("dri", "ref_xtal", XTAL, 28);
  120. clks[pwm] = mxs_clk_gate("pwm", "ref_xtal", XTAL, 29);
  121. clks[filt] = mxs_clk_gate("filt", "ref_xtal", XTAL, 30);
  122. clks[uart] = mxs_clk_gate("uart", "ref_xtal", XTAL, 31);
  123. clks[ssp] = mxs_clk_gate("ssp", "ssp_div", SSP, 31);
  124. clks[gpmi] = mxs_clk_gate("gpmi", "gpmi_div", GPMI, 31);
  125. clks[spdif] = mxs_clk_gate("spdif", "spdif_div", SPDIF, 31);
  126. clks[emi] = mxs_clk_gate("emi", "emi_sel", EMI, 31);
  127. clks[saif] = mxs_clk_gate("saif", "saif_div", SAIF, 31);
  128. clks[lcdif] = mxs_clk_gate("lcdif", "lcdif_div", PIX, 31);
  129. clks[etm] = mxs_clk_gate("etm", "etm_div", ETM, 31);
  130. clks[usb] = mxs_clk_gate("usb", "usb_phy", DIGCTRL, 2);
  131. clks[usb_phy] = clk_register_gate(NULL, "usb_phy", "pll", 0, PLLCTRL0, 18, 0, &mxs_lock);
  132. for (i = 0; i < ARRAY_SIZE(clks); i++)
  133. if (IS_ERR(clks[i])) {
  134. pr_err("i.MX23 clk %d: register failed with %ld\n",
  135. i, PTR_ERR(clks[i]));
  136. return PTR_ERR(clks[i]);
  137. }
  138. np = of_find_compatible_node(NULL, NULL, "fsl,imx23-clkctrl");
  139. if (np) {
  140. clk_data.clks = clks;
  141. clk_data.clk_num = ARRAY_SIZE(clks);
  142. of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
  143. }
  144. clk_register_clkdev(clks[clk32k], NULL, "timrot");
  145. for (i = 0; i < ARRAY_SIZE(clks_init_on); i++)
  146. clk_prepare_enable(clks[clks_init_on[i]]);
  147. mxs_timer_init();
  148. return 0;
  149. }