emulate.c 121 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Operand types
  30. */
  31. #define OpNone 0ull
  32. #define OpImplicit 1ull /* No generic decode */
  33. #define OpReg 2ull /* Register */
  34. #define OpMem 3ull /* Memory */
  35. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  36. #define OpDI 5ull /* ES:DI/EDI/RDI */
  37. #define OpMem64 6ull /* Memory, 64-bit */
  38. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  39. #define OpDX 8ull /* DX register */
  40. #define OpCL 9ull /* CL register (for shifts) */
  41. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  42. #define OpOne 11ull /* Implied 1 */
  43. #define OpImm 12ull /* Sign extended immediate */
  44. #define OpMem16 13ull /* Memory operand (16-bit). */
  45. #define OpMem32 14ull /* Memory operand (32-bit). */
  46. #define OpImmU 15ull /* Immediate operand, zero extended */
  47. #define OpSI 16ull /* SI/ESI/RSI */
  48. #define OpImmFAddr 17ull /* Immediate far address */
  49. #define OpMemFAddr 18ull /* Far address in memory */
  50. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  51. #define OpES 20ull /* ES */
  52. #define OpCS 21ull /* CS */
  53. #define OpSS 22ull /* SS */
  54. #define OpDS 23ull /* DS */
  55. #define OpFS 24ull /* FS */
  56. #define OpGS 25ull /* GS */
  57. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  58. #define OpBits 5 /* Width of operand field */
  59. #define OpMask ((1ull << OpBits) - 1)
  60. /*
  61. * Opcode effective-address decode tables.
  62. * Note that we only emulate instructions that have at least one memory
  63. * operand (excluding implicit stack references). We assume that stack
  64. * references and instruction fetches will never occur in special memory
  65. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  66. * not be handled.
  67. */
  68. /* Operand sizes: 8-bit operands or specified/overridden size. */
  69. #define ByteOp (1<<0) /* 8-bit operands. */
  70. /* Destination operand type. */
  71. #define DstShift 1
  72. #define ImplicitOps (OpImplicit << DstShift)
  73. #define DstReg (OpReg << DstShift)
  74. #define DstMem (OpMem << DstShift)
  75. #define DstAcc (OpAcc << DstShift)
  76. #define DstDI (OpDI << DstShift)
  77. #define DstMem64 (OpMem64 << DstShift)
  78. #define DstImmUByte (OpImmUByte << DstShift)
  79. #define DstDX (OpDX << DstShift)
  80. #define DstMask (OpMask << DstShift)
  81. /* Source operand type. */
  82. #define SrcShift 6
  83. #define SrcNone (OpNone << SrcShift)
  84. #define SrcReg (OpReg << SrcShift)
  85. #define SrcMem (OpMem << SrcShift)
  86. #define SrcMem16 (OpMem16 << SrcShift)
  87. #define SrcMem32 (OpMem32 << SrcShift)
  88. #define SrcImm (OpImm << SrcShift)
  89. #define SrcImmByte (OpImmByte << SrcShift)
  90. #define SrcOne (OpOne << SrcShift)
  91. #define SrcImmUByte (OpImmUByte << SrcShift)
  92. #define SrcImmU (OpImmU << SrcShift)
  93. #define SrcSI (OpSI << SrcShift)
  94. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  95. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  96. #define SrcAcc (OpAcc << SrcShift)
  97. #define SrcImmU16 (OpImmU16 << SrcShift)
  98. #define SrcDX (OpDX << SrcShift)
  99. #define SrcMem8 (OpMem8 << SrcShift)
  100. #define SrcMask (OpMask << SrcShift)
  101. #define BitOp (1<<11)
  102. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  103. #define String (1<<13) /* String instruction (rep capable) */
  104. #define Stack (1<<14) /* Stack instruction (push/pop) */
  105. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  106. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  107. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  108. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  109. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  110. #define Sse (1<<18) /* SSE Vector instruction */
  111. /* Generic ModRM decode. */
  112. #define ModRM (1<<19)
  113. /* Destination is only written; never read. */
  114. #define Mov (1<<20)
  115. /* Misc flags */
  116. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  117. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  118. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  119. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  120. #define Undefined (1<<25) /* No Such Instruction */
  121. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  122. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  123. #define No64 (1<<28)
  124. #define PageTable (1 << 29) /* instruction used to write page table */
  125. /* Source 2 operand type */
  126. #define Src2Shift (30)
  127. #define Src2None (OpNone << Src2Shift)
  128. #define Src2CL (OpCL << Src2Shift)
  129. #define Src2ImmByte (OpImmByte << Src2Shift)
  130. #define Src2One (OpOne << Src2Shift)
  131. #define Src2Imm (OpImm << Src2Shift)
  132. #define Src2ES (OpES << Src2Shift)
  133. #define Src2CS (OpCS << Src2Shift)
  134. #define Src2SS (OpSS << Src2Shift)
  135. #define Src2DS (OpDS << Src2Shift)
  136. #define Src2FS (OpFS << Src2Shift)
  137. #define Src2GS (OpGS << Src2Shift)
  138. #define Src2Mask (OpMask << Src2Shift)
  139. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  140. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  141. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  142. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  143. #define X2(x...) x, x
  144. #define X3(x...) X2(x), x
  145. #define X4(x...) X2(x), X2(x)
  146. #define X5(x...) X4(x), x
  147. #define X6(x...) X4(x), X2(x)
  148. #define X7(x...) X4(x), X3(x)
  149. #define X8(x...) X4(x), X4(x)
  150. #define X16(x...) X8(x), X8(x)
  151. struct opcode {
  152. u64 flags : 56;
  153. u64 intercept : 8;
  154. union {
  155. int (*execute)(struct x86_emulate_ctxt *ctxt);
  156. const struct opcode *group;
  157. const struct group_dual *gdual;
  158. const struct gprefix *gprefix;
  159. } u;
  160. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  161. };
  162. struct group_dual {
  163. struct opcode mod012[8];
  164. struct opcode mod3[8];
  165. };
  166. struct gprefix {
  167. struct opcode pfx_no;
  168. struct opcode pfx_66;
  169. struct opcode pfx_f2;
  170. struct opcode pfx_f3;
  171. };
  172. /* EFLAGS bit definitions. */
  173. #define EFLG_ID (1<<21)
  174. #define EFLG_VIP (1<<20)
  175. #define EFLG_VIF (1<<19)
  176. #define EFLG_AC (1<<18)
  177. #define EFLG_VM (1<<17)
  178. #define EFLG_RF (1<<16)
  179. #define EFLG_IOPL (3<<12)
  180. #define EFLG_NT (1<<14)
  181. #define EFLG_OF (1<<11)
  182. #define EFLG_DF (1<<10)
  183. #define EFLG_IF (1<<9)
  184. #define EFLG_TF (1<<8)
  185. #define EFLG_SF (1<<7)
  186. #define EFLG_ZF (1<<6)
  187. #define EFLG_AF (1<<4)
  188. #define EFLG_PF (1<<2)
  189. #define EFLG_CF (1<<0)
  190. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  191. #define EFLG_RESERVED_ONE_MASK 2
  192. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  193. {
  194. if (!(ctxt->regs_valid & (1 << nr))) {
  195. ctxt->regs_valid |= 1 << nr;
  196. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  197. }
  198. return ctxt->_regs[nr];
  199. }
  200. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  201. {
  202. ctxt->regs_valid |= 1 << nr;
  203. ctxt->regs_dirty |= 1 << nr;
  204. return &ctxt->_regs[nr];
  205. }
  206. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  207. {
  208. reg_read(ctxt, nr);
  209. return reg_write(ctxt, nr);
  210. }
  211. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  212. {
  213. unsigned reg;
  214. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  215. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  216. }
  217. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  218. {
  219. ctxt->regs_dirty = 0;
  220. ctxt->regs_valid = 0;
  221. }
  222. /*
  223. * Instruction emulation:
  224. * Most instructions are emulated directly via a fragment of inline assembly
  225. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  226. * any modified flags.
  227. */
  228. #if defined(CONFIG_X86_64)
  229. #define _LO32 "k" /* force 32-bit operand */
  230. #define _STK "%%rsp" /* stack pointer */
  231. #elif defined(__i386__)
  232. #define _LO32 "" /* force 32-bit operand */
  233. #define _STK "%%esp" /* stack pointer */
  234. #endif
  235. /*
  236. * These EFLAGS bits are restored from saved value during emulation, and
  237. * any changes are written back to the saved value after emulation.
  238. */
  239. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  240. /* Before executing instruction: restore necessary bits in EFLAGS. */
  241. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  242. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  243. "movl %"_sav",%"_LO32 _tmp"; " \
  244. "push %"_tmp"; " \
  245. "push %"_tmp"; " \
  246. "movl %"_msk",%"_LO32 _tmp"; " \
  247. "andl %"_LO32 _tmp",("_STK"); " \
  248. "pushf; " \
  249. "notl %"_LO32 _tmp"; " \
  250. "andl %"_LO32 _tmp",("_STK"); " \
  251. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  252. "pop %"_tmp"; " \
  253. "orl %"_LO32 _tmp",("_STK"); " \
  254. "popf; " \
  255. "pop %"_sav"; "
  256. /* After executing instruction: write-back necessary bits in EFLAGS. */
  257. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  258. /* _sav |= EFLAGS & _msk; */ \
  259. "pushf; " \
  260. "pop %"_tmp"; " \
  261. "andl %"_msk",%"_LO32 _tmp"; " \
  262. "orl %"_LO32 _tmp",%"_sav"; "
  263. #ifdef CONFIG_X86_64
  264. #define ON64(x) x
  265. #else
  266. #define ON64(x)
  267. #endif
  268. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  269. do { \
  270. __asm__ __volatile__ ( \
  271. _PRE_EFLAGS("0", "4", "2") \
  272. _op _suffix " %"_x"3,%1; " \
  273. _POST_EFLAGS("0", "4", "2") \
  274. : "=m" ((ctxt)->eflags), \
  275. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  276. "=&r" (_tmp) \
  277. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  278. } while (0)
  279. /* Raw emulation: instruction has two explicit operands. */
  280. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  281. do { \
  282. unsigned long _tmp; \
  283. \
  284. switch ((ctxt)->dst.bytes) { \
  285. case 2: \
  286. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  287. break; \
  288. case 4: \
  289. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  290. break; \
  291. case 8: \
  292. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  293. break; \
  294. } \
  295. } while (0)
  296. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  297. do { \
  298. unsigned long _tmp; \
  299. switch ((ctxt)->dst.bytes) { \
  300. case 1: \
  301. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  302. break; \
  303. default: \
  304. __emulate_2op_nobyte(ctxt, _op, \
  305. _wx, _wy, _lx, _ly, _qx, _qy); \
  306. break; \
  307. } \
  308. } while (0)
  309. /* Source operand is byte-sized and may be restricted to just %cl. */
  310. #define emulate_2op_SrcB(ctxt, _op) \
  311. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  312. /* Source operand is byte, word, long or quad sized. */
  313. #define emulate_2op_SrcV(ctxt, _op) \
  314. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  315. /* Source operand is word, long or quad sized. */
  316. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  317. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  318. /* Instruction has three operands and one operand is stored in ECX register */
  319. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  320. do { \
  321. unsigned long _tmp; \
  322. _type _clv = (ctxt)->src2.val; \
  323. _type _srcv = (ctxt)->src.val; \
  324. _type _dstv = (ctxt)->dst.val; \
  325. \
  326. __asm__ __volatile__ ( \
  327. _PRE_EFLAGS("0", "5", "2") \
  328. _op _suffix " %4,%1 \n" \
  329. _POST_EFLAGS("0", "5", "2") \
  330. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  331. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  332. ); \
  333. \
  334. (ctxt)->src2.val = (unsigned long) _clv; \
  335. (ctxt)->src2.val = (unsigned long) _srcv; \
  336. (ctxt)->dst.val = (unsigned long) _dstv; \
  337. } while (0)
  338. #define emulate_2op_cl(ctxt, _op) \
  339. do { \
  340. switch ((ctxt)->dst.bytes) { \
  341. case 2: \
  342. __emulate_2op_cl(ctxt, _op, "w", u16); \
  343. break; \
  344. case 4: \
  345. __emulate_2op_cl(ctxt, _op, "l", u32); \
  346. break; \
  347. case 8: \
  348. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  349. break; \
  350. } \
  351. } while (0)
  352. #define __emulate_1op(ctxt, _op, _suffix) \
  353. do { \
  354. unsigned long _tmp; \
  355. \
  356. __asm__ __volatile__ ( \
  357. _PRE_EFLAGS("0", "3", "2") \
  358. _op _suffix " %1; " \
  359. _POST_EFLAGS("0", "3", "2") \
  360. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  361. "=&r" (_tmp) \
  362. : "i" (EFLAGS_MASK)); \
  363. } while (0)
  364. /* Instruction has only one explicit operand (no source operand). */
  365. #define emulate_1op(ctxt, _op) \
  366. do { \
  367. switch ((ctxt)->dst.bytes) { \
  368. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  369. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  370. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  371. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  372. } \
  373. } while (0)
  374. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  375. do { \
  376. unsigned long _tmp; \
  377. ulong *rax = reg_rmw((ctxt), VCPU_REGS_RAX); \
  378. ulong *rdx = reg_rmw((ctxt), VCPU_REGS_RDX); \
  379. \
  380. __asm__ __volatile__ ( \
  381. _PRE_EFLAGS("0", "5", "1") \
  382. "1: \n\t" \
  383. _op _suffix " %6; " \
  384. "2: \n\t" \
  385. _POST_EFLAGS("0", "5", "1") \
  386. ".pushsection .fixup,\"ax\" \n\t" \
  387. "3: movb $1, %4 \n\t" \
  388. "jmp 2b \n\t" \
  389. ".popsection \n\t" \
  390. _ASM_EXTABLE(1b, 3b) \
  391. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  392. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  393. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val)); \
  394. } while (0)
  395. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  396. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  397. do { \
  398. switch((ctxt)->src.bytes) { \
  399. case 1: \
  400. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  401. break; \
  402. case 2: \
  403. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  404. break; \
  405. case 4: \
  406. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  407. break; \
  408. case 8: ON64( \
  409. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  410. break; \
  411. } \
  412. } while (0)
  413. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  414. enum x86_intercept intercept,
  415. enum x86_intercept_stage stage)
  416. {
  417. struct x86_instruction_info info = {
  418. .intercept = intercept,
  419. .rep_prefix = ctxt->rep_prefix,
  420. .modrm_mod = ctxt->modrm_mod,
  421. .modrm_reg = ctxt->modrm_reg,
  422. .modrm_rm = ctxt->modrm_rm,
  423. .src_val = ctxt->src.val64,
  424. .src_bytes = ctxt->src.bytes,
  425. .dst_bytes = ctxt->dst.bytes,
  426. .ad_bytes = ctxt->ad_bytes,
  427. .next_rip = ctxt->eip,
  428. };
  429. return ctxt->ops->intercept(ctxt, &info, stage);
  430. }
  431. static void assign_masked(ulong *dest, ulong src, ulong mask)
  432. {
  433. *dest = (*dest & ~mask) | (src & mask);
  434. }
  435. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  436. {
  437. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  438. }
  439. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  440. {
  441. u16 sel;
  442. struct desc_struct ss;
  443. if (ctxt->mode == X86EMUL_MODE_PROT64)
  444. return ~0UL;
  445. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  446. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  447. }
  448. static int stack_size(struct x86_emulate_ctxt *ctxt)
  449. {
  450. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  451. }
  452. /* Access/update address held in a register, based on addressing mode. */
  453. static inline unsigned long
  454. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  455. {
  456. if (ctxt->ad_bytes == sizeof(unsigned long))
  457. return reg;
  458. else
  459. return reg & ad_mask(ctxt);
  460. }
  461. static inline unsigned long
  462. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  463. {
  464. return address_mask(ctxt, reg);
  465. }
  466. static void masked_increment(ulong *reg, ulong mask, int inc)
  467. {
  468. assign_masked(reg, *reg + inc, mask);
  469. }
  470. static inline void
  471. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  472. {
  473. ulong mask;
  474. if (ctxt->ad_bytes == sizeof(unsigned long))
  475. mask = ~0UL;
  476. else
  477. mask = ad_mask(ctxt);
  478. masked_increment(reg, mask, inc);
  479. }
  480. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  481. {
  482. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  483. }
  484. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  485. {
  486. register_address_increment(ctxt, &ctxt->_eip, rel);
  487. }
  488. static u32 desc_limit_scaled(struct desc_struct *desc)
  489. {
  490. u32 limit = get_desc_limit(desc);
  491. return desc->g ? (limit << 12) | 0xfff : limit;
  492. }
  493. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  494. {
  495. ctxt->has_seg_override = true;
  496. ctxt->seg_override = seg;
  497. }
  498. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  499. {
  500. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  501. return 0;
  502. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  503. }
  504. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  505. {
  506. if (!ctxt->has_seg_override)
  507. return 0;
  508. return ctxt->seg_override;
  509. }
  510. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  511. u32 error, bool valid)
  512. {
  513. ctxt->exception.vector = vec;
  514. ctxt->exception.error_code = error;
  515. ctxt->exception.error_code_valid = valid;
  516. return X86EMUL_PROPAGATE_FAULT;
  517. }
  518. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  519. {
  520. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  521. }
  522. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  523. {
  524. return emulate_exception(ctxt, GP_VECTOR, err, true);
  525. }
  526. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  527. {
  528. return emulate_exception(ctxt, SS_VECTOR, err, true);
  529. }
  530. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  531. {
  532. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  533. }
  534. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  535. {
  536. return emulate_exception(ctxt, TS_VECTOR, err, true);
  537. }
  538. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  539. {
  540. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  541. }
  542. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  543. {
  544. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  545. }
  546. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  547. {
  548. u16 selector;
  549. struct desc_struct desc;
  550. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  551. return selector;
  552. }
  553. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  554. unsigned seg)
  555. {
  556. u16 dummy;
  557. u32 base3;
  558. struct desc_struct desc;
  559. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  560. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  561. }
  562. /*
  563. * x86 defines three classes of vector instructions: explicitly
  564. * aligned, explicitly unaligned, and the rest, which change behaviour
  565. * depending on whether they're AVX encoded or not.
  566. *
  567. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  568. * subject to the same check.
  569. */
  570. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  571. {
  572. if (likely(size < 16))
  573. return false;
  574. if (ctxt->d & Aligned)
  575. return true;
  576. else if (ctxt->d & Unaligned)
  577. return false;
  578. else if (ctxt->d & Avx)
  579. return false;
  580. else
  581. return true;
  582. }
  583. static int __linearize(struct x86_emulate_ctxt *ctxt,
  584. struct segmented_address addr,
  585. unsigned size, bool write, bool fetch,
  586. ulong *linear)
  587. {
  588. struct desc_struct desc;
  589. bool usable;
  590. ulong la;
  591. u32 lim;
  592. u16 sel;
  593. unsigned cpl, rpl;
  594. la = seg_base(ctxt, addr.seg) + addr.ea;
  595. switch (ctxt->mode) {
  596. case X86EMUL_MODE_PROT64:
  597. if (((signed long)la << 16) >> 16 != la)
  598. return emulate_gp(ctxt, 0);
  599. break;
  600. default:
  601. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  602. addr.seg);
  603. if (!usable)
  604. goto bad;
  605. /* code segment in protected mode or read-only data segment */
  606. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
  607. || !(desc.type & 2)) && write)
  608. goto bad;
  609. /* unreadable code segment */
  610. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  611. goto bad;
  612. lim = desc_limit_scaled(&desc);
  613. if ((desc.type & 8) || !(desc.type & 4)) {
  614. /* expand-up segment */
  615. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  616. goto bad;
  617. } else {
  618. /* expand-down segment */
  619. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  620. goto bad;
  621. lim = desc.d ? 0xffffffff : 0xffff;
  622. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  623. goto bad;
  624. }
  625. cpl = ctxt->ops->cpl(ctxt);
  626. if (ctxt->mode == X86EMUL_MODE_REAL)
  627. rpl = 0;
  628. else
  629. rpl = sel & 3;
  630. cpl = max(cpl, rpl);
  631. if (!(desc.type & 8)) {
  632. /* data segment */
  633. if (cpl > desc.dpl)
  634. goto bad;
  635. } else if ((desc.type & 8) && !(desc.type & 4)) {
  636. /* nonconforming code segment */
  637. if (cpl != desc.dpl)
  638. goto bad;
  639. } else if ((desc.type & 8) && (desc.type & 4)) {
  640. /* conforming code segment */
  641. if (cpl < desc.dpl)
  642. goto bad;
  643. }
  644. break;
  645. }
  646. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  647. la &= (u32)-1;
  648. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  649. return emulate_gp(ctxt, 0);
  650. *linear = la;
  651. return X86EMUL_CONTINUE;
  652. bad:
  653. if (addr.seg == VCPU_SREG_SS)
  654. return emulate_ss(ctxt, sel);
  655. else
  656. return emulate_gp(ctxt, sel);
  657. }
  658. static int linearize(struct x86_emulate_ctxt *ctxt,
  659. struct segmented_address addr,
  660. unsigned size, bool write,
  661. ulong *linear)
  662. {
  663. return __linearize(ctxt, addr, size, write, false, linear);
  664. }
  665. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  666. struct segmented_address addr,
  667. void *data,
  668. unsigned size)
  669. {
  670. int rc;
  671. ulong linear;
  672. rc = linearize(ctxt, addr, size, false, &linear);
  673. if (rc != X86EMUL_CONTINUE)
  674. return rc;
  675. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  676. }
  677. /*
  678. * Fetch the next byte of the instruction being emulated which is pointed to
  679. * by ctxt->_eip, then increment ctxt->_eip.
  680. *
  681. * Also prefetch the remaining bytes of the instruction without crossing page
  682. * boundary if they are not in fetch_cache yet.
  683. */
  684. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  685. {
  686. struct fetch_cache *fc = &ctxt->fetch;
  687. int rc;
  688. int size, cur_size;
  689. if (ctxt->_eip == fc->end) {
  690. unsigned long linear;
  691. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  692. .ea = ctxt->_eip };
  693. cur_size = fc->end - fc->start;
  694. size = min(15UL - cur_size,
  695. PAGE_SIZE - offset_in_page(ctxt->_eip));
  696. rc = __linearize(ctxt, addr, size, false, true, &linear);
  697. if (unlikely(rc != X86EMUL_CONTINUE))
  698. return rc;
  699. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  700. size, &ctxt->exception);
  701. if (unlikely(rc != X86EMUL_CONTINUE))
  702. return rc;
  703. fc->end += size;
  704. }
  705. *dest = fc->data[ctxt->_eip - fc->start];
  706. ctxt->_eip++;
  707. return X86EMUL_CONTINUE;
  708. }
  709. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  710. void *dest, unsigned size)
  711. {
  712. int rc;
  713. /* x86 instructions are limited to 15 bytes. */
  714. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  715. return X86EMUL_UNHANDLEABLE;
  716. while (size--) {
  717. rc = do_insn_fetch_byte(ctxt, dest++);
  718. if (rc != X86EMUL_CONTINUE)
  719. return rc;
  720. }
  721. return X86EMUL_CONTINUE;
  722. }
  723. /* Fetch next part of the instruction being emulated. */
  724. #define insn_fetch(_type, _ctxt) \
  725. ({ unsigned long _x; \
  726. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  727. if (rc != X86EMUL_CONTINUE) \
  728. goto done; \
  729. (_type)_x; \
  730. })
  731. #define insn_fetch_arr(_arr, _size, _ctxt) \
  732. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  733. if (rc != X86EMUL_CONTINUE) \
  734. goto done; \
  735. })
  736. /*
  737. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  738. * pointer into the block that addresses the relevant register.
  739. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  740. */
  741. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  742. int highbyte_regs)
  743. {
  744. void *p;
  745. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  746. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  747. else
  748. p = reg_rmw(ctxt, modrm_reg);
  749. return p;
  750. }
  751. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  752. struct segmented_address addr,
  753. u16 *size, unsigned long *address, int op_bytes)
  754. {
  755. int rc;
  756. if (op_bytes == 2)
  757. op_bytes = 3;
  758. *address = 0;
  759. rc = segmented_read_std(ctxt, addr, size, 2);
  760. if (rc != X86EMUL_CONTINUE)
  761. return rc;
  762. addr.ea += 2;
  763. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  764. return rc;
  765. }
  766. static int test_cc(unsigned int condition, unsigned int flags)
  767. {
  768. int rc = 0;
  769. switch ((condition & 15) >> 1) {
  770. case 0: /* o */
  771. rc |= (flags & EFLG_OF);
  772. break;
  773. case 1: /* b/c/nae */
  774. rc |= (flags & EFLG_CF);
  775. break;
  776. case 2: /* z/e */
  777. rc |= (flags & EFLG_ZF);
  778. break;
  779. case 3: /* be/na */
  780. rc |= (flags & (EFLG_CF|EFLG_ZF));
  781. break;
  782. case 4: /* s */
  783. rc |= (flags & EFLG_SF);
  784. break;
  785. case 5: /* p/pe */
  786. rc |= (flags & EFLG_PF);
  787. break;
  788. case 7: /* le/ng */
  789. rc |= (flags & EFLG_ZF);
  790. /* fall through */
  791. case 6: /* l/nge */
  792. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  793. break;
  794. }
  795. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  796. return (!!rc ^ (condition & 1));
  797. }
  798. static void fetch_register_operand(struct operand *op)
  799. {
  800. switch (op->bytes) {
  801. case 1:
  802. op->val = *(u8 *)op->addr.reg;
  803. break;
  804. case 2:
  805. op->val = *(u16 *)op->addr.reg;
  806. break;
  807. case 4:
  808. op->val = *(u32 *)op->addr.reg;
  809. break;
  810. case 8:
  811. op->val = *(u64 *)op->addr.reg;
  812. break;
  813. }
  814. }
  815. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  816. {
  817. ctxt->ops->get_fpu(ctxt);
  818. switch (reg) {
  819. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  820. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  821. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  822. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  823. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  824. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  825. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  826. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  827. #ifdef CONFIG_X86_64
  828. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  829. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  830. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  831. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  832. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  833. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  834. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  835. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  836. #endif
  837. default: BUG();
  838. }
  839. ctxt->ops->put_fpu(ctxt);
  840. }
  841. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  842. int reg)
  843. {
  844. ctxt->ops->get_fpu(ctxt);
  845. switch (reg) {
  846. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  847. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  848. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  849. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  850. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  851. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  852. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  853. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  854. #ifdef CONFIG_X86_64
  855. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  856. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  857. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  858. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  859. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  860. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  861. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  862. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  863. #endif
  864. default: BUG();
  865. }
  866. ctxt->ops->put_fpu(ctxt);
  867. }
  868. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  869. {
  870. ctxt->ops->get_fpu(ctxt);
  871. switch (reg) {
  872. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  873. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  874. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  875. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  876. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  877. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  878. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  879. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  880. default: BUG();
  881. }
  882. ctxt->ops->put_fpu(ctxt);
  883. }
  884. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  885. {
  886. ctxt->ops->get_fpu(ctxt);
  887. switch (reg) {
  888. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  889. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  890. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  891. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  892. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  893. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  894. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  895. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  896. default: BUG();
  897. }
  898. ctxt->ops->put_fpu(ctxt);
  899. }
  900. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  901. struct operand *op)
  902. {
  903. unsigned reg = ctxt->modrm_reg;
  904. int highbyte_regs = ctxt->rex_prefix == 0;
  905. if (!(ctxt->d & ModRM))
  906. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  907. if (ctxt->d & Sse) {
  908. op->type = OP_XMM;
  909. op->bytes = 16;
  910. op->addr.xmm = reg;
  911. read_sse_reg(ctxt, &op->vec_val, reg);
  912. return;
  913. }
  914. if (ctxt->d & Mmx) {
  915. reg &= 7;
  916. op->type = OP_MM;
  917. op->bytes = 8;
  918. op->addr.mm = reg;
  919. return;
  920. }
  921. op->type = OP_REG;
  922. if (ctxt->d & ByteOp) {
  923. op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
  924. op->bytes = 1;
  925. } else {
  926. op->addr.reg = decode_register(ctxt, reg, 0);
  927. op->bytes = ctxt->op_bytes;
  928. }
  929. fetch_register_operand(op);
  930. op->orig_val = op->val;
  931. }
  932. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  933. {
  934. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  935. ctxt->modrm_seg = VCPU_SREG_SS;
  936. }
  937. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  938. struct operand *op)
  939. {
  940. u8 sib;
  941. int index_reg = 0, base_reg = 0, scale;
  942. int rc = X86EMUL_CONTINUE;
  943. ulong modrm_ea = 0;
  944. if (ctxt->rex_prefix) {
  945. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  946. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  947. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  948. }
  949. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  950. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  951. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  952. ctxt->modrm_seg = VCPU_SREG_DS;
  953. if (ctxt->modrm_mod == 3) {
  954. op->type = OP_REG;
  955. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  956. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm, ctxt->d & ByteOp);
  957. if (ctxt->d & Sse) {
  958. op->type = OP_XMM;
  959. op->bytes = 16;
  960. op->addr.xmm = ctxt->modrm_rm;
  961. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  962. return rc;
  963. }
  964. if (ctxt->d & Mmx) {
  965. op->type = OP_MM;
  966. op->bytes = 8;
  967. op->addr.xmm = ctxt->modrm_rm & 7;
  968. return rc;
  969. }
  970. fetch_register_operand(op);
  971. return rc;
  972. }
  973. op->type = OP_MEM;
  974. if (ctxt->ad_bytes == 2) {
  975. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  976. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  977. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  978. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  979. /* 16-bit ModR/M decode. */
  980. switch (ctxt->modrm_mod) {
  981. case 0:
  982. if (ctxt->modrm_rm == 6)
  983. modrm_ea += insn_fetch(u16, ctxt);
  984. break;
  985. case 1:
  986. modrm_ea += insn_fetch(s8, ctxt);
  987. break;
  988. case 2:
  989. modrm_ea += insn_fetch(u16, ctxt);
  990. break;
  991. }
  992. switch (ctxt->modrm_rm) {
  993. case 0:
  994. modrm_ea += bx + si;
  995. break;
  996. case 1:
  997. modrm_ea += bx + di;
  998. break;
  999. case 2:
  1000. modrm_ea += bp + si;
  1001. break;
  1002. case 3:
  1003. modrm_ea += bp + di;
  1004. break;
  1005. case 4:
  1006. modrm_ea += si;
  1007. break;
  1008. case 5:
  1009. modrm_ea += di;
  1010. break;
  1011. case 6:
  1012. if (ctxt->modrm_mod != 0)
  1013. modrm_ea += bp;
  1014. break;
  1015. case 7:
  1016. modrm_ea += bx;
  1017. break;
  1018. }
  1019. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1020. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1021. ctxt->modrm_seg = VCPU_SREG_SS;
  1022. modrm_ea = (u16)modrm_ea;
  1023. } else {
  1024. /* 32/64-bit ModR/M decode. */
  1025. if ((ctxt->modrm_rm & 7) == 4) {
  1026. sib = insn_fetch(u8, ctxt);
  1027. index_reg |= (sib >> 3) & 7;
  1028. base_reg |= sib & 7;
  1029. scale = sib >> 6;
  1030. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1031. modrm_ea += insn_fetch(s32, ctxt);
  1032. else {
  1033. modrm_ea += reg_read(ctxt, base_reg);
  1034. adjust_modrm_seg(ctxt, base_reg);
  1035. }
  1036. if (index_reg != 4)
  1037. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1038. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1039. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1040. ctxt->rip_relative = 1;
  1041. } else {
  1042. base_reg = ctxt->modrm_rm;
  1043. modrm_ea += reg_read(ctxt, base_reg);
  1044. adjust_modrm_seg(ctxt, base_reg);
  1045. }
  1046. switch (ctxt->modrm_mod) {
  1047. case 0:
  1048. if (ctxt->modrm_rm == 5)
  1049. modrm_ea += insn_fetch(s32, ctxt);
  1050. break;
  1051. case 1:
  1052. modrm_ea += insn_fetch(s8, ctxt);
  1053. break;
  1054. case 2:
  1055. modrm_ea += insn_fetch(s32, ctxt);
  1056. break;
  1057. }
  1058. }
  1059. op->addr.mem.ea = modrm_ea;
  1060. done:
  1061. return rc;
  1062. }
  1063. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1064. struct operand *op)
  1065. {
  1066. int rc = X86EMUL_CONTINUE;
  1067. op->type = OP_MEM;
  1068. switch (ctxt->ad_bytes) {
  1069. case 2:
  1070. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1071. break;
  1072. case 4:
  1073. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1074. break;
  1075. case 8:
  1076. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1077. break;
  1078. }
  1079. done:
  1080. return rc;
  1081. }
  1082. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1083. {
  1084. long sv = 0, mask;
  1085. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1086. mask = ~(ctxt->dst.bytes * 8 - 1);
  1087. if (ctxt->src.bytes == 2)
  1088. sv = (s16)ctxt->src.val & (s16)mask;
  1089. else if (ctxt->src.bytes == 4)
  1090. sv = (s32)ctxt->src.val & (s32)mask;
  1091. ctxt->dst.addr.mem.ea += (sv >> 3);
  1092. }
  1093. /* only subword offset */
  1094. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1095. }
  1096. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1097. unsigned long addr, void *dest, unsigned size)
  1098. {
  1099. int rc;
  1100. struct read_cache *mc = &ctxt->mem_read;
  1101. if (mc->pos < mc->end)
  1102. goto read_cached;
  1103. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1104. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1105. &ctxt->exception);
  1106. if (rc != X86EMUL_CONTINUE)
  1107. return rc;
  1108. mc->end += size;
  1109. read_cached:
  1110. memcpy(dest, mc->data + mc->pos, size);
  1111. mc->pos += size;
  1112. return X86EMUL_CONTINUE;
  1113. }
  1114. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1115. struct segmented_address addr,
  1116. void *data,
  1117. unsigned size)
  1118. {
  1119. int rc;
  1120. ulong linear;
  1121. rc = linearize(ctxt, addr, size, false, &linear);
  1122. if (rc != X86EMUL_CONTINUE)
  1123. return rc;
  1124. return read_emulated(ctxt, linear, data, size);
  1125. }
  1126. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1127. struct segmented_address addr,
  1128. const void *data,
  1129. unsigned size)
  1130. {
  1131. int rc;
  1132. ulong linear;
  1133. rc = linearize(ctxt, addr, size, true, &linear);
  1134. if (rc != X86EMUL_CONTINUE)
  1135. return rc;
  1136. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1137. &ctxt->exception);
  1138. }
  1139. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1140. struct segmented_address addr,
  1141. const void *orig_data, const void *data,
  1142. unsigned size)
  1143. {
  1144. int rc;
  1145. ulong linear;
  1146. rc = linearize(ctxt, addr, size, true, &linear);
  1147. if (rc != X86EMUL_CONTINUE)
  1148. return rc;
  1149. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1150. size, &ctxt->exception);
  1151. }
  1152. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1153. unsigned int size, unsigned short port,
  1154. void *dest)
  1155. {
  1156. struct read_cache *rc = &ctxt->io_read;
  1157. if (rc->pos == rc->end) { /* refill pio read ahead */
  1158. unsigned int in_page, n;
  1159. unsigned int count = ctxt->rep_prefix ?
  1160. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1161. in_page = (ctxt->eflags & EFLG_DF) ?
  1162. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1163. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1164. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1165. count);
  1166. if (n == 0)
  1167. n = 1;
  1168. rc->pos = rc->end = 0;
  1169. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1170. return 0;
  1171. rc->end = n * size;
  1172. }
  1173. if (ctxt->rep_prefix && !(ctxt->eflags & EFLG_DF)) {
  1174. ctxt->dst.data = rc->data + rc->pos;
  1175. ctxt->dst.type = OP_MEM_STR;
  1176. ctxt->dst.count = (rc->end - rc->pos) / size;
  1177. rc->pos = rc->end;
  1178. } else {
  1179. memcpy(dest, rc->data + rc->pos, size);
  1180. rc->pos += size;
  1181. }
  1182. return 1;
  1183. }
  1184. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1185. u16 index, struct desc_struct *desc)
  1186. {
  1187. struct desc_ptr dt;
  1188. ulong addr;
  1189. ctxt->ops->get_idt(ctxt, &dt);
  1190. if (dt.size < index * 8 + 7)
  1191. return emulate_gp(ctxt, index << 3 | 0x2);
  1192. addr = dt.address + index * 8;
  1193. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1194. &ctxt->exception);
  1195. }
  1196. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1197. u16 selector, struct desc_ptr *dt)
  1198. {
  1199. const struct x86_emulate_ops *ops = ctxt->ops;
  1200. if (selector & 1 << 2) {
  1201. struct desc_struct desc;
  1202. u16 sel;
  1203. memset (dt, 0, sizeof *dt);
  1204. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1205. return;
  1206. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1207. dt->address = get_desc_base(&desc);
  1208. } else
  1209. ops->get_gdt(ctxt, dt);
  1210. }
  1211. /* allowed just for 8 bytes segments */
  1212. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1213. u16 selector, struct desc_struct *desc,
  1214. ulong *desc_addr_p)
  1215. {
  1216. struct desc_ptr dt;
  1217. u16 index = selector >> 3;
  1218. ulong addr;
  1219. get_descriptor_table_ptr(ctxt, selector, &dt);
  1220. if (dt.size < index * 8 + 7)
  1221. return emulate_gp(ctxt, selector & 0xfffc);
  1222. *desc_addr_p = addr = dt.address + index * 8;
  1223. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1224. &ctxt->exception);
  1225. }
  1226. /* allowed just for 8 bytes segments */
  1227. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1228. u16 selector, struct desc_struct *desc)
  1229. {
  1230. struct desc_ptr dt;
  1231. u16 index = selector >> 3;
  1232. ulong addr;
  1233. get_descriptor_table_ptr(ctxt, selector, &dt);
  1234. if (dt.size < index * 8 + 7)
  1235. return emulate_gp(ctxt, selector & 0xfffc);
  1236. addr = dt.address + index * 8;
  1237. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1238. &ctxt->exception);
  1239. }
  1240. /* Does not support long mode */
  1241. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1242. u16 selector, int seg)
  1243. {
  1244. struct desc_struct seg_desc, old_desc;
  1245. u8 dpl, rpl, cpl;
  1246. unsigned err_vec = GP_VECTOR;
  1247. u32 err_code = 0;
  1248. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1249. ulong desc_addr;
  1250. int ret;
  1251. u16 dummy;
  1252. memset(&seg_desc, 0, sizeof seg_desc);
  1253. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1254. || ctxt->mode == X86EMUL_MODE_REAL) {
  1255. /* set real mode segment descriptor */
  1256. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1257. set_desc_base(&seg_desc, selector << 4);
  1258. goto load;
  1259. }
  1260. rpl = selector & 3;
  1261. cpl = ctxt->ops->cpl(ctxt);
  1262. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1263. if ((seg == VCPU_SREG_CS
  1264. || (seg == VCPU_SREG_SS
  1265. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1266. || seg == VCPU_SREG_TR)
  1267. && null_selector)
  1268. goto exception;
  1269. /* TR should be in GDT only */
  1270. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1271. goto exception;
  1272. if (null_selector) /* for NULL selector skip all following checks */
  1273. goto load;
  1274. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1275. if (ret != X86EMUL_CONTINUE)
  1276. return ret;
  1277. err_code = selector & 0xfffc;
  1278. err_vec = GP_VECTOR;
  1279. /* can't load system descriptor into segment selector */
  1280. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1281. goto exception;
  1282. if (!seg_desc.p) {
  1283. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1284. goto exception;
  1285. }
  1286. dpl = seg_desc.dpl;
  1287. switch (seg) {
  1288. case VCPU_SREG_SS:
  1289. /*
  1290. * segment is not a writable data segment or segment
  1291. * selector's RPL != CPL or segment selector's RPL != CPL
  1292. */
  1293. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1294. goto exception;
  1295. break;
  1296. case VCPU_SREG_CS:
  1297. if (!(seg_desc.type & 8))
  1298. goto exception;
  1299. if (seg_desc.type & 4) {
  1300. /* conforming */
  1301. if (dpl > cpl)
  1302. goto exception;
  1303. } else {
  1304. /* nonconforming */
  1305. if (rpl > cpl || dpl != cpl)
  1306. goto exception;
  1307. }
  1308. /* CS(RPL) <- CPL */
  1309. selector = (selector & 0xfffc) | cpl;
  1310. break;
  1311. case VCPU_SREG_TR:
  1312. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1313. goto exception;
  1314. old_desc = seg_desc;
  1315. seg_desc.type |= 2; /* busy */
  1316. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1317. sizeof(seg_desc), &ctxt->exception);
  1318. if (ret != X86EMUL_CONTINUE)
  1319. return ret;
  1320. break;
  1321. case VCPU_SREG_LDTR:
  1322. if (seg_desc.s || seg_desc.type != 2)
  1323. goto exception;
  1324. break;
  1325. default: /* DS, ES, FS, or GS */
  1326. /*
  1327. * segment is not a data or readable code segment or
  1328. * ((segment is a data or nonconforming code segment)
  1329. * and (both RPL and CPL > DPL))
  1330. */
  1331. if ((seg_desc.type & 0xa) == 0x8 ||
  1332. (((seg_desc.type & 0xc) != 0xc) &&
  1333. (rpl > dpl && cpl > dpl)))
  1334. goto exception;
  1335. break;
  1336. }
  1337. if (seg_desc.s) {
  1338. /* mark segment as accessed */
  1339. seg_desc.type |= 1;
  1340. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1341. if (ret != X86EMUL_CONTINUE)
  1342. return ret;
  1343. }
  1344. load:
  1345. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1346. return X86EMUL_CONTINUE;
  1347. exception:
  1348. emulate_exception(ctxt, err_vec, err_code, true);
  1349. return X86EMUL_PROPAGATE_FAULT;
  1350. }
  1351. static void write_register_operand(struct operand *op)
  1352. {
  1353. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1354. switch (op->bytes) {
  1355. case 1:
  1356. *(u8 *)op->addr.reg = (u8)op->val;
  1357. break;
  1358. case 2:
  1359. *(u16 *)op->addr.reg = (u16)op->val;
  1360. break;
  1361. case 4:
  1362. *op->addr.reg = (u32)op->val;
  1363. break; /* 64b: zero-extend */
  1364. case 8:
  1365. *op->addr.reg = op->val;
  1366. break;
  1367. }
  1368. }
  1369. static int writeback(struct x86_emulate_ctxt *ctxt)
  1370. {
  1371. int rc;
  1372. switch (ctxt->dst.type) {
  1373. case OP_REG:
  1374. write_register_operand(&ctxt->dst);
  1375. break;
  1376. case OP_MEM:
  1377. if (ctxt->lock_prefix)
  1378. rc = segmented_cmpxchg(ctxt,
  1379. ctxt->dst.addr.mem,
  1380. &ctxt->dst.orig_val,
  1381. &ctxt->dst.val,
  1382. ctxt->dst.bytes);
  1383. else
  1384. rc = segmented_write(ctxt,
  1385. ctxt->dst.addr.mem,
  1386. &ctxt->dst.val,
  1387. ctxt->dst.bytes);
  1388. if (rc != X86EMUL_CONTINUE)
  1389. return rc;
  1390. break;
  1391. case OP_MEM_STR:
  1392. rc = segmented_write(ctxt,
  1393. ctxt->dst.addr.mem,
  1394. ctxt->dst.data,
  1395. ctxt->dst.bytes * ctxt->dst.count);
  1396. if (rc != X86EMUL_CONTINUE)
  1397. return rc;
  1398. break;
  1399. case OP_XMM:
  1400. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1401. break;
  1402. case OP_MM:
  1403. write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
  1404. break;
  1405. case OP_NONE:
  1406. /* no writeback */
  1407. break;
  1408. default:
  1409. break;
  1410. }
  1411. return X86EMUL_CONTINUE;
  1412. }
  1413. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1414. {
  1415. struct segmented_address addr;
  1416. rsp_increment(ctxt, -bytes);
  1417. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1418. addr.seg = VCPU_SREG_SS;
  1419. return segmented_write(ctxt, addr, data, bytes);
  1420. }
  1421. static int em_push(struct x86_emulate_ctxt *ctxt)
  1422. {
  1423. /* Disable writeback. */
  1424. ctxt->dst.type = OP_NONE;
  1425. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1426. }
  1427. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1428. void *dest, int len)
  1429. {
  1430. int rc;
  1431. struct segmented_address addr;
  1432. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1433. addr.seg = VCPU_SREG_SS;
  1434. rc = segmented_read(ctxt, addr, dest, len);
  1435. if (rc != X86EMUL_CONTINUE)
  1436. return rc;
  1437. rsp_increment(ctxt, len);
  1438. return rc;
  1439. }
  1440. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1441. {
  1442. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1443. }
  1444. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1445. void *dest, int len)
  1446. {
  1447. int rc;
  1448. unsigned long val, change_mask;
  1449. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1450. int cpl = ctxt->ops->cpl(ctxt);
  1451. rc = emulate_pop(ctxt, &val, len);
  1452. if (rc != X86EMUL_CONTINUE)
  1453. return rc;
  1454. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1455. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1456. switch(ctxt->mode) {
  1457. case X86EMUL_MODE_PROT64:
  1458. case X86EMUL_MODE_PROT32:
  1459. case X86EMUL_MODE_PROT16:
  1460. if (cpl == 0)
  1461. change_mask |= EFLG_IOPL;
  1462. if (cpl <= iopl)
  1463. change_mask |= EFLG_IF;
  1464. break;
  1465. case X86EMUL_MODE_VM86:
  1466. if (iopl < 3)
  1467. return emulate_gp(ctxt, 0);
  1468. change_mask |= EFLG_IF;
  1469. break;
  1470. default: /* real mode */
  1471. change_mask |= (EFLG_IOPL | EFLG_IF);
  1472. break;
  1473. }
  1474. *(unsigned long *)dest =
  1475. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1476. return rc;
  1477. }
  1478. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1479. {
  1480. ctxt->dst.type = OP_REG;
  1481. ctxt->dst.addr.reg = &ctxt->eflags;
  1482. ctxt->dst.bytes = ctxt->op_bytes;
  1483. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1484. }
  1485. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1486. {
  1487. int rc;
  1488. unsigned frame_size = ctxt->src.val;
  1489. unsigned nesting_level = ctxt->src2.val & 31;
  1490. ulong rbp;
  1491. if (nesting_level)
  1492. return X86EMUL_UNHANDLEABLE;
  1493. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1494. rc = push(ctxt, &rbp, stack_size(ctxt));
  1495. if (rc != X86EMUL_CONTINUE)
  1496. return rc;
  1497. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1498. stack_mask(ctxt));
  1499. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1500. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1501. stack_mask(ctxt));
  1502. return X86EMUL_CONTINUE;
  1503. }
  1504. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1505. {
  1506. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1507. stack_mask(ctxt));
  1508. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1509. }
  1510. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1511. {
  1512. int seg = ctxt->src2.val;
  1513. ctxt->src.val = get_segment_selector(ctxt, seg);
  1514. return em_push(ctxt);
  1515. }
  1516. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1517. {
  1518. int seg = ctxt->src2.val;
  1519. unsigned long selector;
  1520. int rc;
  1521. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1522. if (rc != X86EMUL_CONTINUE)
  1523. return rc;
  1524. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1525. return rc;
  1526. }
  1527. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1528. {
  1529. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1530. int rc = X86EMUL_CONTINUE;
  1531. int reg = VCPU_REGS_RAX;
  1532. while (reg <= VCPU_REGS_RDI) {
  1533. (reg == VCPU_REGS_RSP) ?
  1534. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1535. rc = em_push(ctxt);
  1536. if (rc != X86EMUL_CONTINUE)
  1537. return rc;
  1538. ++reg;
  1539. }
  1540. return rc;
  1541. }
  1542. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1543. {
  1544. ctxt->src.val = (unsigned long)ctxt->eflags;
  1545. return em_push(ctxt);
  1546. }
  1547. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1548. {
  1549. int rc = X86EMUL_CONTINUE;
  1550. int reg = VCPU_REGS_RDI;
  1551. while (reg >= VCPU_REGS_RAX) {
  1552. if (reg == VCPU_REGS_RSP) {
  1553. rsp_increment(ctxt, ctxt->op_bytes);
  1554. --reg;
  1555. }
  1556. rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
  1557. if (rc != X86EMUL_CONTINUE)
  1558. break;
  1559. --reg;
  1560. }
  1561. return rc;
  1562. }
  1563. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1564. {
  1565. const struct x86_emulate_ops *ops = ctxt->ops;
  1566. int rc;
  1567. struct desc_ptr dt;
  1568. gva_t cs_addr;
  1569. gva_t eip_addr;
  1570. u16 cs, eip;
  1571. /* TODO: Add limit checks */
  1572. ctxt->src.val = ctxt->eflags;
  1573. rc = em_push(ctxt);
  1574. if (rc != X86EMUL_CONTINUE)
  1575. return rc;
  1576. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1577. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1578. rc = em_push(ctxt);
  1579. if (rc != X86EMUL_CONTINUE)
  1580. return rc;
  1581. ctxt->src.val = ctxt->_eip;
  1582. rc = em_push(ctxt);
  1583. if (rc != X86EMUL_CONTINUE)
  1584. return rc;
  1585. ops->get_idt(ctxt, &dt);
  1586. eip_addr = dt.address + (irq << 2);
  1587. cs_addr = dt.address + (irq << 2) + 2;
  1588. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1589. if (rc != X86EMUL_CONTINUE)
  1590. return rc;
  1591. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1592. if (rc != X86EMUL_CONTINUE)
  1593. return rc;
  1594. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1595. if (rc != X86EMUL_CONTINUE)
  1596. return rc;
  1597. ctxt->_eip = eip;
  1598. return rc;
  1599. }
  1600. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1601. {
  1602. int rc;
  1603. invalidate_registers(ctxt);
  1604. rc = __emulate_int_real(ctxt, irq);
  1605. if (rc == X86EMUL_CONTINUE)
  1606. writeback_registers(ctxt);
  1607. return rc;
  1608. }
  1609. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1610. {
  1611. switch(ctxt->mode) {
  1612. case X86EMUL_MODE_REAL:
  1613. return __emulate_int_real(ctxt, irq);
  1614. case X86EMUL_MODE_VM86:
  1615. case X86EMUL_MODE_PROT16:
  1616. case X86EMUL_MODE_PROT32:
  1617. case X86EMUL_MODE_PROT64:
  1618. default:
  1619. /* Protected mode interrupts unimplemented yet */
  1620. return X86EMUL_UNHANDLEABLE;
  1621. }
  1622. }
  1623. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1624. {
  1625. int rc = X86EMUL_CONTINUE;
  1626. unsigned long temp_eip = 0;
  1627. unsigned long temp_eflags = 0;
  1628. unsigned long cs = 0;
  1629. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1630. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1631. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1632. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1633. /* TODO: Add stack limit check */
  1634. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1635. if (rc != X86EMUL_CONTINUE)
  1636. return rc;
  1637. if (temp_eip & ~0xffff)
  1638. return emulate_gp(ctxt, 0);
  1639. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1640. if (rc != X86EMUL_CONTINUE)
  1641. return rc;
  1642. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1643. if (rc != X86EMUL_CONTINUE)
  1644. return rc;
  1645. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1646. if (rc != X86EMUL_CONTINUE)
  1647. return rc;
  1648. ctxt->_eip = temp_eip;
  1649. if (ctxt->op_bytes == 4)
  1650. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1651. else if (ctxt->op_bytes == 2) {
  1652. ctxt->eflags &= ~0xffff;
  1653. ctxt->eflags |= temp_eflags;
  1654. }
  1655. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1656. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1657. return rc;
  1658. }
  1659. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1660. {
  1661. switch(ctxt->mode) {
  1662. case X86EMUL_MODE_REAL:
  1663. return emulate_iret_real(ctxt);
  1664. case X86EMUL_MODE_VM86:
  1665. case X86EMUL_MODE_PROT16:
  1666. case X86EMUL_MODE_PROT32:
  1667. case X86EMUL_MODE_PROT64:
  1668. default:
  1669. /* iret from protected mode unimplemented yet */
  1670. return X86EMUL_UNHANDLEABLE;
  1671. }
  1672. }
  1673. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1674. {
  1675. int rc;
  1676. unsigned short sel;
  1677. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1678. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1679. if (rc != X86EMUL_CONTINUE)
  1680. return rc;
  1681. ctxt->_eip = 0;
  1682. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1683. return X86EMUL_CONTINUE;
  1684. }
  1685. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1686. {
  1687. switch (ctxt->modrm_reg) {
  1688. case 0: /* rol */
  1689. emulate_2op_SrcB(ctxt, "rol");
  1690. break;
  1691. case 1: /* ror */
  1692. emulate_2op_SrcB(ctxt, "ror");
  1693. break;
  1694. case 2: /* rcl */
  1695. emulate_2op_SrcB(ctxt, "rcl");
  1696. break;
  1697. case 3: /* rcr */
  1698. emulate_2op_SrcB(ctxt, "rcr");
  1699. break;
  1700. case 4: /* sal/shl */
  1701. case 6: /* sal/shl */
  1702. emulate_2op_SrcB(ctxt, "sal");
  1703. break;
  1704. case 5: /* shr */
  1705. emulate_2op_SrcB(ctxt, "shr");
  1706. break;
  1707. case 7: /* sar */
  1708. emulate_2op_SrcB(ctxt, "sar");
  1709. break;
  1710. }
  1711. return X86EMUL_CONTINUE;
  1712. }
  1713. static int em_not(struct x86_emulate_ctxt *ctxt)
  1714. {
  1715. ctxt->dst.val = ~ctxt->dst.val;
  1716. return X86EMUL_CONTINUE;
  1717. }
  1718. static int em_neg(struct x86_emulate_ctxt *ctxt)
  1719. {
  1720. emulate_1op(ctxt, "neg");
  1721. return X86EMUL_CONTINUE;
  1722. }
  1723. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1724. {
  1725. u8 ex = 0;
  1726. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1727. return X86EMUL_CONTINUE;
  1728. }
  1729. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1730. {
  1731. u8 ex = 0;
  1732. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1733. return X86EMUL_CONTINUE;
  1734. }
  1735. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1736. {
  1737. u8 de = 0;
  1738. emulate_1op_rax_rdx(ctxt, "div", de);
  1739. if (de)
  1740. return emulate_de(ctxt);
  1741. return X86EMUL_CONTINUE;
  1742. }
  1743. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1744. {
  1745. u8 de = 0;
  1746. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1747. if (de)
  1748. return emulate_de(ctxt);
  1749. return X86EMUL_CONTINUE;
  1750. }
  1751. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1752. {
  1753. int rc = X86EMUL_CONTINUE;
  1754. switch (ctxt->modrm_reg) {
  1755. case 0: /* inc */
  1756. emulate_1op(ctxt, "inc");
  1757. break;
  1758. case 1: /* dec */
  1759. emulate_1op(ctxt, "dec");
  1760. break;
  1761. case 2: /* call near abs */ {
  1762. long int old_eip;
  1763. old_eip = ctxt->_eip;
  1764. ctxt->_eip = ctxt->src.val;
  1765. ctxt->src.val = old_eip;
  1766. rc = em_push(ctxt);
  1767. break;
  1768. }
  1769. case 4: /* jmp abs */
  1770. ctxt->_eip = ctxt->src.val;
  1771. break;
  1772. case 5: /* jmp far */
  1773. rc = em_jmp_far(ctxt);
  1774. break;
  1775. case 6: /* push */
  1776. rc = em_push(ctxt);
  1777. break;
  1778. }
  1779. return rc;
  1780. }
  1781. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1782. {
  1783. u64 old = ctxt->dst.orig_val64;
  1784. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1785. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1786. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1787. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1788. ctxt->eflags &= ~EFLG_ZF;
  1789. } else {
  1790. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1791. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1792. ctxt->eflags |= EFLG_ZF;
  1793. }
  1794. return X86EMUL_CONTINUE;
  1795. }
  1796. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1797. {
  1798. ctxt->dst.type = OP_REG;
  1799. ctxt->dst.addr.reg = &ctxt->_eip;
  1800. ctxt->dst.bytes = ctxt->op_bytes;
  1801. return em_pop(ctxt);
  1802. }
  1803. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1804. {
  1805. int rc;
  1806. unsigned long cs;
  1807. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1808. if (rc != X86EMUL_CONTINUE)
  1809. return rc;
  1810. if (ctxt->op_bytes == 4)
  1811. ctxt->_eip = (u32)ctxt->_eip;
  1812. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1813. if (rc != X86EMUL_CONTINUE)
  1814. return rc;
  1815. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1816. return rc;
  1817. }
  1818. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1819. {
  1820. /* Save real source value, then compare EAX against destination. */
  1821. ctxt->src.orig_val = ctxt->src.val;
  1822. ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
  1823. emulate_2op_SrcV(ctxt, "cmp");
  1824. if (ctxt->eflags & EFLG_ZF) {
  1825. /* Success: write back to memory. */
  1826. ctxt->dst.val = ctxt->src.orig_val;
  1827. } else {
  1828. /* Failure: write the value we saw to EAX. */
  1829. ctxt->dst.type = OP_REG;
  1830. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1831. }
  1832. return X86EMUL_CONTINUE;
  1833. }
  1834. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1835. {
  1836. int seg = ctxt->src2.val;
  1837. unsigned short sel;
  1838. int rc;
  1839. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1840. rc = load_segment_descriptor(ctxt, sel, seg);
  1841. if (rc != X86EMUL_CONTINUE)
  1842. return rc;
  1843. ctxt->dst.val = ctxt->src.val;
  1844. return rc;
  1845. }
  1846. static void
  1847. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1848. struct desc_struct *cs, struct desc_struct *ss)
  1849. {
  1850. cs->l = 0; /* will be adjusted later */
  1851. set_desc_base(cs, 0); /* flat segment */
  1852. cs->g = 1; /* 4kb granularity */
  1853. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1854. cs->type = 0x0b; /* Read, Execute, Accessed */
  1855. cs->s = 1;
  1856. cs->dpl = 0; /* will be adjusted later */
  1857. cs->p = 1;
  1858. cs->d = 1;
  1859. cs->avl = 0;
  1860. set_desc_base(ss, 0); /* flat segment */
  1861. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1862. ss->g = 1; /* 4kb granularity */
  1863. ss->s = 1;
  1864. ss->type = 0x03; /* Read/Write, Accessed */
  1865. ss->d = 1; /* 32bit stack segment */
  1866. ss->dpl = 0;
  1867. ss->p = 1;
  1868. ss->l = 0;
  1869. ss->avl = 0;
  1870. }
  1871. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1872. {
  1873. u32 eax, ebx, ecx, edx;
  1874. eax = ecx = 0;
  1875. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1876. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1877. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1878. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1879. }
  1880. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1881. {
  1882. const struct x86_emulate_ops *ops = ctxt->ops;
  1883. u32 eax, ebx, ecx, edx;
  1884. /*
  1885. * syscall should always be enabled in longmode - so only become
  1886. * vendor specific (cpuid) if other modes are active...
  1887. */
  1888. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1889. return true;
  1890. eax = 0x00000000;
  1891. ecx = 0x00000000;
  1892. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1893. /*
  1894. * Intel ("GenuineIntel")
  1895. * remark: Intel CPUs only support "syscall" in 64bit
  1896. * longmode. Also an 64bit guest with a
  1897. * 32bit compat-app running will #UD !! While this
  1898. * behaviour can be fixed (by emulating) into AMD
  1899. * response - CPUs of AMD can't behave like Intel.
  1900. */
  1901. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  1902. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  1903. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  1904. return false;
  1905. /* AMD ("AuthenticAMD") */
  1906. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  1907. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  1908. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  1909. return true;
  1910. /* AMD ("AMDisbetter!") */
  1911. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  1912. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  1913. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  1914. return true;
  1915. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  1916. return false;
  1917. }
  1918. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1919. {
  1920. const struct x86_emulate_ops *ops = ctxt->ops;
  1921. struct desc_struct cs, ss;
  1922. u64 msr_data;
  1923. u16 cs_sel, ss_sel;
  1924. u64 efer = 0;
  1925. /* syscall is not available in real mode */
  1926. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1927. ctxt->mode == X86EMUL_MODE_VM86)
  1928. return emulate_ud(ctxt);
  1929. if (!(em_syscall_is_enabled(ctxt)))
  1930. return emulate_ud(ctxt);
  1931. ops->get_msr(ctxt, MSR_EFER, &efer);
  1932. setup_syscalls_segments(ctxt, &cs, &ss);
  1933. if (!(efer & EFER_SCE))
  1934. return emulate_ud(ctxt);
  1935. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1936. msr_data >>= 32;
  1937. cs_sel = (u16)(msr_data & 0xfffc);
  1938. ss_sel = (u16)(msr_data + 8);
  1939. if (efer & EFER_LMA) {
  1940. cs.d = 0;
  1941. cs.l = 1;
  1942. }
  1943. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1944. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1945. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  1946. if (efer & EFER_LMA) {
  1947. #ifdef CONFIG_X86_64
  1948. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
  1949. ops->get_msr(ctxt,
  1950. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1951. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1952. ctxt->_eip = msr_data;
  1953. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1954. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1955. #endif
  1956. } else {
  1957. /* legacy mode */
  1958. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1959. ctxt->_eip = (u32)msr_data;
  1960. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1961. }
  1962. return X86EMUL_CONTINUE;
  1963. }
  1964. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1965. {
  1966. const struct x86_emulate_ops *ops = ctxt->ops;
  1967. struct desc_struct cs, ss;
  1968. u64 msr_data;
  1969. u16 cs_sel, ss_sel;
  1970. u64 efer = 0;
  1971. ops->get_msr(ctxt, MSR_EFER, &efer);
  1972. /* inject #GP if in real mode */
  1973. if (ctxt->mode == X86EMUL_MODE_REAL)
  1974. return emulate_gp(ctxt, 0);
  1975. /*
  1976. * Not recognized on AMD in compat mode (but is recognized in legacy
  1977. * mode).
  1978. */
  1979. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  1980. && !vendor_intel(ctxt))
  1981. return emulate_ud(ctxt);
  1982. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1983. * Therefore, we inject an #UD.
  1984. */
  1985. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1986. return emulate_ud(ctxt);
  1987. setup_syscalls_segments(ctxt, &cs, &ss);
  1988. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1989. switch (ctxt->mode) {
  1990. case X86EMUL_MODE_PROT32:
  1991. if ((msr_data & 0xfffc) == 0x0)
  1992. return emulate_gp(ctxt, 0);
  1993. break;
  1994. case X86EMUL_MODE_PROT64:
  1995. if (msr_data == 0x0)
  1996. return emulate_gp(ctxt, 0);
  1997. break;
  1998. default:
  1999. break;
  2000. }
  2001. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  2002. cs_sel = (u16)msr_data;
  2003. cs_sel &= ~SELECTOR_RPL_MASK;
  2004. ss_sel = cs_sel + 8;
  2005. ss_sel &= ~SELECTOR_RPL_MASK;
  2006. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  2007. cs.d = 0;
  2008. cs.l = 1;
  2009. }
  2010. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2011. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2012. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  2013. ctxt->_eip = msr_data;
  2014. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  2015. *reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
  2016. return X86EMUL_CONTINUE;
  2017. }
  2018. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  2019. {
  2020. const struct x86_emulate_ops *ops = ctxt->ops;
  2021. struct desc_struct cs, ss;
  2022. u64 msr_data;
  2023. int usermode;
  2024. u16 cs_sel = 0, ss_sel = 0;
  2025. /* inject #GP if in real mode or Virtual 8086 mode */
  2026. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2027. ctxt->mode == X86EMUL_MODE_VM86)
  2028. return emulate_gp(ctxt, 0);
  2029. setup_syscalls_segments(ctxt, &cs, &ss);
  2030. if ((ctxt->rex_prefix & 0x8) != 0x0)
  2031. usermode = X86EMUL_MODE_PROT64;
  2032. else
  2033. usermode = X86EMUL_MODE_PROT32;
  2034. cs.dpl = 3;
  2035. ss.dpl = 3;
  2036. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2037. switch (usermode) {
  2038. case X86EMUL_MODE_PROT32:
  2039. cs_sel = (u16)(msr_data + 16);
  2040. if ((msr_data & 0xfffc) == 0x0)
  2041. return emulate_gp(ctxt, 0);
  2042. ss_sel = (u16)(msr_data + 24);
  2043. break;
  2044. case X86EMUL_MODE_PROT64:
  2045. cs_sel = (u16)(msr_data + 32);
  2046. if (msr_data == 0x0)
  2047. return emulate_gp(ctxt, 0);
  2048. ss_sel = cs_sel + 8;
  2049. cs.d = 0;
  2050. cs.l = 1;
  2051. break;
  2052. }
  2053. cs_sel |= SELECTOR_RPL_MASK;
  2054. ss_sel |= SELECTOR_RPL_MASK;
  2055. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2056. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2057. ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
  2058. *reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
  2059. return X86EMUL_CONTINUE;
  2060. }
  2061. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2062. {
  2063. int iopl;
  2064. if (ctxt->mode == X86EMUL_MODE_REAL)
  2065. return false;
  2066. if (ctxt->mode == X86EMUL_MODE_VM86)
  2067. return true;
  2068. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  2069. return ctxt->ops->cpl(ctxt) > iopl;
  2070. }
  2071. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2072. u16 port, u16 len)
  2073. {
  2074. const struct x86_emulate_ops *ops = ctxt->ops;
  2075. struct desc_struct tr_seg;
  2076. u32 base3;
  2077. int r;
  2078. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2079. unsigned mask = (1 << len) - 1;
  2080. unsigned long base;
  2081. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2082. if (!tr_seg.p)
  2083. return false;
  2084. if (desc_limit_scaled(&tr_seg) < 103)
  2085. return false;
  2086. base = get_desc_base(&tr_seg);
  2087. #ifdef CONFIG_X86_64
  2088. base |= ((u64)base3) << 32;
  2089. #endif
  2090. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2091. if (r != X86EMUL_CONTINUE)
  2092. return false;
  2093. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2094. return false;
  2095. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2096. if (r != X86EMUL_CONTINUE)
  2097. return false;
  2098. if ((perm >> bit_idx) & mask)
  2099. return false;
  2100. return true;
  2101. }
  2102. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2103. u16 port, u16 len)
  2104. {
  2105. if (ctxt->perm_ok)
  2106. return true;
  2107. if (emulator_bad_iopl(ctxt))
  2108. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2109. return false;
  2110. ctxt->perm_ok = true;
  2111. return true;
  2112. }
  2113. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2114. struct tss_segment_16 *tss)
  2115. {
  2116. tss->ip = ctxt->_eip;
  2117. tss->flag = ctxt->eflags;
  2118. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2119. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2120. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2121. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2122. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2123. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2124. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2125. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2126. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2127. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2128. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2129. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2130. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2131. }
  2132. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2133. struct tss_segment_16 *tss)
  2134. {
  2135. int ret;
  2136. ctxt->_eip = tss->ip;
  2137. ctxt->eflags = tss->flag | 2;
  2138. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2139. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2140. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2141. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2142. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2143. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2144. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2145. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2146. /*
  2147. * SDM says that segment selectors are loaded before segment
  2148. * descriptors
  2149. */
  2150. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2151. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2152. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2153. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2154. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2155. /*
  2156. * Now load segment descriptors. If fault happens at this stage
  2157. * it is handled in a context of new task
  2158. */
  2159. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2160. if (ret != X86EMUL_CONTINUE)
  2161. return ret;
  2162. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2163. if (ret != X86EMUL_CONTINUE)
  2164. return ret;
  2165. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2166. if (ret != X86EMUL_CONTINUE)
  2167. return ret;
  2168. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2169. if (ret != X86EMUL_CONTINUE)
  2170. return ret;
  2171. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2172. if (ret != X86EMUL_CONTINUE)
  2173. return ret;
  2174. return X86EMUL_CONTINUE;
  2175. }
  2176. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2177. u16 tss_selector, u16 old_tss_sel,
  2178. ulong old_tss_base, struct desc_struct *new_desc)
  2179. {
  2180. const struct x86_emulate_ops *ops = ctxt->ops;
  2181. struct tss_segment_16 tss_seg;
  2182. int ret;
  2183. u32 new_tss_base = get_desc_base(new_desc);
  2184. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2185. &ctxt->exception);
  2186. if (ret != X86EMUL_CONTINUE)
  2187. /* FIXME: need to provide precise fault address */
  2188. return ret;
  2189. save_state_to_tss16(ctxt, &tss_seg);
  2190. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2191. &ctxt->exception);
  2192. if (ret != X86EMUL_CONTINUE)
  2193. /* FIXME: need to provide precise fault address */
  2194. return ret;
  2195. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2196. &ctxt->exception);
  2197. if (ret != X86EMUL_CONTINUE)
  2198. /* FIXME: need to provide precise fault address */
  2199. return ret;
  2200. if (old_tss_sel != 0xffff) {
  2201. tss_seg.prev_task_link = old_tss_sel;
  2202. ret = ops->write_std(ctxt, new_tss_base,
  2203. &tss_seg.prev_task_link,
  2204. sizeof tss_seg.prev_task_link,
  2205. &ctxt->exception);
  2206. if (ret != X86EMUL_CONTINUE)
  2207. /* FIXME: need to provide precise fault address */
  2208. return ret;
  2209. }
  2210. return load_state_from_tss16(ctxt, &tss_seg);
  2211. }
  2212. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2213. struct tss_segment_32 *tss)
  2214. {
  2215. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  2216. tss->eip = ctxt->_eip;
  2217. tss->eflags = ctxt->eflags;
  2218. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2219. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2220. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2221. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2222. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2223. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2224. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2225. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2226. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2227. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2228. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2229. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2230. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2231. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2232. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2233. }
  2234. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2235. struct tss_segment_32 *tss)
  2236. {
  2237. int ret;
  2238. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2239. return emulate_gp(ctxt, 0);
  2240. ctxt->_eip = tss->eip;
  2241. ctxt->eflags = tss->eflags | 2;
  2242. /* General purpose registers */
  2243. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2244. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2245. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2246. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2247. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2248. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2249. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2250. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2251. /*
  2252. * SDM says that segment selectors are loaded before segment
  2253. * descriptors
  2254. */
  2255. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2256. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2257. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2258. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2259. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2260. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2261. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2262. /*
  2263. * If we're switching between Protected Mode and VM86, we need to make
  2264. * sure to update the mode before loading the segment descriptors so
  2265. * that the selectors are interpreted correctly.
  2266. *
  2267. * Need to get rflags to the vcpu struct immediately because it
  2268. * influences the CPL which is checked at least when loading the segment
  2269. * descriptors and when pushing an error code to the new kernel stack.
  2270. *
  2271. * TODO Introduce a separate ctxt->ops->set_cpl callback
  2272. */
  2273. if (ctxt->eflags & X86_EFLAGS_VM)
  2274. ctxt->mode = X86EMUL_MODE_VM86;
  2275. else
  2276. ctxt->mode = X86EMUL_MODE_PROT32;
  2277. ctxt->ops->set_rflags(ctxt, ctxt->eflags);
  2278. /*
  2279. * Now load segment descriptors. If fault happenes at this stage
  2280. * it is handled in a context of new task
  2281. */
  2282. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2283. if (ret != X86EMUL_CONTINUE)
  2284. return ret;
  2285. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2286. if (ret != X86EMUL_CONTINUE)
  2287. return ret;
  2288. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2289. if (ret != X86EMUL_CONTINUE)
  2290. return ret;
  2291. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2292. if (ret != X86EMUL_CONTINUE)
  2293. return ret;
  2294. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2295. if (ret != X86EMUL_CONTINUE)
  2296. return ret;
  2297. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2298. if (ret != X86EMUL_CONTINUE)
  2299. return ret;
  2300. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2301. if (ret != X86EMUL_CONTINUE)
  2302. return ret;
  2303. return X86EMUL_CONTINUE;
  2304. }
  2305. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2306. u16 tss_selector, u16 old_tss_sel,
  2307. ulong old_tss_base, struct desc_struct *new_desc)
  2308. {
  2309. const struct x86_emulate_ops *ops = ctxt->ops;
  2310. struct tss_segment_32 tss_seg;
  2311. int ret;
  2312. u32 new_tss_base = get_desc_base(new_desc);
  2313. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2314. &ctxt->exception);
  2315. if (ret != X86EMUL_CONTINUE)
  2316. /* FIXME: need to provide precise fault address */
  2317. return ret;
  2318. save_state_to_tss32(ctxt, &tss_seg);
  2319. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2320. &ctxt->exception);
  2321. if (ret != X86EMUL_CONTINUE)
  2322. /* FIXME: need to provide precise fault address */
  2323. return ret;
  2324. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2325. &ctxt->exception);
  2326. if (ret != X86EMUL_CONTINUE)
  2327. /* FIXME: need to provide precise fault address */
  2328. return ret;
  2329. if (old_tss_sel != 0xffff) {
  2330. tss_seg.prev_task_link = old_tss_sel;
  2331. ret = ops->write_std(ctxt, new_tss_base,
  2332. &tss_seg.prev_task_link,
  2333. sizeof tss_seg.prev_task_link,
  2334. &ctxt->exception);
  2335. if (ret != X86EMUL_CONTINUE)
  2336. /* FIXME: need to provide precise fault address */
  2337. return ret;
  2338. }
  2339. return load_state_from_tss32(ctxt, &tss_seg);
  2340. }
  2341. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2342. u16 tss_selector, int idt_index, int reason,
  2343. bool has_error_code, u32 error_code)
  2344. {
  2345. const struct x86_emulate_ops *ops = ctxt->ops;
  2346. struct desc_struct curr_tss_desc, next_tss_desc;
  2347. int ret;
  2348. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2349. ulong old_tss_base =
  2350. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2351. u32 desc_limit;
  2352. ulong desc_addr;
  2353. /* FIXME: old_tss_base == ~0 ? */
  2354. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2355. if (ret != X86EMUL_CONTINUE)
  2356. return ret;
  2357. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2358. if (ret != X86EMUL_CONTINUE)
  2359. return ret;
  2360. /* FIXME: check that next_tss_desc is tss */
  2361. /*
  2362. * Check privileges. The three cases are task switch caused by...
  2363. *
  2364. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2365. * 2. Exception/IRQ/iret: No check is performed
  2366. * 3. jmp/call to TSS: Check against DPL of the TSS
  2367. */
  2368. if (reason == TASK_SWITCH_GATE) {
  2369. if (idt_index != -1) {
  2370. /* Software interrupts */
  2371. struct desc_struct task_gate_desc;
  2372. int dpl;
  2373. ret = read_interrupt_descriptor(ctxt, idt_index,
  2374. &task_gate_desc);
  2375. if (ret != X86EMUL_CONTINUE)
  2376. return ret;
  2377. dpl = task_gate_desc.dpl;
  2378. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2379. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2380. }
  2381. } else if (reason != TASK_SWITCH_IRET) {
  2382. int dpl = next_tss_desc.dpl;
  2383. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2384. return emulate_gp(ctxt, tss_selector);
  2385. }
  2386. desc_limit = desc_limit_scaled(&next_tss_desc);
  2387. if (!next_tss_desc.p ||
  2388. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2389. desc_limit < 0x2b)) {
  2390. emulate_ts(ctxt, tss_selector & 0xfffc);
  2391. return X86EMUL_PROPAGATE_FAULT;
  2392. }
  2393. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2394. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2395. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2396. }
  2397. if (reason == TASK_SWITCH_IRET)
  2398. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2399. /* set back link to prev task only if NT bit is set in eflags
  2400. note that old_tss_sel is not used after this point */
  2401. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2402. old_tss_sel = 0xffff;
  2403. if (next_tss_desc.type & 8)
  2404. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2405. old_tss_base, &next_tss_desc);
  2406. else
  2407. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2408. old_tss_base, &next_tss_desc);
  2409. if (ret != X86EMUL_CONTINUE)
  2410. return ret;
  2411. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2412. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2413. if (reason != TASK_SWITCH_IRET) {
  2414. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2415. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2416. }
  2417. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2418. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2419. if (has_error_code) {
  2420. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2421. ctxt->lock_prefix = 0;
  2422. ctxt->src.val = (unsigned long) error_code;
  2423. ret = em_push(ctxt);
  2424. }
  2425. return ret;
  2426. }
  2427. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2428. u16 tss_selector, int idt_index, int reason,
  2429. bool has_error_code, u32 error_code)
  2430. {
  2431. int rc;
  2432. invalidate_registers(ctxt);
  2433. ctxt->_eip = ctxt->eip;
  2434. ctxt->dst.type = OP_NONE;
  2435. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2436. has_error_code, error_code);
  2437. if (rc == X86EMUL_CONTINUE) {
  2438. ctxt->eip = ctxt->_eip;
  2439. writeback_registers(ctxt);
  2440. }
  2441. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2442. }
  2443. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2444. struct operand *op)
  2445. {
  2446. int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
  2447. register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
  2448. op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
  2449. }
  2450. static int em_das(struct x86_emulate_ctxt *ctxt)
  2451. {
  2452. u8 al, old_al;
  2453. bool af, cf, old_cf;
  2454. cf = ctxt->eflags & X86_EFLAGS_CF;
  2455. al = ctxt->dst.val;
  2456. old_al = al;
  2457. old_cf = cf;
  2458. cf = false;
  2459. af = ctxt->eflags & X86_EFLAGS_AF;
  2460. if ((al & 0x0f) > 9 || af) {
  2461. al -= 6;
  2462. cf = old_cf | (al >= 250);
  2463. af = true;
  2464. } else {
  2465. af = false;
  2466. }
  2467. if (old_al > 0x99 || old_cf) {
  2468. al -= 0x60;
  2469. cf = true;
  2470. }
  2471. ctxt->dst.val = al;
  2472. /* Set PF, ZF, SF */
  2473. ctxt->src.type = OP_IMM;
  2474. ctxt->src.val = 0;
  2475. ctxt->src.bytes = 1;
  2476. emulate_2op_SrcV(ctxt, "or");
  2477. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2478. if (cf)
  2479. ctxt->eflags |= X86_EFLAGS_CF;
  2480. if (af)
  2481. ctxt->eflags |= X86_EFLAGS_AF;
  2482. return X86EMUL_CONTINUE;
  2483. }
  2484. static int em_call(struct x86_emulate_ctxt *ctxt)
  2485. {
  2486. long rel = ctxt->src.val;
  2487. ctxt->src.val = (unsigned long)ctxt->_eip;
  2488. jmp_rel(ctxt, rel);
  2489. return em_push(ctxt);
  2490. }
  2491. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2492. {
  2493. u16 sel, old_cs;
  2494. ulong old_eip;
  2495. int rc;
  2496. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2497. old_eip = ctxt->_eip;
  2498. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2499. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2500. return X86EMUL_CONTINUE;
  2501. ctxt->_eip = 0;
  2502. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2503. ctxt->src.val = old_cs;
  2504. rc = em_push(ctxt);
  2505. if (rc != X86EMUL_CONTINUE)
  2506. return rc;
  2507. ctxt->src.val = old_eip;
  2508. return em_push(ctxt);
  2509. }
  2510. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2511. {
  2512. int rc;
  2513. ctxt->dst.type = OP_REG;
  2514. ctxt->dst.addr.reg = &ctxt->_eip;
  2515. ctxt->dst.bytes = ctxt->op_bytes;
  2516. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2517. if (rc != X86EMUL_CONTINUE)
  2518. return rc;
  2519. rsp_increment(ctxt, ctxt->src.val);
  2520. return X86EMUL_CONTINUE;
  2521. }
  2522. static int em_add(struct x86_emulate_ctxt *ctxt)
  2523. {
  2524. emulate_2op_SrcV(ctxt, "add");
  2525. return X86EMUL_CONTINUE;
  2526. }
  2527. static int em_or(struct x86_emulate_ctxt *ctxt)
  2528. {
  2529. emulate_2op_SrcV(ctxt, "or");
  2530. return X86EMUL_CONTINUE;
  2531. }
  2532. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2533. {
  2534. emulate_2op_SrcV(ctxt, "adc");
  2535. return X86EMUL_CONTINUE;
  2536. }
  2537. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2538. {
  2539. emulate_2op_SrcV(ctxt, "sbb");
  2540. return X86EMUL_CONTINUE;
  2541. }
  2542. static int em_and(struct x86_emulate_ctxt *ctxt)
  2543. {
  2544. emulate_2op_SrcV(ctxt, "and");
  2545. return X86EMUL_CONTINUE;
  2546. }
  2547. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2548. {
  2549. emulate_2op_SrcV(ctxt, "sub");
  2550. return X86EMUL_CONTINUE;
  2551. }
  2552. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2553. {
  2554. emulate_2op_SrcV(ctxt, "xor");
  2555. return X86EMUL_CONTINUE;
  2556. }
  2557. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2558. {
  2559. emulate_2op_SrcV(ctxt, "cmp");
  2560. /* Disable writeback. */
  2561. ctxt->dst.type = OP_NONE;
  2562. return X86EMUL_CONTINUE;
  2563. }
  2564. static int em_test(struct x86_emulate_ctxt *ctxt)
  2565. {
  2566. emulate_2op_SrcV(ctxt, "test");
  2567. /* Disable writeback. */
  2568. ctxt->dst.type = OP_NONE;
  2569. return X86EMUL_CONTINUE;
  2570. }
  2571. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2572. {
  2573. /* Write back the register source. */
  2574. ctxt->src.val = ctxt->dst.val;
  2575. write_register_operand(&ctxt->src);
  2576. /* Write back the memory destination with implicit LOCK prefix. */
  2577. ctxt->dst.val = ctxt->src.orig_val;
  2578. ctxt->lock_prefix = 1;
  2579. return X86EMUL_CONTINUE;
  2580. }
  2581. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2582. {
  2583. emulate_2op_SrcV_nobyte(ctxt, "imul");
  2584. return X86EMUL_CONTINUE;
  2585. }
  2586. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2587. {
  2588. ctxt->dst.val = ctxt->src2.val;
  2589. return em_imul(ctxt);
  2590. }
  2591. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2592. {
  2593. ctxt->dst.type = OP_REG;
  2594. ctxt->dst.bytes = ctxt->src.bytes;
  2595. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  2596. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2597. return X86EMUL_CONTINUE;
  2598. }
  2599. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2600. {
  2601. u64 tsc = 0;
  2602. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2603. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  2604. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  2605. return X86EMUL_CONTINUE;
  2606. }
  2607. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2608. {
  2609. u64 pmc;
  2610. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  2611. return emulate_gp(ctxt, 0);
  2612. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  2613. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  2614. return X86EMUL_CONTINUE;
  2615. }
  2616. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2617. {
  2618. memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
  2619. return X86EMUL_CONTINUE;
  2620. }
  2621. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2622. {
  2623. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2624. return emulate_gp(ctxt, 0);
  2625. /* Disable writeback. */
  2626. ctxt->dst.type = OP_NONE;
  2627. return X86EMUL_CONTINUE;
  2628. }
  2629. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2630. {
  2631. unsigned long val;
  2632. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2633. val = ctxt->src.val & ~0ULL;
  2634. else
  2635. val = ctxt->src.val & ~0U;
  2636. /* #UD condition is already handled. */
  2637. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2638. return emulate_gp(ctxt, 0);
  2639. /* Disable writeback. */
  2640. ctxt->dst.type = OP_NONE;
  2641. return X86EMUL_CONTINUE;
  2642. }
  2643. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2644. {
  2645. u64 msr_data;
  2646. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  2647. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  2648. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  2649. return emulate_gp(ctxt, 0);
  2650. return X86EMUL_CONTINUE;
  2651. }
  2652. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2653. {
  2654. u64 msr_data;
  2655. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  2656. return emulate_gp(ctxt, 0);
  2657. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  2658. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  2659. return X86EMUL_CONTINUE;
  2660. }
  2661. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2662. {
  2663. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2664. return emulate_ud(ctxt);
  2665. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2666. return X86EMUL_CONTINUE;
  2667. }
  2668. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2669. {
  2670. u16 sel = ctxt->src.val;
  2671. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2672. return emulate_ud(ctxt);
  2673. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2674. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2675. /* Disable writeback. */
  2676. ctxt->dst.type = OP_NONE;
  2677. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2678. }
  2679. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  2680. {
  2681. u16 sel = ctxt->src.val;
  2682. /* Disable writeback. */
  2683. ctxt->dst.type = OP_NONE;
  2684. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  2685. }
  2686. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  2687. {
  2688. u16 sel = ctxt->src.val;
  2689. /* Disable writeback. */
  2690. ctxt->dst.type = OP_NONE;
  2691. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  2692. }
  2693. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2694. {
  2695. int rc;
  2696. ulong linear;
  2697. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2698. if (rc == X86EMUL_CONTINUE)
  2699. ctxt->ops->invlpg(ctxt, linear);
  2700. /* Disable writeback. */
  2701. ctxt->dst.type = OP_NONE;
  2702. return X86EMUL_CONTINUE;
  2703. }
  2704. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2705. {
  2706. ulong cr0;
  2707. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2708. cr0 &= ~X86_CR0_TS;
  2709. ctxt->ops->set_cr(ctxt, 0, cr0);
  2710. return X86EMUL_CONTINUE;
  2711. }
  2712. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2713. {
  2714. int rc;
  2715. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2716. return X86EMUL_UNHANDLEABLE;
  2717. rc = ctxt->ops->fix_hypercall(ctxt);
  2718. if (rc != X86EMUL_CONTINUE)
  2719. return rc;
  2720. /* Let the processor re-execute the fixed hypercall */
  2721. ctxt->_eip = ctxt->eip;
  2722. /* Disable writeback. */
  2723. ctxt->dst.type = OP_NONE;
  2724. return X86EMUL_CONTINUE;
  2725. }
  2726. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  2727. void (*get)(struct x86_emulate_ctxt *ctxt,
  2728. struct desc_ptr *ptr))
  2729. {
  2730. struct desc_ptr desc_ptr;
  2731. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2732. ctxt->op_bytes = 8;
  2733. get(ctxt, &desc_ptr);
  2734. if (ctxt->op_bytes == 2) {
  2735. ctxt->op_bytes = 4;
  2736. desc_ptr.address &= 0x00ffffff;
  2737. }
  2738. /* Disable writeback. */
  2739. ctxt->dst.type = OP_NONE;
  2740. return segmented_write(ctxt, ctxt->dst.addr.mem,
  2741. &desc_ptr, 2 + ctxt->op_bytes);
  2742. }
  2743. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  2744. {
  2745. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  2746. }
  2747. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  2748. {
  2749. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  2750. }
  2751. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2752. {
  2753. struct desc_ptr desc_ptr;
  2754. int rc;
  2755. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2756. ctxt->op_bytes = 8;
  2757. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2758. &desc_ptr.size, &desc_ptr.address,
  2759. ctxt->op_bytes);
  2760. if (rc != X86EMUL_CONTINUE)
  2761. return rc;
  2762. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2763. /* Disable writeback. */
  2764. ctxt->dst.type = OP_NONE;
  2765. return X86EMUL_CONTINUE;
  2766. }
  2767. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2768. {
  2769. int rc;
  2770. rc = ctxt->ops->fix_hypercall(ctxt);
  2771. /* Disable writeback. */
  2772. ctxt->dst.type = OP_NONE;
  2773. return rc;
  2774. }
  2775. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2776. {
  2777. struct desc_ptr desc_ptr;
  2778. int rc;
  2779. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2780. ctxt->op_bytes = 8;
  2781. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2782. &desc_ptr.size, &desc_ptr.address,
  2783. ctxt->op_bytes);
  2784. if (rc != X86EMUL_CONTINUE)
  2785. return rc;
  2786. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2787. /* Disable writeback. */
  2788. ctxt->dst.type = OP_NONE;
  2789. return X86EMUL_CONTINUE;
  2790. }
  2791. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2792. {
  2793. ctxt->dst.bytes = 2;
  2794. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2795. return X86EMUL_CONTINUE;
  2796. }
  2797. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2798. {
  2799. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2800. | (ctxt->src.val & 0x0f));
  2801. ctxt->dst.type = OP_NONE;
  2802. return X86EMUL_CONTINUE;
  2803. }
  2804. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2805. {
  2806. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
  2807. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  2808. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2809. jmp_rel(ctxt, ctxt->src.val);
  2810. return X86EMUL_CONTINUE;
  2811. }
  2812. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2813. {
  2814. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  2815. jmp_rel(ctxt, ctxt->src.val);
  2816. return X86EMUL_CONTINUE;
  2817. }
  2818. static int em_in(struct x86_emulate_ctxt *ctxt)
  2819. {
  2820. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2821. &ctxt->dst.val))
  2822. return X86EMUL_IO_NEEDED;
  2823. return X86EMUL_CONTINUE;
  2824. }
  2825. static int em_out(struct x86_emulate_ctxt *ctxt)
  2826. {
  2827. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2828. &ctxt->src.val, 1);
  2829. /* Disable writeback. */
  2830. ctxt->dst.type = OP_NONE;
  2831. return X86EMUL_CONTINUE;
  2832. }
  2833. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2834. {
  2835. if (emulator_bad_iopl(ctxt))
  2836. return emulate_gp(ctxt, 0);
  2837. ctxt->eflags &= ~X86_EFLAGS_IF;
  2838. return X86EMUL_CONTINUE;
  2839. }
  2840. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2841. {
  2842. if (emulator_bad_iopl(ctxt))
  2843. return emulate_gp(ctxt, 0);
  2844. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2845. ctxt->eflags |= X86_EFLAGS_IF;
  2846. return X86EMUL_CONTINUE;
  2847. }
  2848. static int em_bt(struct x86_emulate_ctxt *ctxt)
  2849. {
  2850. /* Disable writeback. */
  2851. ctxt->dst.type = OP_NONE;
  2852. /* only subword offset */
  2853. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  2854. emulate_2op_SrcV_nobyte(ctxt, "bt");
  2855. return X86EMUL_CONTINUE;
  2856. }
  2857. static int em_bts(struct x86_emulate_ctxt *ctxt)
  2858. {
  2859. emulate_2op_SrcV_nobyte(ctxt, "bts");
  2860. return X86EMUL_CONTINUE;
  2861. }
  2862. static int em_btr(struct x86_emulate_ctxt *ctxt)
  2863. {
  2864. emulate_2op_SrcV_nobyte(ctxt, "btr");
  2865. return X86EMUL_CONTINUE;
  2866. }
  2867. static int em_btc(struct x86_emulate_ctxt *ctxt)
  2868. {
  2869. emulate_2op_SrcV_nobyte(ctxt, "btc");
  2870. return X86EMUL_CONTINUE;
  2871. }
  2872. static int em_bsf(struct x86_emulate_ctxt *ctxt)
  2873. {
  2874. emulate_2op_SrcV_nobyte(ctxt, "bsf");
  2875. return X86EMUL_CONTINUE;
  2876. }
  2877. static int em_bsr(struct x86_emulate_ctxt *ctxt)
  2878. {
  2879. emulate_2op_SrcV_nobyte(ctxt, "bsr");
  2880. return X86EMUL_CONTINUE;
  2881. }
  2882. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  2883. {
  2884. u32 eax, ebx, ecx, edx;
  2885. eax = reg_read(ctxt, VCPU_REGS_RAX);
  2886. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2887. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2888. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  2889. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  2890. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  2891. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  2892. return X86EMUL_CONTINUE;
  2893. }
  2894. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  2895. {
  2896. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  2897. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  2898. return X86EMUL_CONTINUE;
  2899. }
  2900. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  2901. {
  2902. switch (ctxt->op_bytes) {
  2903. #ifdef CONFIG_X86_64
  2904. case 8:
  2905. asm("bswap %0" : "+r"(ctxt->dst.val));
  2906. break;
  2907. #endif
  2908. default:
  2909. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  2910. break;
  2911. }
  2912. return X86EMUL_CONTINUE;
  2913. }
  2914. static bool valid_cr(int nr)
  2915. {
  2916. switch (nr) {
  2917. case 0:
  2918. case 2 ... 4:
  2919. case 8:
  2920. return true;
  2921. default:
  2922. return false;
  2923. }
  2924. }
  2925. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2926. {
  2927. if (!valid_cr(ctxt->modrm_reg))
  2928. return emulate_ud(ctxt);
  2929. return X86EMUL_CONTINUE;
  2930. }
  2931. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2932. {
  2933. u64 new_val = ctxt->src.val64;
  2934. int cr = ctxt->modrm_reg;
  2935. u64 efer = 0;
  2936. static u64 cr_reserved_bits[] = {
  2937. 0xffffffff00000000ULL,
  2938. 0, 0, 0, /* CR3 checked later */
  2939. CR4_RESERVED_BITS,
  2940. 0, 0, 0,
  2941. CR8_RESERVED_BITS,
  2942. };
  2943. if (!valid_cr(cr))
  2944. return emulate_ud(ctxt);
  2945. if (new_val & cr_reserved_bits[cr])
  2946. return emulate_gp(ctxt, 0);
  2947. switch (cr) {
  2948. case 0: {
  2949. u64 cr4;
  2950. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2951. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2952. return emulate_gp(ctxt, 0);
  2953. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2954. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2955. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2956. !(cr4 & X86_CR4_PAE))
  2957. return emulate_gp(ctxt, 0);
  2958. break;
  2959. }
  2960. case 3: {
  2961. u64 rsvd = 0;
  2962. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2963. if (efer & EFER_LMA)
  2964. rsvd = CR3_L_MODE_RESERVED_BITS;
  2965. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2966. rsvd = CR3_PAE_RESERVED_BITS;
  2967. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2968. rsvd = CR3_NONPAE_RESERVED_BITS;
  2969. if (new_val & rsvd)
  2970. return emulate_gp(ctxt, 0);
  2971. break;
  2972. }
  2973. case 4: {
  2974. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2975. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2976. return emulate_gp(ctxt, 0);
  2977. break;
  2978. }
  2979. }
  2980. return X86EMUL_CONTINUE;
  2981. }
  2982. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2983. {
  2984. unsigned long dr7;
  2985. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2986. /* Check if DR7.Global_Enable is set */
  2987. return dr7 & (1 << 13);
  2988. }
  2989. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2990. {
  2991. int dr = ctxt->modrm_reg;
  2992. u64 cr4;
  2993. if (dr > 7)
  2994. return emulate_ud(ctxt);
  2995. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2996. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2997. return emulate_ud(ctxt);
  2998. if (check_dr7_gd(ctxt))
  2999. return emulate_db(ctxt);
  3000. return X86EMUL_CONTINUE;
  3001. }
  3002. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  3003. {
  3004. u64 new_val = ctxt->src.val64;
  3005. int dr = ctxt->modrm_reg;
  3006. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  3007. return emulate_gp(ctxt, 0);
  3008. return check_dr_read(ctxt);
  3009. }
  3010. static int check_svme(struct x86_emulate_ctxt *ctxt)
  3011. {
  3012. u64 efer;
  3013. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3014. if (!(efer & EFER_SVME))
  3015. return emulate_ud(ctxt);
  3016. return X86EMUL_CONTINUE;
  3017. }
  3018. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  3019. {
  3020. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  3021. /* Valid physical address? */
  3022. if (rax & 0xffff000000000000ULL)
  3023. return emulate_gp(ctxt, 0);
  3024. return check_svme(ctxt);
  3025. }
  3026. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  3027. {
  3028. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3029. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  3030. return emulate_ud(ctxt);
  3031. return X86EMUL_CONTINUE;
  3032. }
  3033. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  3034. {
  3035. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3036. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  3037. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  3038. (rcx > 3))
  3039. return emulate_gp(ctxt, 0);
  3040. return X86EMUL_CONTINUE;
  3041. }
  3042. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  3043. {
  3044. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  3045. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  3046. return emulate_gp(ctxt, 0);
  3047. return X86EMUL_CONTINUE;
  3048. }
  3049. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  3050. {
  3051. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3052. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3053. return emulate_gp(ctxt, 0);
  3054. return X86EMUL_CONTINUE;
  3055. }
  3056. #define D(_y) { .flags = (_y) }
  3057. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  3058. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  3059. .check_perm = (_p) }
  3060. #define N D(0)
  3061. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3062. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3063. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3064. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3065. #define II(_f, _e, _i) \
  3066. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  3067. #define IIP(_f, _e, _i, _p) \
  3068. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  3069. .check_perm = (_p) }
  3070. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3071. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3072. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3073. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3074. #define I2bvIP(_f, _e, _i, _p) \
  3075. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3076. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3077. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3078. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3079. static const struct opcode group7_rm1[] = {
  3080. DI(SrcNone | Priv, monitor),
  3081. DI(SrcNone | Priv, mwait),
  3082. N, N, N, N, N, N,
  3083. };
  3084. static const struct opcode group7_rm3[] = {
  3085. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3086. II(SrcNone | Prot | VendorSpecific, em_vmmcall, vmmcall),
  3087. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3088. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3089. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3090. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3091. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3092. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3093. };
  3094. static const struct opcode group7_rm7[] = {
  3095. N,
  3096. DIP(SrcNone, rdtscp, check_rdtsc),
  3097. N, N, N, N, N, N,
  3098. };
  3099. static const struct opcode group1[] = {
  3100. I(Lock, em_add),
  3101. I(Lock | PageTable, em_or),
  3102. I(Lock, em_adc),
  3103. I(Lock, em_sbb),
  3104. I(Lock | PageTable, em_and),
  3105. I(Lock, em_sub),
  3106. I(Lock, em_xor),
  3107. I(0, em_cmp),
  3108. };
  3109. static const struct opcode group1A[] = {
  3110. I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  3111. };
  3112. static const struct opcode group3[] = {
  3113. I(DstMem | SrcImm, em_test),
  3114. I(DstMem | SrcImm, em_test),
  3115. I(DstMem | SrcNone | Lock, em_not),
  3116. I(DstMem | SrcNone | Lock, em_neg),
  3117. I(SrcMem, em_mul_ex),
  3118. I(SrcMem, em_imul_ex),
  3119. I(SrcMem, em_div_ex),
  3120. I(SrcMem, em_idiv_ex),
  3121. };
  3122. static const struct opcode group4[] = {
  3123. I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
  3124. I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
  3125. N, N, N, N, N, N,
  3126. };
  3127. static const struct opcode group5[] = {
  3128. I(DstMem | SrcNone | Lock, em_grp45),
  3129. I(DstMem | SrcNone | Lock, em_grp45),
  3130. I(SrcMem | Stack, em_grp45),
  3131. I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
  3132. I(SrcMem | Stack, em_grp45),
  3133. I(SrcMemFAddr | ImplicitOps, em_grp45),
  3134. I(SrcMem | Stack, em_grp45), N,
  3135. };
  3136. static const struct opcode group6[] = {
  3137. DI(Prot, sldt),
  3138. DI(Prot, str),
  3139. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3140. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3141. N, N, N, N,
  3142. };
  3143. static const struct group_dual group7 = { {
  3144. II(Mov | DstMem | Priv, em_sgdt, sgdt),
  3145. II(Mov | DstMem | Priv, em_sidt, sidt),
  3146. II(SrcMem | Priv, em_lgdt, lgdt),
  3147. II(SrcMem | Priv, em_lidt, lidt),
  3148. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3149. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3150. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3151. }, {
  3152. I(SrcNone | Priv | VendorSpecific, em_vmcall),
  3153. EXT(0, group7_rm1),
  3154. N, EXT(0, group7_rm3),
  3155. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3156. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3157. EXT(0, group7_rm7),
  3158. } };
  3159. static const struct opcode group8[] = {
  3160. N, N, N, N,
  3161. I(DstMem | SrcImmByte, em_bt),
  3162. I(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3163. I(DstMem | SrcImmByte | Lock, em_btr),
  3164. I(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3165. };
  3166. static const struct group_dual group9 = { {
  3167. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3168. }, {
  3169. N, N, N, N, N, N, N, N,
  3170. } };
  3171. static const struct opcode group11[] = {
  3172. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3173. X7(D(Undefined)),
  3174. };
  3175. static const struct gprefix pfx_0f_6f_0f_7f = {
  3176. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3177. };
  3178. static const struct gprefix pfx_vmovntpx = {
  3179. I(0, em_mov), N, N, N,
  3180. };
  3181. static const struct opcode opcode_table[256] = {
  3182. /* 0x00 - 0x07 */
  3183. I6ALU(Lock, em_add),
  3184. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3185. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3186. /* 0x08 - 0x0F */
  3187. I6ALU(Lock | PageTable, em_or),
  3188. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3189. N,
  3190. /* 0x10 - 0x17 */
  3191. I6ALU(Lock, em_adc),
  3192. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3193. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3194. /* 0x18 - 0x1F */
  3195. I6ALU(Lock, em_sbb),
  3196. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3197. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3198. /* 0x20 - 0x27 */
  3199. I6ALU(Lock | PageTable, em_and), N, N,
  3200. /* 0x28 - 0x2F */
  3201. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3202. /* 0x30 - 0x37 */
  3203. I6ALU(Lock, em_xor), N, N,
  3204. /* 0x38 - 0x3F */
  3205. I6ALU(0, em_cmp), N, N,
  3206. /* 0x40 - 0x4F */
  3207. X16(D(DstReg)),
  3208. /* 0x50 - 0x57 */
  3209. X8(I(SrcReg | Stack, em_push)),
  3210. /* 0x58 - 0x5F */
  3211. X8(I(DstReg | Stack, em_pop)),
  3212. /* 0x60 - 0x67 */
  3213. I(ImplicitOps | Stack | No64, em_pusha),
  3214. I(ImplicitOps | Stack | No64, em_popa),
  3215. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  3216. N, N, N, N,
  3217. /* 0x68 - 0x6F */
  3218. I(SrcImm | Mov | Stack, em_push),
  3219. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3220. I(SrcImmByte | Mov | Stack, em_push),
  3221. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3222. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3223. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3224. /* 0x70 - 0x7F */
  3225. X16(D(SrcImmByte)),
  3226. /* 0x80 - 0x87 */
  3227. G(ByteOp | DstMem | SrcImm, group1),
  3228. G(DstMem | SrcImm, group1),
  3229. G(ByteOp | DstMem | SrcImm | No64, group1),
  3230. G(DstMem | SrcImmByte, group1),
  3231. I2bv(DstMem | SrcReg | ModRM, em_test),
  3232. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3233. /* 0x88 - 0x8F */
  3234. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3235. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3236. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3237. D(ModRM | SrcMem | NoAccess | DstReg),
  3238. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3239. G(0, group1A),
  3240. /* 0x90 - 0x97 */
  3241. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3242. /* 0x98 - 0x9F */
  3243. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3244. I(SrcImmFAddr | No64, em_call_far), N,
  3245. II(ImplicitOps | Stack, em_pushf, pushf),
  3246. II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
  3247. /* 0xA0 - 0xA7 */
  3248. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3249. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3250. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3251. I2bv(SrcSI | DstDI | String, em_cmp),
  3252. /* 0xA8 - 0xAF */
  3253. I2bv(DstAcc | SrcImm, em_test),
  3254. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3255. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3256. I2bv(SrcAcc | DstDI | String, em_cmp),
  3257. /* 0xB0 - 0xB7 */
  3258. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3259. /* 0xB8 - 0xBF */
  3260. X8(I(DstReg | SrcImm | Mov, em_mov)),
  3261. /* 0xC0 - 0xC7 */
  3262. D2bv(DstMem | SrcImmByte | ModRM),
  3263. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  3264. I(ImplicitOps | Stack, em_ret),
  3265. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3266. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3267. G(ByteOp, group11), G(0, group11),
  3268. /* 0xC8 - 0xCF */
  3269. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3270. N, I(ImplicitOps | Stack, em_ret_far),
  3271. D(ImplicitOps), DI(SrcImmByte, intn),
  3272. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3273. /* 0xD0 - 0xD7 */
  3274. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  3275. N, N, N, N,
  3276. /* 0xD8 - 0xDF */
  3277. N, N, N, N, N, N, N, N,
  3278. /* 0xE0 - 0xE7 */
  3279. X3(I(SrcImmByte, em_loop)),
  3280. I(SrcImmByte, em_jcxz),
  3281. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3282. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3283. /* 0xE8 - 0xEF */
  3284. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3285. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3286. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3287. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3288. /* 0xF0 - 0xF7 */
  3289. N, DI(ImplicitOps, icebp), N, N,
  3290. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3291. G(ByteOp, group3), G(0, group3),
  3292. /* 0xF8 - 0xFF */
  3293. D(ImplicitOps), D(ImplicitOps),
  3294. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3295. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3296. };
  3297. static const struct opcode twobyte_table[256] = {
  3298. /* 0x00 - 0x0F */
  3299. G(0, group6), GD(0, &group7), N, N,
  3300. N, I(ImplicitOps | VendorSpecific, em_syscall),
  3301. II(ImplicitOps | Priv, em_clts, clts), N,
  3302. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3303. N, D(ImplicitOps | ModRM), N, N,
  3304. /* 0x10 - 0x1F */
  3305. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  3306. /* 0x20 - 0x2F */
  3307. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  3308. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  3309. IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
  3310. IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
  3311. N, N, N, N,
  3312. N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
  3313. N, N, N, N,
  3314. /* 0x30 - 0x3F */
  3315. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3316. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3317. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3318. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3319. I(ImplicitOps | VendorSpecific, em_sysenter),
  3320. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  3321. N, N,
  3322. N, N, N, N, N, N, N, N,
  3323. /* 0x40 - 0x4F */
  3324. X16(D(DstReg | SrcMem | ModRM | Mov)),
  3325. /* 0x50 - 0x5F */
  3326. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3327. /* 0x60 - 0x6F */
  3328. N, N, N, N,
  3329. N, N, N, N,
  3330. N, N, N, N,
  3331. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3332. /* 0x70 - 0x7F */
  3333. N, N, N, N,
  3334. N, N, N, N,
  3335. N, N, N, N,
  3336. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3337. /* 0x80 - 0x8F */
  3338. X16(D(SrcImm)),
  3339. /* 0x90 - 0x9F */
  3340. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3341. /* 0xA0 - 0xA7 */
  3342. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3343. II(ImplicitOps, em_cpuid, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
  3344. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3345. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  3346. /* 0xA8 - 0xAF */
  3347. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3348. DI(ImplicitOps, rsm),
  3349. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3350. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3351. D(DstMem | SrcReg | Src2CL | ModRM),
  3352. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  3353. /* 0xB0 - 0xB7 */
  3354. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3355. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3356. I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3357. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3358. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3359. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3360. /* 0xB8 - 0xBF */
  3361. N, N,
  3362. G(BitOp, group8),
  3363. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3364. I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
  3365. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3366. /* 0xC0 - 0xC7 */
  3367. D2bv(DstMem | SrcReg | ModRM | Lock),
  3368. N, D(DstMem | SrcReg | ModRM | Mov),
  3369. N, N, N, GD(0, &group9),
  3370. /* 0xC8 - 0xCF */
  3371. X8(I(DstReg, em_bswap)),
  3372. /* 0xD0 - 0xDF */
  3373. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3374. /* 0xE0 - 0xEF */
  3375. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3376. /* 0xF0 - 0xFF */
  3377. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3378. };
  3379. #undef D
  3380. #undef N
  3381. #undef G
  3382. #undef GD
  3383. #undef I
  3384. #undef GP
  3385. #undef EXT
  3386. #undef D2bv
  3387. #undef D2bvIP
  3388. #undef I2bv
  3389. #undef I2bvIP
  3390. #undef I6ALU
  3391. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3392. {
  3393. unsigned size;
  3394. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3395. if (size == 8)
  3396. size = 4;
  3397. return size;
  3398. }
  3399. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3400. unsigned size, bool sign_extension)
  3401. {
  3402. int rc = X86EMUL_CONTINUE;
  3403. op->type = OP_IMM;
  3404. op->bytes = size;
  3405. op->addr.mem.ea = ctxt->_eip;
  3406. /* NB. Immediates are sign-extended as necessary. */
  3407. switch (op->bytes) {
  3408. case 1:
  3409. op->val = insn_fetch(s8, ctxt);
  3410. break;
  3411. case 2:
  3412. op->val = insn_fetch(s16, ctxt);
  3413. break;
  3414. case 4:
  3415. op->val = insn_fetch(s32, ctxt);
  3416. break;
  3417. }
  3418. if (!sign_extension) {
  3419. switch (op->bytes) {
  3420. case 1:
  3421. op->val &= 0xff;
  3422. break;
  3423. case 2:
  3424. op->val &= 0xffff;
  3425. break;
  3426. case 4:
  3427. op->val &= 0xffffffff;
  3428. break;
  3429. }
  3430. }
  3431. done:
  3432. return rc;
  3433. }
  3434. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3435. unsigned d)
  3436. {
  3437. int rc = X86EMUL_CONTINUE;
  3438. switch (d) {
  3439. case OpReg:
  3440. decode_register_operand(ctxt, op);
  3441. break;
  3442. case OpImmUByte:
  3443. rc = decode_imm(ctxt, op, 1, false);
  3444. break;
  3445. case OpMem:
  3446. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3447. mem_common:
  3448. *op = ctxt->memop;
  3449. ctxt->memopp = op;
  3450. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  3451. fetch_bit_operand(ctxt);
  3452. op->orig_val = op->val;
  3453. break;
  3454. case OpMem64:
  3455. ctxt->memop.bytes = 8;
  3456. goto mem_common;
  3457. case OpAcc:
  3458. op->type = OP_REG;
  3459. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3460. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3461. fetch_register_operand(op);
  3462. op->orig_val = op->val;
  3463. break;
  3464. case OpDI:
  3465. op->type = OP_MEM;
  3466. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3467. op->addr.mem.ea =
  3468. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
  3469. op->addr.mem.seg = VCPU_SREG_ES;
  3470. op->val = 0;
  3471. op->count = 1;
  3472. break;
  3473. case OpDX:
  3474. op->type = OP_REG;
  3475. op->bytes = 2;
  3476. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3477. fetch_register_operand(op);
  3478. break;
  3479. case OpCL:
  3480. op->bytes = 1;
  3481. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  3482. break;
  3483. case OpImmByte:
  3484. rc = decode_imm(ctxt, op, 1, true);
  3485. break;
  3486. case OpOne:
  3487. op->bytes = 1;
  3488. op->val = 1;
  3489. break;
  3490. case OpImm:
  3491. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3492. break;
  3493. case OpMem8:
  3494. ctxt->memop.bytes = 1;
  3495. goto mem_common;
  3496. case OpMem16:
  3497. ctxt->memop.bytes = 2;
  3498. goto mem_common;
  3499. case OpMem32:
  3500. ctxt->memop.bytes = 4;
  3501. goto mem_common;
  3502. case OpImmU16:
  3503. rc = decode_imm(ctxt, op, 2, false);
  3504. break;
  3505. case OpImmU:
  3506. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3507. break;
  3508. case OpSI:
  3509. op->type = OP_MEM;
  3510. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3511. op->addr.mem.ea =
  3512. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
  3513. op->addr.mem.seg = seg_override(ctxt);
  3514. op->val = 0;
  3515. op->count = 1;
  3516. break;
  3517. case OpImmFAddr:
  3518. op->type = OP_IMM;
  3519. op->addr.mem.ea = ctxt->_eip;
  3520. op->bytes = ctxt->op_bytes + 2;
  3521. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3522. break;
  3523. case OpMemFAddr:
  3524. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3525. goto mem_common;
  3526. case OpES:
  3527. op->val = VCPU_SREG_ES;
  3528. break;
  3529. case OpCS:
  3530. op->val = VCPU_SREG_CS;
  3531. break;
  3532. case OpSS:
  3533. op->val = VCPU_SREG_SS;
  3534. break;
  3535. case OpDS:
  3536. op->val = VCPU_SREG_DS;
  3537. break;
  3538. case OpFS:
  3539. op->val = VCPU_SREG_FS;
  3540. break;
  3541. case OpGS:
  3542. op->val = VCPU_SREG_GS;
  3543. break;
  3544. case OpImplicit:
  3545. /* Special instructions do their own operand decoding. */
  3546. default:
  3547. op->type = OP_NONE; /* Disable writeback. */
  3548. break;
  3549. }
  3550. done:
  3551. return rc;
  3552. }
  3553. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3554. {
  3555. int rc = X86EMUL_CONTINUE;
  3556. int mode = ctxt->mode;
  3557. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3558. bool op_prefix = false;
  3559. struct opcode opcode;
  3560. ctxt->memop.type = OP_NONE;
  3561. ctxt->memopp = NULL;
  3562. ctxt->_eip = ctxt->eip;
  3563. ctxt->fetch.start = ctxt->_eip;
  3564. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3565. if (insn_len > 0)
  3566. memcpy(ctxt->fetch.data, insn, insn_len);
  3567. switch (mode) {
  3568. case X86EMUL_MODE_REAL:
  3569. case X86EMUL_MODE_VM86:
  3570. case X86EMUL_MODE_PROT16:
  3571. def_op_bytes = def_ad_bytes = 2;
  3572. break;
  3573. case X86EMUL_MODE_PROT32:
  3574. def_op_bytes = def_ad_bytes = 4;
  3575. break;
  3576. #ifdef CONFIG_X86_64
  3577. case X86EMUL_MODE_PROT64:
  3578. def_op_bytes = 4;
  3579. def_ad_bytes = 8;
  3580. break;
  3581. #endif
  3582. default:
  3583. return EMULATION_FAILED;
  3584. }
  3585. ctxt->op_bytes = def_op_bytes;
  3586. ctxt->ad_bytes = def_ad_bytes;
  3587. /* Legacy prefixes. */
  3588. for (;;) {
  3589. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3590. case 0x66: /* operand-size override */
  3591. op_prefix = true;
  3592. /* switch between 2/4 bytes */
  3593. ctxt->op_bytes = def_op_bytes ^ 6;
  3594. break;
  3595. case 0x67: /* address-size override */
  3596. if (mode == X86EMUL_MODE_PROT64)
  3597. /* switch between 4/8 bytes */
  3598. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3599. else
  3600. /* switch between 2/4 bytes */
  3601. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3602. break;
  3603. case 0x26: /* ES override */
  3604. case 0x2e: /* CS override */
  3605. case 0x36: /* SS override */
  3606. case 0x3e: /* DS override */
  3607. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3608. break;
  3609. case 0x64: /* FS override */
  3610. case 0x65: /* GS override */
  3611. set_seg_override(ctxt, ctxt->b & 7);
  3612. break;
  3613. case 0x40 ... 0x4f: /* REX */
  3614. if (mode != X86EMUL_MODE_PROT64)
  3615. goto done_prefixes;
  3616. ctxt->rex_prefix = ctxt->b;
  3617. continue;
  3618. case 0xf0: /* LOCK */
  3619. ctxt->lock_prefix = 1;
  3620. break;
  3621. case 0xf2: /* REPNE/REPNZ */
  3622. case 0xf3: /* REP/REPE/REPZ */
  3623. ctxt->rep_prefix = ctxt->b;
  3624. break;
  3625. default:
  3626. goto done_prefixes;
  3627. }
  3628. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3629. ctxt->rex_prefix = 0;
  3630. }
  3631. done_prefixes:
  3632. /* REX prefix. */
  3633. if (ctxt->rex_prefix & 8)
  3634. ctxt->op_bytes = 8; /* REX.W */
  3635. /* Opcode byte(s). */
  3636. opcode = opcode_table[ctxt->b];
  3637. /* Two-byte opcode? */
  3638. if (ctxt->b == 0x0f) {
  3639. ctxt->twobyte = 1;
  3640. ctxt->b = insn_fetch(u8, ctxt);
  3641. opcode = twobyte_table[ctxt->b];
  3642. }
  3643. ctxt->d = opcode.flags;
  3644. if (ctxt->d & ModRM)
  3645. ctxt->modrm = insn_fetch(u8, ctxt);
  3646. while (ctxt->d & GroupMask) {
  3647. switch (ctxt->d & GroupMask) {
  3648. case Group:
  3649. goffset = (ctxt->modrm >> 3) & 7;
  3650. opcode = opcode.u.group[goffset];
  3651. break;
  3652. case GroupDual:
  3653. goffset = (ctxt->modrm >> 3) & 7;
  3654. if ((ctxt->modrm >> 6) == 3)
  3655. opcode = opcode.u.gdual->mod3[goffset];
  3656. else
  3657. opcode = opcode.u.gdual->mod012[goffset];
  3658. break;
  3659. case RMExt:
  3660. goffset = ctxt->modrm & 7;
  3661. opcode = opcode.u.group[goffset];
  3662. break;
  3663. case Prefix:
  3664. if (ctxt->rep_prefix && op_prefix)
  3665. return EMULATION_FAILED;
  3666. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3667. switch (simd_prefix) {
  3668. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3669. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3670. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3671. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3672. }
  3673. break;
  3674. default:
  3675. return EMULATION_FAILED;
  3676. }
  3677. ctxt->d &= ~(u64)GroupMask;
  3678. ctxt->d |= opcode.flags;
  3679. }
  3680. ctxt->execute = opcode.u.execute;
  3681. ctxt->check_perm = opcode.check_perm;
  3682. ctxt->intercept = opcode.intercept;
  3683. /* Unrecognised? */
  3684. if (ctxt->d == 0 || (ctxt->d & Undefined))
  3685. return EMULATION_FAILED;
  3686. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3687. return EMULATION_FAILED;
  3688. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3689. ctxt->op_bytes = 8;
  3690. if (ctxt->d & Op3264) {
  3691. if (mode == X86EMUL_MODE_PROT64)
  3692. ctxt->op_bytes = 8;
  3693. else
  3694. ctxt->op_bytes = 4;
  3695. }
  3696. if (ctxt->d & Sse)
  3697. ctxt->op_bytes = 16;
  3698. else if (ctxt->d & Mmx)
  3699. ctxt->op_bytes = 8;
  3700. /* ModRM and SIB bytes. */
  3701. if (ctxt->d & ModRM) {
  3702. rc = decode_modrm(ctxt, &ctxt->memop);
  3703. if (!ctxt->has_seg_override)
  3704. set_seg_override(ctxt, ctxt->modrm_seg);
  3705. } else if (ctxt->d & MemAbs)
  3706. rc = decode_abs(ctxt, &ctxt->memop);
  3707. if (rc != X86EMUL_CONTINUE)
  3708. goto done;
  3709. if (!ctxt->has_seg_override)
  3710. set_seg_override(ctxt, VCPU_SREG_DS);
  3711. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3712. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3713. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3714. /*
  3715. * Decode and fetch the source operand: register, memory
  3716. * or immediate.
  3717. */
  3718. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3719. if (rc != X86EMUL_CONTINUE)
  3720. goto done;
  3721. /*
  3722. * Decode and fetch the second source operand: register, memory
  3723. * or immediate.
  3724. */
  3725. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3726. if (rc != X86EMUL_CONTINUE)
  3727. goto done;
  3728. /* Decode and fetch the destination operand: register or memory. */
  3729. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3730. done:
  3731. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3732. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3733. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3734. }
  3735. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3736. {
  3737. return ctxt->d & PageTable;
  3738. }
  3739. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3740. {
  3741. /* The second termination condition only applies for REPE
  3742. * and REPNE. Test if the repeat string operation prefix is
  3743. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3744. * corresponding termination condition according to:
  3745. * - if REPE/REPZ and ZF = 0 then done
  3746. * - if REPNE/REPNZ and ZF = 1 then done
  3747. */
  3748. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3749. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3750. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3751. ((ctxt->eflags & EFLG_ZF) == 0))
  3752. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3753. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3754. return true;
  3755. return false;
  3756. }
  3757. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  3758. {
  3759. bool fault = false;
  3760. ctxt->ops->get_fpu(ctxt);
  3761. asm volatile("1: fwait \n\t"
  3762. "2: \n\t"
  3763. ".pushsection .fixup,\"ax\" \n\t"
  3764. "3: \n\t"
  3765. "movb $1, %[fault] \n\t"
  3766. "jmp 2b \n\t"
  3767. ".popsection \n\t"
  3768. _ASM_EXTABLE(1b, 3b)
  3769. : [fault]"+qm"(fault));
  3770. ctxt->ops->put_fpu(ctxt);
  3771. if (unlikely(fault))
  3772. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  3773. return X86EMUL_CONTINUE;
  3774. }
  3775. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  3776. struct operand *op)
  3777. {
  3778. if (op->type == OP_MM)
  3779. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  3780. }
  3781. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3782. {
  3783. const struct x86_emulate_ops *ops = ctxt->ops;
  3784. int rc = X86EMUL_CONTINUE;
  3785. int saved_dst_type = ctxt->dst.type;
  3786. ctxt->mem_read.pos = 0;
  3787. if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
  3788. rc = emulate_ud(ctxt);
  3789. goto done;
  3790. }
  3791. /* LOCK prefix is allowed only with some instructions */
  3792. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3793. rc = emulate_ud(ctxt);
  3794. goto done;
  3795. }
  3796. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3797. rc = emulate_ud(ctxt);
  3798. goto done;
  3799. }
  3800. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  3801. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3802. rc = emulate_ud(ctxt);
  3803. goto done;
  3804. }
  3805. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3806. rc = emulate_nm(ctxt);
  3807. goto done;
  3808. }
  3809. if (ctxt->d & Mmx) {
  3810. rc = flush_pending_x87_faults(ctxt);
  3811. if (rc != X86EMUL_CONTINUE)
  3812. goto done;
  3813. /*
  3814. * Now that we know the fpu is exception safe, we can fetch
  3815. * operands from it.
  3816. */
  3817. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  3818. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  3819. if (!(ctxt->d & Mov))
  3820. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  3821. }
  3822. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3823. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3824. X86_ICPT_PRE_EXCEPT);
  3825. if (rc != X86EMUL_CONTINUE)
  3826. goto done;
  3827. }
  3828. /* Privileged instruction can be executed only in CPL=0 */
  3829. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3830. rc = emulate_gp(ctxt, 0);
  3831. goto done;
  3832. }
  3833. /* Instruction can only be executed in protected mode */
  3834. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  3835. rc = emulate_ud(ctxt);
  3836. goto done;
  3837. }
  3838. /* Do instruction specific permission checks */
  3839. if (ctxt->check_perm) {
  3840. rc = ctxt->check_perm(ctxt);
  3841. if (rc != X86EMUL_CONTINUE)
  3842. goto done;
  3843. }
  3844. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3845. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3846. X86_ICPT_POST_EXCEPT);
  3847. if (rc != X86EMUL_CONTINUE)
  3848. goto done;
  3849. }
  3850. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3851. /* All REP prefixes have the same first termination condition */
  3852. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  3853. ctxt->eip = ctxt->_eip;
  3854. goto done;
  3855. }
  3856. }
  3857. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3858. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3859. ctxt->src.valptr, ctxt->src.bytes);
  3860. if (rc != X86EMUL_CONTINUE)
  3861. goto done;
  3862. ctxt->src.orig_val64 = ctxt->src.val64;
  3863. }
  3864. if (ctxt->src2.type == OP_MEM) {
  3865. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3866. &ctxt->src2.val, ctxt->src2.bytes);
  3867. if (rc != X86EMUL_CONTINUE)
  3868. goto done;
  3869. }
  3870. if ((ctxt->d & DstMask) == ImplicitOps)
  3871. goto special_insn;
  3872. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3873. /* optimisation - avoid slow emulated read if Mov */
  3874. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3875. &ctxt->dst.val, ctxt->dst.bytes);
  3876. if (rc != X86EMUL_CONTINUE)
  3877. goto done;
  3878. }
  3879. ctxt->dst.orig_val = ctxt->dst.val;
  3880. special_insn:
  3881. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3882. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3883. X86_ICPT_POST_MEMACCESS);
  3884. if (rc != X86EMUL_CONTINUE)
  3885. goto done;
  3886. }
  3887. if (ctxt->execute) {
  3888. rc = ctxt->execute(ctxt);
  3889. if (rc != X86EMUL_CONTINUE)
  3890. goto done;
  3891. goto writeback;
  3892. }
  3893. if (ctxt->twobyte)
  3894. goto twobyte_insn;
  3895. switch (ctxt->b) {
  3896. case 0x40 ... 0x47: /* inc r16/r32 */
  3897. emulate_1op(ctxt, "inc");
  3898. break;
  3899. case 0x48 ... 0x4f: /* dec r16/r32 */
  3900. emulate_1op(ctxt, "dec");
  3901. break;
  3902. case 0x63: /* movsxd */
  3903. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3904. goto cannot_emulate;
  3905. ctxt->dst.val = (s32) ctxt->src.val;
  3906. break;
  3907. case 0x70 ... 0x7f: /* jcc (short) */
  3908. if (test_cc(ctxt->b, ctxt->eflags))
  3909. jmp_rel(ctxt, ctxt->src.val);
  3910. break;
  3911. case 0x8d: /* lea r16/r32, m */
  3912. ctxt->dst.val = ctxt->src.addr.mem.ea;
  3913. break;
  3914. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3915. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  3916. break;
  3917. rc = em_xchg(ctxt);
  3918. break;
  3919. case 0x98: /* cbw/cwde/cdqe */
  3920. switch (ctxt->op_bytes) {
  3921. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  3922. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  3923. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  3924. }
  3925. break;
  3926. case 0xc0 ... 0xc1:
  3927. rc = em_grp2(ctxt);
  3928. break;
  3929. case 0xcc: /* int3 */
  3930. rc = emulate_int(ctxt, 3);
  3931. break;
  3932. case 0xcd: /* int n */
  3933. rc = emulate_int(ctxt, ctxt->src.val);
  3934. break;
  3935. case 0xce: /* into */
  3936. if (ctxt->eflags & EFLG_OF)
  3937. rc = emulate_int(ctxt, 4);
  3938. break;
  3939. case 0xd0 ... 0xd1: /* Grp2 */
  3940. rc = em_grp2(ctxt);
  3941. break;
  3942. case 0xd2 ... 0xd3: /* Grp2 */
  3943. ctxt->src.val = reg_read(ctxt, VCPU_REGS_RCX);
  3944. rc = em_grp2(ctxt);
  3945. break;
  3946. case 0xe9: /* jmp rel */
  3947. case 0xeb: /* jmp rel short */
  3948. jmp_rel(ctxt, ctxt->src.val);
  3949. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3950. break;
  3951. case 0xf4: /* hlt */
  3952. ctxt->ops->halt(ctxt);
  3953. break;
  3954. case 0xf5: /* cmc */
  3955. /* complement carry flag from eflags reg */
  3956. ctxt->eflags ^= EFLG_CF;
  3957. break;
  3958. case 0xf8: /* clc */
  3959. ctxt->eflags &= ~EFLG_CF;
  3960. break;
  3961. case 0xf9: /* stc */
  3962. ctxt->eflags |= EFLG_CF;
  3963. break;
  3964. case 0xfc: /* cld */
  3965. ctxt->eflags &= ~EFLG_DF;
  3966. break;
  3967. case 0xfd: /* std */
  3968. ctxt->eflags |= EFLG_DF;
  3969. break;
  3970. default:
  3971. goto cannot_emulate;
  3972. }
  3973. if (rc != X86EMUL_CONTINUE)
  3974. goto done;
  3975. writeback:
  3976. rc = writeback(ctxt);
  3977. if (rc != X86EMUL_CONTINUE)
  3978. goto done;
  3979. /*
  3980. * restore dst type in case the decoding will be reused
  3981. * (happens for string instruction )
  3982. */
  3983. ctxt->dst.type = saved_dst_type;
  3984. if ((ctxt->d & SrcMask) == SrcSI)
  3985. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  3986. if ((ctxt->d & DstMask) == DstDI)
  3987. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  3988. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3989. unsigned int count;
  3990. struct read_cache *r = &ctxt->io_read;
  3991. if ((ctxt->d & SrcMask) == SrcSI)
  3992. count = ctxt->src.count;
  3993. else
  3994. count = ctxt->dst.count;
  3995. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
  3996. -count);
  3997. if (!string_insn_completed(ctxt)) {
  3998. /*
  3999. * Re-enter guest when pio read ahead buffer is empty
  4000. * or, if it is not used, after each 1024 iteration.
  4001. */
  4002. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4003. (r->end == 0 || r->end != r->pos)) {
  4004. /*
  4005. * Reset read cache. Usually happens before
  4006. * decode, but since instruction is restarted
  4007. * we have to do it here.
  4008. */
  4009. ctxt->mem_read.end = 0;
  4010. writeback_registers(ctxt);
  4011. return EMULATION_RESTART;
  4012. }
  4013. goto done; /* skip rip writeback */
  4014. }
  4015. }
  4016. ctxt->eip = ctxt->_eip;
  4017. done:
  4018. if (rc == X86EMUL_PROPAGATE_FAULT)
  4019. ctxt->have_exception = true;
  4020. if (rc == X86EMUL_INTERCEPTED)
  4021. return EMULATION_INTERCEPTED;
  4022. if (rc == X86EMUL_CONTINUE)
  4023. writeback_registers(ctxt);
  4024. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4025. twobyte_insn:
  4026. switch (ctxt->b) {
  4027. case 0x09: /* wbinvd */
  4028. (ctxt->ops->wbinvd)(ctxt);
  4029. break;
  4030. case 0x08: /* invd */
  4031. case 0x0d: /* GrpP (prefetch) */
  4032. case 0x18: /* Grp16 (prefetch/nop) */
  4033. break;
  4034. case 0x20: /* mov cr, reg */
  4035. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4036. break;
  4037. case 0x21: /* mov from dr to reg */
  4038. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4039. break;
  4040. case 0x40 ... 0x4f: /* cmov */
  4041. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  4042. if (!test_cc(ctxt->b, ctxt->eflags))
  4043. ctxt->dst.type = OP_NONE; /* no writeback */
  4044. break;
  4045. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4046. if (test_cc(ctxt->b, ctxt->eflags))
  4047. jmp_rel(ctxt, ctxt->src.val);
  4048. break;
  4049. case 0x90 ... 0x9f: /* setcc r/m8 */
  4050. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4051. break;
  4052. case 0xa4: /* shld imm8, r, r/m */
  4053. case 0xa5: /* shld cl, r, r/m */
  4054. emulate_2op_cl(ctxt, "shld");
  4055. break;
  4056. case 0xac: /* shrd imm8, r, r/m */
  4057. case 0xad: /* shrd cl, r, r/m */
  4058. emulate_2op_cl(ctxt, "shrd");
  4059. break;
  4060. case 0xae: /* clflush */
  4061. break;
  4062. case 0xb6 ... 0xb7: /* movzx */
  4063. ctxt->dst.bytes = ctxt->op_bytes;
  4064. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4065. : (u16) ctxt->src.val;
  4066. break;
  4067. case 0xbe ... 0xbf: /* movsx */
  4068. ctxt->dst.bytes = ctxt->op_bytes;
  4069. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4070. (s16) ctxt->src.val;
  4071. break;
  4072. case 0xc0 ... 0xc1: /* xadd */
  4073. emulate_2op_SrcV(ctxt, "add");
  4074. /* Write back the register source. */
  4075. ctxt->src.val = ctxt->dst.orig_val;
  4076. write_register_operand(&ctxt->src);
  4077. break;
  4078. case 0xc3: /* movnti */
  4079. ctxt->dst.bytes = ctxt->op_bytes;
  4080. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  4081. (u64) ctxt->src.val;
  4082. break;
  4083. default:
  4084. goto cannot_emulate;
  4085. }
  4086. if (rc != X86EMUL_CONTINUE)
  4087. goto done;
  4088. goto writeback;
  4089. cannot_emulate:
  4090. return EMULATION_FAILED;
  4091. }
  4092. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4093. {
  4094. invalidate_registers(ctxt);
  4095. }
  4096. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4097. {
  4098. writeback_registers(ctxt);
  4099. }