vmx.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447
  1. /*
  2. * vmx.h: VMX Architecture related definitions
  3. * Copyright (c) 2004, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
  16. * Place - Suite 330, Boston, MA 02111-1307 USA.
  17. *
  18. * A few random additions are:
  19. * Copyright (C) 2006 Qumranet
  20. * Avi Kivity <avi@qumranet.com>
  21. * Yaniv Kamay <yaniv@qumranet.com>
  22. *
  23. */
  24. #ifndef VMX_H
  25. #define VMX_H
  26. #include <linux/types.h>
  27. #include <uapi/asm/vmx.h>
  28. /*
  29. * Definitions of Primary Processor-Based VM-Execution Controls.
  30. */
  31. #define CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004
  32. #define CPU_BASED_USE_TSC_OFFSETING 0x00000008
  33. #define CPU_BASED_HLT_EXITING 0x00000080
  34. #define CPU_BASED_INVLPG_EXITING 0x00000200
  35. #define CPU_BASED_MWAIT_EXITING 0x00000400
  36. #define CPU_BASED_RDPMC_EXITING 0x00000800
  37. #define CPU_BASED_RDTSC_EXITING 0x00001000
  38. #define CPU_BASED_CR3_LOAD_EXITING 0x00008000
  39. #define CPU_BASED_CR3_STORE_EXITING 0x00010000
  40. #define CPU_BASED_CR8_LOAD_EXITING 0x00080000
  41. #define CPU_BASED_CR8_STORE_EXITING 0x00100000
  42. #define CPU_BASED_TPR_SHADOW 0x00200000
  43. #define CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000
  44. #define CPU_BASED_MOV_DR_EXITING 0x00800000
  45. #define CPU_BASED_UNCOND_IO_EXITING 0x01000000
  46. #define CPU_BASED_USE_IO_BITMAPS 0x02000000
  47. #define CPU_BASED_USE_MSR_BITMAPS 0x10000000
  48. #define CPU_BASED_MONITOR_EXITING 0x20000000
  49. #define CPU_BASED_PAUSE_EXITING 0x40000000
  50. #define CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000
  51. /*
  52. * Definitions of Secondary Processor-Based VM-Execution Controls.
  53. */
  54. #define SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001
  55. #define SECONDARY_EXEC_ENABLE_EPT 0x00000002
  56. #define SECONDARY_EXEC_RDTSCP 0x00000008
  57. #define SECONDARY_EXEC_ENABLE_VPID 0x00000020
  58. #define SECONDARY_EXEC_WBINVD_EXITING 0x00000040
  59. #define SECONDARY_EXEC_UNRESTRICTED_GUEST 0x00000080
  60. #define SECONDARY_EXEC_PAUSE_LOOP_EXITING 0x00000400
  61. #define SECONDARY_EXEC_ENABLE_INVPCID 0x00001000
  62. #define PIN_BASED_EXT_INTR_MASK 0x00000001
  63. #define PIN_BASED_NMI_EXITING 0x00000008
  64. #define PIN_BASED_VIRTUAL_NMIS 0x00000020
  65. #define VM_EXIT_SAVE_DEBUG_CONTROLS 0x00000002
  66. #define VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200
  67. #define VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL 0x00001000
  68. #define VM_EXIT_ACK_INTR_ON_EXIT 0x00008000
  69. #define VM_EXIT_SAVE_IA32_PAT 0x00040000
  70. #define VM_EXIT_LOAD_IA32_PAT 0x00080000
  71. #define VM_EXIT_SAVE_IA32_EFER 0x00100000
  72. #define VM_EXIT_LOAD_IA32_EFER 0x00200000
  73. #define VM_EXIT_SAVE_VMX_PREEMPTION_TIMER 0x00400000
  74. #define VM_ENTRY_LOAD_DEBUG_CONTROLS 0x00000002
  75. #define VM_ENTRY_IA32E_MODE 0x00000200
  76. #define VM_ENTRY_SMM 0x00000400
  77. #define VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800
  78. #define VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL 0x00002000
  79. #define VM_ENTRY_LOAD_IA32_PAT 0x00004000
  80. #define VM_ENTRY_LOAD_IA32_EFER 0x00008000
  81. /* VMCS Encodings */
  82. enum vmcs_field {
  83. VIRTUAL_PROCESSOR_ID = 0x00000000,
  84. GUEST_ES_SELECTOR = 0x00000800,
  85. GUEST_CS_SELECTOR = 0x00000802,
  86. GUEST_SS_SELECTOR = 0x00000804,
  87. GUEST_DS_SELECTOR = 0x00000806,
  88. GUEST_FS_SELECTOR = 0x00000808,
  89. GUEST_GS_SELECTOR = 0x0000080a,
  90. GUEST_LDTR_SELECTOR = 0x0000080c,
  91. GUEST_TR_SELECTOR = 0x0000080e,
  92. HOST_ES_SELECTOR = 0x00000c00,
  93. HOST_CS_SELECTOR = 0x00000c02,
  94. HOST_SS_SELECTOR = 0x00000c04,
  95. HOST_DS_SELECTOR = 0x00000c06,
  96. HOST_FS_SELECTOR = 0x00000c08,
  97. HOST_GS_SELECTOR = 0x00000c0a,
  98. HOST_TR_SELECTOR = 0x00000c0c,
  99. IO_BITMAP_A = 0x00002000,
  100. IO_BITMAP_A_HIGH = 0x00002001,
  101. IO_BITMAP_B = 0x00002002,
  102. IO_BITMAP_B_HIGH = 0x00002003,
  103. MSR_BITMAP = 0x00002004,
  104. MSR_BITMAP_HIGH = 0x00002005,
  105. VM_EXIT_MSR_STORE_ADDR = 0x00002006,
  106. VM_EXIT_MSR_STORE_ADDR_HIGH = 0x00002007,
  107. VM_EXIT_MSR_LOAD_ADDR = 0x00002008,
  108. VM_EXIT_MSR_LOAD_ADDR_HIGH = 0x00002009,
  109. VM_ENTRY_MSR_LOAD_ADDR = 0x0000200a,
  110. VM_ENTRY_MSR_LOAD_ADDR_HIGH = 0x0000200b,
  111. TSC_OFFSET = 0x00002010,
  112. TSC_OFFSET_HIGH = 0x00002011,
  113. VIRTUAL_APIC_PAGE_ADDR = 0x00002012,
  114. VIRTUAL_APIC_PAGE_ADDR_HIGH = 0x00002013,
  115. APIC_ACCESS_ADDR = 0x00002014,
  116. APIC_ACCESS_ADDR_HIGH = 0x00002015,
  117. EPT_POINTER = 0x0000201a,
  118. EPT_POINTER_HIGH = 0x0000201b,
  119. GUEST_PHYSICAL_ADDRESS = 0x00002400,
  120. GUEST_PHYSICAL_ADDRESS_HIGH = 0x00002401,
  121. VMCS_LINK_POINTER = 0x00002800,
  122. VMCS_LINK_POINTER_HIGH = 0x00002801,
  123. GUEST_IA32_DEBUGCTL = 0x00002802,
  124. GUEST_IA32_DEBUGCTL_HIGH = 0x00002803,
  125. GUEST_IA32_PAT = 0x00002804,
  126. GUEST_IA32_PAT_HIGH = 0x00002805,
  127. GUEST_IA32_EFER = 0x00002806,
  128. GUEST_IA32_EFER_HIGH = 0x00002807,
  129. GUEST_IA32_PERF_GLOBAL_CTRL = 0x00002808,
  130. GUEST_IA32_PERF_GLOBAL_CTRL_HIGH= 0x00002809,
  131. GUEST_PDPTR0 = 0x0000280a,
  132. GUEST_PDPTR0_HIGH = 0x0000280b,
  133. GUEST_PDPTR1 = 0x0000280c,
  134. GUEST_PDPTR1_HIGH = 0x0000280d,
  135. GUEST_PDPTR2 = 0x0000280e,
  136. GUEST_PDPTR2_HIGH = 0x0000280f,
  137. GUEST_PDPTR3 = 0x00002810,
  138. GUEST_PDPTR3_HIGH = 0x00002811,
  139. HOST_IA32_PAT = 0x00002c00,
  140. HOST_IA32_PAT_HIGH = 0x00002c01,
  141. HOST_IA32_EFER = 0x00002c02,
  142. HOST_IA32_EFER_HIGH = 0x00002c03,
  143. HOST_IA32_PERF_GLOBAL_CTRL = 0x00002c04,
  144. HOST_IA32_PERF_GLOBAL_CTRL_HIGH = 0x00002c05,
  145. PIN_BASED_VM_EXEC_CONTROL = 0x00004000,
  146. CPU_BASED_VM_EXEC_CONTROL = 0x00004002,
  147. EXCEPTION_BITMAP = 0x00004004,
  148. PAGE_FAULT_ERROR_CODE_MASK = 0x00004006,
  149. PAGE_FAULT_ERROR_CODE_MATCH = 0x00004008,
  150. CR3_TARGET_COUNT = 0x0000400a,
  151. VM_EXIT_CONTROLS = 0x0000400c,
  152. VM_EXIT_MSR_STORE_COUNT = 0x0000400e,
  153. VM_EXIT_MSR_LOAD_COUNT = 0x00004010,
  154. VM_ENTRY_CONTROLS = 0x00004012,
  155. VM_ENTRY_MSR_LOAD_COUNT = 0x00004014,
  156. VM_ENTRY_INTR_INFO_FIELD = 0x00004016,
  157. VM_ENTRY_EXCEPTION_ERROR_CODE = 0x00004018,
  158. VM_ENTRY_INSTRUCTION_LEN = 0x0000401a,
  159. TPR_THRESHOLD = 0x0000401c,
  160. SECONDARY_VM_EXEC_CONTROL = 0x0000401e,
  161. PLE_GAP = 0x00004020,
  162. PLE_WINDOW = 0x00004022,
  163. VM_INSTRUCTION_ERROR = 0x00004400,
  164. VM_EXIT_REASON = 0x00004402,
  165. VM_EXIT_INTR_INFO = 0x00004404,
  166. VM_EXIT_INTR_ERROR_CODE = 0x00004406,
  167. IDT_VECTORING_INFO_FIELD = 0x00004408,
  168. IDT_VECTORING_ERROR_CODE = 0x0000440a,
  169. VM_EXIT_INSTRUCTION_LEN = 0x0000440c,
  170. VMX_INSTRUCTION_INFO = 0x0000440e,
  171. GUEST_ES_LIMIT = 0x00004800,
  172. GUEST_CS_LIMIT = 0x00004802,
  173. GUEST_SS_LIMIT = 0x00004804,
  174. GUEST_DS_LIMIT = 0x00004806,
  175. GUEST_FS_LIMIT = 0x00004808,
  176. GUEST_GS_LIMIT = 0x0000480a,
  177. GUEST_LDTR_LIMIT = 0x0000480c,
  178. GUEST_TR_LIMIT = 0x0000480e,
  179. GUEST_GDTR_LIMIT = 0x00004810,
  180. GUEST_IDTR_LIMIT = 0x00004812,
  181. GUEST_ES_AR_BYTES = 0x00004814,
  182. GUEST_CS_AR_BYTES = 0x00004816,
  183. GUEST_SS_AR_BYTES = 0x00004818,
  184. GUEST_DS_AR_BYTES = 0x0000481a,
  185. GUEST_FS_AR_BYTES = 0x0000481c,
  186. GUEST_GS_AR_BYTES = 0x0000481e,
  187. GUEST_LDTR_AR_BYTES = 0x00004820,
  188. GUEST_TR_AR_BYTES = 0x00004822,
  189. GUEST_INTERRUPTIBILITY_INFO = 0x00004824,
  190. GUEST_ACTIVITY_STATE = 0X00004826,
  191. GUEST_SYSENTER_CS = 0x0000482A,
  192. HOST_IA32_SYSENTER_CS = 0x00004c00,
  193. CR0_GUEST_HOST_MASK = 0x00006000,
  194. CR4_GUEST_HOST_MASK = 0x00006002,
  195. CR0_READ_SHADOW = 0x00006004,
  196. CR4_READ_SHADOW = 0x00006006,
  197. CR3_TARGET_VALUE0 = 0x00006008,
  198. CR3_TARGET_VALUE1 = 0x0000600a,
  199. CR3_TARGET_VALUE2 = 0x0000600c,
  200. CR3_TARGET_VALUE3 = 0x0000600e,
  201. EXIT_QUALIFICATION = 0x00006400,
  202. GUEST_LINEAR_ADDRESS = 0x0000640a,
  203. GUEST_CR0 = 0x00006800,
  204. GUEST_CR3 = 0x00006802,
  205. GUEST_CR4 = 0x00006804,
  206. GUEST_ES_BASE = 0x00006806,
  207. GUEST_CS_BASE = 0x00006808,
  208. GUEST_SS_BASE = 0x0000680a,
  209. GUEST_DS_BASE = 0x0000680c,
  210. GUEST_FS_BASE = 0x0000680e,
  211. GUEST_GS_BASE = 0x00006810,
  212. GUEST_LDTR_BASE = 0x00006812,
  213. GUEST_TR_BASE = 0x00006814,
  214. GUEST_GDTR_BASE = 0x00006816,
  215. GUEST_IDTR_BASE = 0x00006818,
  216. GUEST_DR7 = 0x0000681a,
  217. GUEST_RSP = 0x0000681c,
  218. GUEST_RIP = 0x0000681e,
  219. GUEST_RFLAGS = 0x00006820,
  220. GUEST_PENDING_DBG_EXCEPTIONS = 0x00006822,
  221. GUEST_SYSENTER_ESP = 0x00006824,
  222. GUEST_SYSENTER_EIP = 0x00006826,
  223. HOST_CR0 = 0x00006c00,
  224. HOST_CR3 = 0x00006c02,
  225. HOST_CR4 = 0x00006c04,
  226. HOST_FS_BASE = 0x00006c06,
  227. HOST_GS_BASE = 0x00006c08,
  228. HOST_TR_BASE = 0x00006c0a,
  229. HOST_GDTR_BASE = 0x00006c0c,
  230. HOST_IDTR_BASE = 0x00006c0e,
  231. HOST_IA32_SYSENTER_ESP = 0x00006c10,
  232. HOST_IA32_SYSENTER_EIP = 0x00006c12,
  233. HOST_RSP = 0x00006c14,
  234. HOST_RIP = 0x00006c16,
  235. };
  236. /*
  237. * Interruption-information format
  238. */
  239. #define INTR_INFO_VECTOR_MASK 0xff /* 7:0 */
  240. #define INTR_INFO_INTR_TYPE_MASK 0x700 /* 10:8 */
  241. #define INTR_INFO_DELIVER_CODE_MASK 0x800 /* 11 */
  242. #define INTR_INFO_UNBLOCK_NMI 0x1000 /* 12 */
  243. #define INTR_INFO_VALID_MASK 0x80000000 /* 31 */
  244. #define INTR_INFO_RESVD_BITS_MASK 0x7ffff000
  245. #define VECTORING_INFO_VECTOR_MASK INTR_INFO_VECTOR_MASK
  246. #define VECTORING_INFO_TYPE_MASK INTR_INFO_INTR_TYPE_MASK
  247. #define VECTORING_INFO_DELIVER_CODE_MASK INTR_INFO_DELIVER_CODE_MASK
  248. #define VECTORING_INFO_VALID_MASK INTR_INFO_VALID_MASK
  249. #define INTR_TYPE_EXT_INTR (0 << 8) /* external interrupt */
  250. #define INTR_TYPE_NMI_INTR (2 << 8) /* NMI */
  251. #define INTR_TYPE_HARD_EXCEPTION (3 << 8) /* processor exception */
  252. #define INTR_TYPE_SOFT_INTR (4 << 8) /* software interrupt */
  253. #define INTR_TYPE_SOFT_EXCEPTION (6 << 8) /* software exception */
  254. /* GUEST_INTERRUPTIBILITY_INFO flags. */
  255. #define GUEST_INTR_STATE_STI 0x00000001
  256. #define GUEST_INTR_STATE_MOV_SS 0x00000002
  257. #define GUEST_INTR_STATE_SMI 0x00000004
  258. #define GUEST_INTR_STATE_NMI 0x00000008
  259. /* GUEST_ACTIVITY_STATE flags */
  260. #define GUEST_ACTIVITY_ACTIVE 0
  261. #define GUEST_ACTIVITY_HLT 1
  262. #define GUEST_ACTIVITY_SHUTDOWN 2
  263. #define GUEST_ACTIVITY_WAIT_SIPI 3
  264. /*
  265. * Exit Qualifications for MOV for Control Register Access
  266. */
  267. #define CONTROL_REG_ACCESS_NUM 0x7 /* 2:0, number of control reg.*/
  268. #define CONTROL_REG_ACCESS_TYPE 0x30 /* 5:4, access type */
  269. #define CONTROL_REG_ACCESS_REG 0xf00 /* 10:8, general purpose reg. */
  270. #define LMSW_SOURCE_DATA_SHIFT 16
  271. #define LMSW_SOURCE_DATA (0xFFFF << LMSW_SOURCE_DATA_SHIFT) /* 16:31 lmsw source */
  272. #define REG_EAX (0 << 8)
  273. #define REG_ECX (1 << 8)
  274. #define REG_EDX (2 << 8)
  275. #define REG_EBX (3 << 8)
  276. #define REG_ESP (4 << 8)
  277. #define REG_EBP (5 << 8)
  278. #define REG_ESI (6 << 8)
  279. #define REG_EDI (7 << 8)
  280. #define REG_R8 (8 << 8)
  281. #define REG_R9 (9 << 8)
  282. #define REG_R10 (10 << 8)
  283. #define REG_R11 (11 << 8)
  284. #define REG_R12 (12 << 8)
  285. #define REG_R13 (13 << 8)
  286. #define REG_R14 (14 << 8)
  287. #define REG_R15 (15 << 8)
  288. /*
  289. * Exit Qualifications for MOV for Debug Register Access
  290. */
  291. #define DEBUG_REG_ACCESS_NUM 0x7 /* 2:0, number of debug reg. */
  292. #define DEBUG_REG_ACCESS_TYPE 0x10 /* 4, direction of access */
  293. #define TYPE_MOV_TO_DR (0 << 4)
  294. #define TYPE_MOV_FROM_DR (1 << 4)
  295. #define DEBUG_REG_ACCESS_REG(eq) (((eq) >> 8) & 0xf) /* 11:8, general purpose reg. */
  296. /*
  297. * Exit Qualifications for APIC-Access
  298. */
  299. #define APIC_ACCESS_OFFSET 0xfff /* 11:0, offset within the APIC page */
  300. #define APIC_ACCESS_TYPE 0xf000 /* 15:12, access type */
  301. #define TYPE_LINEAR_APIC_INST_READ (0 << 12)
  302. #define TYPE_LINEAR_APIC_INST_WRITE (1 << 12)
  303. #define TYPE_LINEAR_APIC_INST_FETCH (2 << 12)
  304. #define TYPE_LINEAR_APIC_EVENT (3 << 12)
  305. #define TYPE_PHYSICAL_APIC_EVENT (10 << 12)
  306. #define TYPE_PHYSICAL_APIC_INST (15 << 12)
  307. /* segment AR */
  308. #define SEGMENT_AR_L_MASK (1 << 13)
  309. #define AR_TYPE_ACCESSES_MASK 1
  310. #define AR_TYPE_READABLE_MASK (1 << 1)
  311. #define AR_TYPE_WRITEABLE_MASK (1 << 2)
  312. #define AR_TYPE_CODE_MASK (1 << 3)
  313. #define AR_TYPE_MASK 0x0f
  314. #define AR_TYPE_BUSY_64_TSS 11
  315. #define AR_TYPE_BUSY_32_TSS 11
  316. #define AR_TYPE_BUSY_16_TSS 3
  317. #define AR_TYPE_LDT 2
  318. #define AR_UNUSABLE_MASK (1 << 16)
  319. #define AR_S_MASK (1 << 4)
  320. #define AR_P_MASK (1 << 7)
  321. #define AR_L_MASK (1 << 13)
  322. #define AR_DB_MASK (1 << 14)
  323. #define AR_G_MASK (1 << 15)
  324. #define AR_DPL_SHIFT 5
  325. #define AR_DPL(ar) (((ar) >> AR_DPL_SHIFT) & 3)
  326. #define AR_RESERVD_MASK 0xfffe0f00
  327. #define TSS_PRIVATE_MEMSLOT (KVM_MEMORY_SLOTS + 0)
  328. #define APIC_ACCESS_PAGE_PRIVATE_MEMSLOT (KVM_MEMORY_SLOTS + 1)
  329. #define IDENTITY_PAGETABLE_PRIVATE_MEMSLOT (KVM_MEMORY_SLOTS + 2)
  330. #define VMX_NR_VPIDS (1 << 16)
  331. #define VMX_VPID_EXTENT_SINGLE_CONTEXT 1
  332. #define VMX_VPID_EXTENT_ALL_CONTEXT 2
  333. #define VMX_EPT_EXTENT_INDIVIDUAL_ADDR 0
  334. #define VMX_EPT_EXTENT_CONTEXT 1
  335. #define VMX_EPT_EXTENT_GLOBAL 2
  336. #define VMX_EPT_EXECUTE_ONLY_BIT (1ull)
  337. #define VMX_EPT_PAGE_WALK_4_BIT (1ull << 6)
  338. #define VMX_EPTP_UC_BIT (1ull << 8)
  339. #define VMX_EPTP_WB_BIT (1ull << 14)
  340. #define VMX_EPT_2MB_PAGE_BIT (1ull << 16)
  341. #define VMX_EPT_1GB_PAGE_BIT (1ull << 17)
  342. #define VMX_EPT_AD_BIT (1ull << 21)
  343. #define VMX_EPT_EXTENT_CONTEXT_BIT (1ull << 25)
  344. #define VMX_EPT_EXTENT_GLOBAL_BIT (1ull << 26)
  345. #define VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT (1ull << 9) /* (41 - 32) */
  346. #define VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT (1ull << 10) /* (42 - 32) */
  347. #define VMX_EPT_DEFAULT_GAW 3
  348. #define VMX_EPT_MAX_GAW 0x4
  349. #define VMX_EPT_MT_EPTE_SHIFT 3
  350. #define VMX_EPT_GAW_EPTP_SHIFT 3
  351. #define VMX_EPT_AD_ENABLE_BIT (1ull << 6)
  352. #define VMX_EPT_DEFAULT_MT 0x6ull
  353. #define VMX_EPT_READABLE_MASK 0x1ull
  354. #define VMX_EPT_WRITABLE_MASK 0x2ull
  355. #define VMX_EPT_EXECUTABLE_MASK 0x4ull
  356. #define VMX_EPT_IPAT_BIT (1ull << 6)
  357. #define VMX_EPT_ACCESS_BIT (1ull << 8)
  358. #define VMX_EPT_DIRTY_BIT (1ull << 9)
  359. #define VMX_EPT_IDENTITY_PAGETABLE_ADDR 0xfffbc000ul
  360. #define ASM_VMX_VMCLEAR_RAX ".byte 0x66, 0x0f, 0xc7, 0x30"
  361. #define ASM_VMX_VMLAUNCH ".byte 0x0f, 0x01, 0xc2"
  362. #define ASM_VMX_VMRESUME ".byte 0x0f, 0x01, 0xc3"
  363. #define ASM_VMX_VMPTRLD_RAX ".byte 0x0f, 0xc7, 0x30"
  364. #define ASM_VMX_VMREAD_RDX_RAX ".byte 0x0f, 0x78, 0xd0"
  365. #define ASM_VMX_VMWRITE_RAX_RDX ".byte 0x0f, 0x79, 0xd0"
  366. #define ASM_VMX_VMWRITE_RSP_RDX ".byte 0x0f, 0x79, 0xd4"
  367. #define ASM_VMX_VMXOFF ".byte 0x0f, 0x01, 0xc4"
  368. #define ASM_VMX_VMXON_RAX ".byte 0xf3, 0x0f, 0xc7, 0x30"
  369. #define ASM_VMX_INVEPT ".byte 0x66, 0x0f, 0x38, 0x80, 0x08"
  370. #define ASM_VMX_INVVPID ".byte 0x66, 0x0f, 0x38, 0x81, 0x08"
  371. struct vmx_msr_entry {
  372. u32 index;
  373. u32 reserved;
  374. u64 value;
  375. } __aligned(16);
  376. /*
  377. * Exit Qualifications for entry failure during or after loading guest state
  378. */
  379. #define ENTRY_FAIL_DEFAULT 0
  380. #define ENTRY_FAIL_PDPTE 2
  381. #define ENTRY_FAIL_NMI 3
  382. #define ENTRY_FAIL_VMCS_LINK_PTR 4
  383. /*
  384. * VM-instruction error numbers
  385. */
  386. enum vm_instruction_error_number {
  387. VMXERR_VMCALL_IN_VMX_ROOT_OPERATION = 1,
  388. VMXERR_VMCLEAR_INVALID_ADDRESS = 2,
  389. VMXERR_VMCLEAR_VMXON_POINTER = 3,
  390. VMXERR_VMLAUNCH_NONCLEAR_VMCS = 4,
  391. VMXERR_VMRESUME_NONLAUNCHED_VMCS = 5,
  392. VMXERR_VMRESUME_AFTER_VMXOFF = 6,
  393. VMXERR_ENTRY_INVALID_CONTROL_FIELD = 7,
  394. VMXERR_ENTRY_INVALID_HOST_STATE_FIELD = 8,
  395. VMXERR_VMPTRLD_INVALID_ADDRESS = 9,
  396. VMXERR_VMPTRLD_VMXON_POINTER = 10,
  397. VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID = 11,
  398. VMXERR_UNSUPPORTED_VMCS_COMPONENT = 12,
  399. VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT = 13,
  400. VMXERR_VMXON_IN_VMX_ROOT_OPERATION = 15,
  401. VMXERR_ENTRY_INVALID_EXECUTIVE_VMCS_POINTER = 16,
  402. VMXERR_ENTRY_NONLAUNCHED_EXECUTIVE_VMCS = 17,
  403. VMXERR_ENTRY_EXECUTIVE_VMCS_POINTER_NOT_VMXON_POINTER = 18,
  404. VMXERR_VMCALL_NONCLEAR_VMCS = 19,
  405. VMXERR_VMCALL_INVALID_VM_EXIT_CONTROL_FIELDS = 20,
  406. VMXERR_VMCALL_INCORRECT_MSEG_REVISION_ID = 22,
  407. VMXERR_VMXOFF_UNDER_DUAL_MONITOR_TREATMENT_OF_SMIS_AND_SMM = 23,
  408. VMXERR_VMCALL_INVALID_SMM_MONITOR_FEATURES = 24,
  409. VMXERR_ENTRY_INVALID_VM_EXECUTION_CONTROL_FIELDS_IN_EXECUTIVE_VMCS = 25,
  410. VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS = 26,
  411. VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID = 28,
  412. };
  413. #endif