irq.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129
  1. /*
  2. * Hitachi UL SolutionEngine 7343 FPGA IRQ Support.
  3. *
  4. * Copyright (C) 2008 Yoshihiro Shimoda
  5. * Copyright (C) 2012 Paul Mundt
  6. *
  7. * Based on linux/arch/sh/boards/se/7343/irq.c
  8. * Copyright (C) 2007 Nobuhiro Iwamatsu
  9. *
  10. * This file is subject to the terms and conditions of the GNU General Public
  11. * License. See the file "COPYING" in the main directory of this archive
  12. * for more details.
  13. */
  14. #define DRV_NAME "SE7343-FPGA"
  15. #define pr_fmt(fmt) DRV_NAME ": " fmt
  16. #define irq_reg_readl ioread16
  17. #define irq_reg_writel iowrite16
  18. #include <linux/init.h>
  19. #include <linux/irq.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/irqdomain.h>
  22. #include <linux/io.h>
  23. #include <asm/sizes.h>
  24. #include <mach-se/mach/se7343.h>
  25. #define PA_CPLD_BASE_ADDR 0x11400000
  26. #define PA_CPLD_ST_REG 0x08 /* CPLD Interrupt status register */
  27. #define PA_CPLD_IMSK_REG 0x0a /* CPLD Interrupt mask register */
  28. static void __iomem *se7343_irq_regs;
  29. struct irq_domain *se7343_irq_domain;
  30. static void se7343_irq_demux(unsigned int irq, struct irq_desc *desc)
  31. {
  32. struct irq_data *data = irq_get_irq_data(irq);
  33. struct irq_chip *chip = irq_data_get_irq_chip(data);
  34. unsigned long mask;
  35. int bit;
  36. chip->irq_mask_ack(data);
  37. mask = ioread16(se7343_irq_regs + PA_CPLD_ST_REG);
  38. for_each_set_bit(bit, &mask, SE7343_FPGA_IRQ_NR)
  39. generic_handle_irq(irq_linear_revmap(se7343_irq_domain, bit));
  40. chip->irq_unmask(data);
  41. }
  42. static void __init se7343_domain_init(void)
  43. {
  44. int i;
  45. se7343_irq_domain = irq_domain_add_linear(NULL, SE7343_FPGA_IRQ_NR,
  46. &irq_domain_simple_ops, NULL);
  47. if (unlikely(!se7343_irq_domain)) {
  48. printk("Failed to get IRQ domain\n");
  49. return;
  50. }
  51. for (i = 0; i < SE7343_FPGA_IRQ_NR; i++) {
  52. int irq = irq_create_mapping(se7343_irq_domain, i);
  53. if (unlikely(irq == 0)) {
  54. printk("Failed to allocate IRQ %d\n", i);
  55. return;
  56. }
  57. }
  58. }
  59. static void __init se7343_gc_init(void)
  60. {
  61. struct irq_chip_generic *gc;
  62. struct irq_chip_type *ct;
  63. unsigned int irq_base;
  64. irq_base = irq_linear_revmap(se7343_irq_domain, 0);
  65. gc = irq_alloc_generic_chip(DRV_NAME, 1, irq_base, se7343_irq_regs,
  66. handle_level_irq);
  67. if (unlikely(!gc))
  68. return;
  69. ct = gc->chip_types;
  70. ct->chip.irq_mask = irq_gc_mask_set_bit;
  71. ct->chip.irq_unmask = irq_gc_mask_clr_bit;
  72. ct->regs.mask = PA_CPLD_IMSK_REG;
  73. irq_setup_generic_chip(gc, IRQ_MSK(SE7343_FPGA_IRQ_NR),
  74. IRQ_GC_INIT_MASK_CACHE,
  75. IRQ_NOREQUEST | IRQ_NOPROBE, 0);
  76. irq_set_chained_handler(IRQ0_IRQ, se7343_irq_demux);
  77. irq_set_irq_type(IRQ0_IRQ, IRQ_TYPE_LEVEL_LOW);
  78. irq_set_chained_handler(IRQ1_IRQ, se7343_irq_demux);
  79. irq_set_irq_type(IRQ1_IRQ, IRQ_TYPE_LEVEL_LOW);
  80. irq_set_chained_handler(IRQ4_IRQ, se7343_irq_demux);
  81. irq_set_irq_type(IRQ4_IRQ, IRQ_TYPE_LEVEL_LOW);
  82. irq_set_chained_handler(IRQ5_IRQ, se7343_irq_demux);
  83. irq_set_irq_type(IRQ5_IRQ, IRQ_TYPE_LEVEL_LOW);
  84. }
  85. /*
  86. * Initialize IRQ setting
  87. */
  88. void __init init_7343se_IRQ(void)
  89. {
  90. se7343_irq_regs = ioremap(PA_CPLD_BASE_ADDR, SZ_16);
  91. if (unlikely(!se7343_irq_regs)) {
  92. pr_err("Failed to remap CPLD\n");
  93. return;
  94. }
  95. /*
  96. * All FPGA IRQs disabled by default
  97. */
  98. iowrite16(0, se7343_irq_regs + PA_CPLD_IMSK_REG);
  99. __raw_writew(0x2000, 0xb03fffec); /* mrshpc irq enable */
  100. se7343_domain_init();
  101. se7343_gc_init();
  102. }