mpc512x_shared.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438
  1. /*
  2. * Copyright (C) 2007,2008 Freescale Semiconductor, Inc. All rights reserved.
  3. *
  4. * Author: John Rigby <jrigby@freescale.com>
  5. *
  6. * Description:
  7. * MPC512x Shared code
  8. *
  9. * This is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/io.h>
  16. #include <linux/irq.h>
  17. #include <linux/of_platform.h>
  18. #include <linux/fsl-diu-fb.h>
  19. #include <linux/bootmem.h>
  20. #include <sysdev/fsl_soc.h>
  21. #include <asm/cacheflush.h>
  22. #include <asm/machdep.h>
  23. #include <asm/ipic.h>
  24. #include <asm/prom.h>
  25. #include <asm/time.h>
  26. #include <asm/mpc5121.h>
  27. #include <asm/mpc52xx_psc.h>
  28. #include "mpc512x.h"
  29. static struct mpc512x_reset_module __iomem *reset_module_base;
  30. static void __init mpc512x_restart_init(void)
  31. {
  32. struct device_node *np;
  33. np = of_find_compatible_node(NULL, NULL, "fsl,mpc5121-reset");
  34. if (!np)
  35. return;
  36. reset_module_base = of_iomap(np, 0);
  37. of_node_put(np);
  38. }
  39. void mpc512x_restart(char *cmd)
  40. {
  41. if (reset_module_base) {
  42. /* Enable software reset "RSTE" */
  43. out_be32(&reset_module_base->rpr, 0x52535445);
  44. /* Set software hard reset */
  45. out_be32(&reset_module_base->rcr, 0x2);
  46. } else {
  47. pr_err("Restart module not mapped.\n");
  48. }
  49. for (;;)
  50. ;
  51. }
  52. #if defined(CONFIG_FB_FSL_DIU) || defined(CONFIG_FB_FSL_DIU_MODULE)
  53. struct fsl_diu_shared_fb {
  54. u8 gamma[0x300]; /* 32-bit aligned! */
  55. struct diu_ad ad0; /* 32-bit aligned! */
  56. phys_addr_t fb_phys;
  57. size_t fb_len;
  58. bool in_use;
  59. };
  60. void mpc512x_set_monitor_port(enum fsl_diu_monitor_port port)
  61. {
  62. }
  63. #define DIU_DIV_MASK 0x000000ff
  64. void mpc512x_set_pixel_clock(unsigned int pixclock)
  65. {
  66. unsigned long bestval, bestfreq, speed, busfreq;
  67. unsigned long minpixclock, maxpixclock, pixval;
  68. struct mpc512x_ccm __iomem *ccm;
  69. struct device_node *np;
  70. u32 temp;
  71. long err;
  72. int i;
  73. np = of_find_compatible_node(NULL, NULL, "fsl,mpc5121-clock");
  74. if (!np) {
  75. pr_err("Can't find clock control module.\n");
  76. return;
  77. }
  78. ccm = of_iomap(np, 0);
  79. of_node_put(np);
  80. if (!ccm) {
  81. pr_err("Can't map clock control module reg.\n");
  82. return;
  83. }
  84. np = of_find_node_by_type(NULL, "cpu");
  85. if (np) {
  86. const unsigned int *prop =
  87. of_get_property(np, "bus-frequency", NULL);
  88. of_node_put(np);
  89. if (prop) {
  90. busfreq = *prop;
  91. } else {
  92. pr_err("Can't get bus-frequency property\n");
  93. return;
  94. }
  95. } else {
  96. pr_err("Can't find 'cpu' node.\n");
  97. return;
  98. }
  99. /* Pixel Clock configuration */
  100. pr_debug("DIU: Bus Frequency = %lu\n", busfreq);
  101. speed = busfreq * 4; /* DIU_DIV ratio is 4 * CSB_CLK / DIU_CLK */
  102. /* Calculate the pixel clock with the smallest error */
  103. /* calculate the following in steps to avoid overflow */
  104. pr_debug("DIU pixclock in ps - %d\n", pixclock);
  105. temp = (1000000000 / pixclock) * 1000;
  106. pixclock = temp;
  107. pr_debug("DIU pixclock freq - %u\n", pixclock);
  108. temp = temp / 20; /* pixclock * 0.05 */
  109. pr_debug("deviation = %d\n", temp);
  110. minpixclock = pixclock - temp;
  111. maxpixclock = pixclock + temp;
  112. pr_debug("DIU minpixclock - %lu\n", minpixclock);
  113. pr_debug("DIU maxpixclock - %lu\n", maxpixclock);
  114. pixval = speed/pixclock;
  115. pr_debug("DIU pixval = %lu\n", pixval);
  116. err = LONG_MAX;
  117. bestval = pixval;
  118. pr_debug("DIU bestval = %lu\n", bestval);
  119. bestfreq = 0;
  120. for (i = -1; i <= 1; i++) {
  121. temp = speed / (pixval+i);
  122. pr_debug("DIU test pixval i=%d, pixval=%lu, temp freq. = %u\n",
  123. i, pixval, temp);
  124. if ((temp < minpixclock) || (temp > maxpixclock))
  125. pr_debug("DIU exceeds monitor range (%lu to %lu)\n",
  126. minpixclock, maxpixclock);
  127. else if (abs(temp - pixclock) < err) {
  128. pr_debug("Entered the else if block %d\n", i);
  129. err = abs(temp - pixclock);
  130. bestval = pixval + i;
  131. bestfreq = temp;
  132. }
  133. }
  134. pr_debug("DIU chose = %lx\n", bestval);
  135. pr_debug("DIU error = %ld\n NomPixClk ", err);
  136. pr_debug("DIU: Best Freq = %lx\n", bestfreq);
  137. /* Modify DIU_DIV in CCM SCFR1 */
  138. temp = in_be32(&ccm->scfr1);
  139. pr_debug("DIU: Current value of SCFR1: 0x%08x\n", temp);
  140. temp &= ~DIU_DIV_MASK;
  141. temp |= (bestval & DIU_DIV_MASK);
  142. out_be32(&ccm->scfr1, temp);
  143. pr_debug("DIU: Modified value of SCFR1: 0x%08x\n", temp);
  144. iounmap(ccm);
  145. }
  146. enum fsl_diu_monitor_port
  147. mpc512x_valid_monitor_port(enum fsl_diu_monitor_port port)
  148. {
  149. return FSL_DIU_PORT_DVI;
  150. }
  151. static struct fsl_diu_shared_fb __attribute__ ((__aligned__(8))) diu_shared_fb;
  152. static inline void mpc512x_free_bootmem(struct page *page)
  153. {
  154. __ClearPageReserved(page);
  155. BUG_ON(PageTail(page));
  156. BUG_ON(atomic_read(&page->_count) > 1);
  157. atomic_set(&page->_count, 1);
  158. __free_page(page);
  159. totalram_pages++;
  160. }
  161. void mpc512x_release_bootmem(void)
  162. {
  163. unsigned long addr = diu_shared_fb.fb_phys & PAGE_MASK;
  164. unsigned long size = diu_shared_fb.fb_len;
  165. unsigned long start, end;
  166. if (diu_shared_fb.in_use) {
  167. start = PFN_UP(addr);
  168. end = PFN_DOWN(addr + size);
  169. for (; start < end; start++)
  170. mpc512x_free_bootmem(pfn_to_page(start));
  171. diu_shared_fb.in_use = false;
  172. }
  173. diu_ops.release_bootmem = NULL;
  174. }
  175. /*
  176. * Check if DIU was pre-initialized. If so, perform steps
  177. * needed to continue displaying through the whole boot process.
  178. * Move area descriptor and gamma table elsewhere, they are
  179. * destroyed by bootmem allocator otherwise. The frame buffer
  180. * address range will be reserved in setup_arch() after bootmem
  181. * allocator is up.
  182. */
  183. void __init mpc512x_init_diu(void)
  184. {
  185. struct device_node *np;
  186. struct diu __iomem *diu_reg;
  187. phys_addr_t desc;
  188. void __iomem *vaddr;
  189. unsigned long mode, pix_fmt, res, bpp;
  190. unsigned long dst;
  191. np = of_find_compatible_node(NULL, NULL, "fsl,mpc5121-diu");
  192. if (!np) {
  193. pr_err("No DIU node\n");
  194. return;
  195. }
  196. diu_reg = of_iomap(np, 0);
  197. of_node_put(np);
  198. if (!diu_reg) {
  199. pr_err("Can't map DIU\n");
  200. return;
  201. }
  202. mode = in_be32(&diu_reg->diu_mode);
  203. if (mode == MFB_MODE0) {
  204. pr_info("%s: DIU OFF\n", __func__);
  205. goto out;
  206. }
  207. desc = in_be32(&diu_reg->desc[0]);
  208. vaddr = ioremap(desc, sizeof(struct diu_ad));
  209. if (!vaddr) {
  210. pr_err("Can't map DIU area desc.\n");
  211. goto out;
  212. }
  213. memcpy(&diu_shared_fb.ad0, vaddr, sizeof(struct diu_ad));
  214. /* flush fb area descriptor */
  215. dst = (unsigned long)&diu_shared_fb.ad0;
  216. flush_dcache_range(dst, dst + sizeof(struct diu_ad) - 1);
  217. res = in_be32(&diu_reg->disp_size);
  218. pix_fmt = in_le32(vaddr);
  219. bpp = ((pix_fmt >> 16) & 0x3) + 1;
  220. diu_shared_fb.fb_phys = in_le32(vaddr + 4);
  221. diu_shared_fb.fb_len = ((res & 0xfff0000) >> 16) * (res & 0xfff) * bpp;
  222. diu_shared_fb.in_use = true;
  223. iounmap(vaddr);
  224. desc = in_be32(&diu_reg->gamma);
  225. vaddr = ioremap(desc, sizeof(diu_shared_fb.gamma));
  226. if (!vaddr) {
  227. pr_err("Can't map DIU area desc.\n");
  228. diu_shared_fb.in_use = false;
  229. goto out;
  230. }
  231. memcpy(&diu_shared_fb.gamma, vaddr, sizeof(diu_shared_fb.gamma));
  232. /* flush gamma table */
  233. dst = (unsigned long)&diu_shared_fb.gamma;
  234. flush_dcache_range(dst, dst + sizeof(diu_shared_fb.gamma) - 1);
  235. iounmap(vaddr);
  236. out_be32(&diu_reg->gamma, virt_to_phys(&diu_shared_fb.gamma));
  237. out_be32(&diu_reg->desc[1], 0);
  238. out_be32(&diu_reg->desc[2], 0);
  239. out_be32(&diu_reg->desc[0], virt_to_phys(&diu_shared_fb.ad0));
  240. out:
  241. iounmap(diu_reg);
  242. }
  243. void __init mpc512x_setup_diu(void)
  244. {
  245. int ret;
  246. /*
  247. * We do not allocate and configure new area for bitmap buffer
  248. * because it would requere copying bitmap data (splash image)
  249. * and so negatively affect boot time. Instead we reserve the
  250. * already configured frame buffer area so that it won't be
  251. * destroyed. The starting address of the area to reserve and
  252. * also it's length is passed to reserve_bootmem(). It will be
  253. * freed later on first open of fbdev, when splash image is not
  254. * needed any more.
  255. */
  256. if (diu_shared_fb.in_use) {
  257. ret = reserve_bootmem(diu_shared_fb.fb_phys,
  258. diu_shared_fb.fb_len,
  259. BOOTMEM_EXCLUSIVE);
  260. if (ret) {
  261. pr_err("%s: reserve bootmem failed\n", __func__);
  262. diu_shared_fb.in_use = false;
  263. }
  264. }
  265. diu_ops.set_monitor_port = mpc512x_set_monitor_port;
  266. diu_ops.set_pixel_clock = mpc512x_set_pixel_clock;
  267. diu_ops.valid_monitor_port = mpc512x_valid_monitor_port;
  268. diu_ops.release_bootmem = mpc512x_release_bootmem;
  269. }
  270. #endif
  271. void __init mpc512x_init_IRQ(void)
  272. {
  273. struct device_node *np;
  274. np = of_find_compatible_node(NULL, NULL, "fsl,mpc5121-ipic");
  275. if (!np)
  276. return;
  277. ipic_init(np, 0);
  278. of_node_put(np);
  279. /*
  280. * Initialize the default interrupt mapping priorities,
  281. * in case the boot rom changed something on us.
  282. */
  283. ipic_set_default_priority();
  284. }
  285. /*
  286. * Nodes to do bus probe on, soc and localbus
  287. */
  288. static struct of_device_id __initdata of_bus_ids[] = {
  289. { .compatible = "fsl,mpc5121-immr", },
  290. { .compatible = "fsl,mpc5121-localbus", },
  291. {},
  292. };
  293. void __init mpc512x_declare_of_platform_devices(void)
  294. {
  295. struct device_node *np;
  296. if (of_platform_bus_probe(NULL, of_bus_ids, NULL))
  297. printk(KERN_ERR __FILE__ ": "
  298. "Error while probing of_platform bus\n");
  299. np = of_find_compatible_node(NULL, NULL, "fsl,mpc5121-nfc");
  300. if (np) {
  301. of_platform_device_create(np, NULL, NULL);
  302. of_node_put(np);
  303. }
  304. }
  305. #define DEFAULT_FIFO_SIZE 16
  306. static unsigned int __init get_fifo_size(struct device_node *np,
  307. char *prop_name)
  308. {
  309. const unsigned int *fp;
  310. fp = of_get_property(np, prop_name, NULL);
  311. if (fp)
  312. return *fp;
  313. pr_warning("no %s property in %s node, defaulting to %d\n",
  314. prop_name, np->full_name, DEFAULT_FIFO_SIZE);
  315. return DEFAULT_FIFO_SIZE;
  316. }
  317. #define FIFOC(_base) ((struct mpc512x_psc_fifo __iomem *) \
  318. ((u32)(_base) + sizeof(struct mpc52xx_psc)))
  319. /* Init PSC FIFO space for TX and RX slices */
  320. void __init mpc512x_psc_fifo_init(void)
  321. {
  322. struct device_node *np;
  323. void __iomem *psc;
  324. unsigned int tx_fifo_size;
  325. unsigned int rx_fifo_size;
  326. int fifobase = 0; /* current fifo address in 32 bit words */
  327. for_each_compatible_node(np, NULL, "fsl,mpc5121-psc") {
  328. tx_fifo_size = get_fifo_size(np, "fsl,tx-fifo-size");
  329. rx_fifo_size = get_fifo_size(np, "fsl,rx-fifo-size");
  330. /* size in register is in 4 byte units */
  331. tx_fifo_size /= 4;
  332. rx_fifo_size /= 4;
  333. if (!tx_fifo_size)
  334. tx_fifo_size = 1;
  335. if (!rx_fifo_size)
  336. rx_fifo_size = 1;
  337. psc = of_iomap(np, 0);
  338. if (!psc) {
  339. pr_err("%s: Can't map %s device\n",
  340. __func__, np->full_name);
  341. continue;
  342. }
  343. /* FIFO space is 4KiB, check if requested size is available */
  344. if ((fifobase + tx_fifo_size + rx_fifo_size) > 0x1000) {
  345. pr_err("%s: no fifo space available for %s\n",
  346. __func__, np->full_name);
  347. iounmap(psc);
  348. /*
  349. * chances are that another device requests less
  350. * fifo space, so we continue.
  351. */
  352. continue;
  353. }
  354. /* set tx and rx fifo size registers */
  355. out_be32(&FIFOC(psc)->txsz, (fifobase << 16) | tx_fifo_size);
  356. fifobase += tx_fifo_size;
  357. out_be32(&FIFOC(psc)->rxsz, (fifobase << 16) | rx_fifo_size);
  358. fifobase += rx_fifo_size;
  359. /* reset and enable the slices */
  360. out_be32(&FIFOC(psc)->txcmd, 0x80);
  361. out_be32(&FIFOC(psc)->txcmd, 0x01);
  362. out_be32(&FIFOC(psc)->rxcmd, 0x80);
  363. out_be32(&FIFOC(psc)->rxcmd, 0x01);
  364. iounmap(psc);
  365. }
  366. }
  367. void __init mpc512x_init(void)
  368. {
  369. mpc512x_declare_of_platform_devices();
  370. mpc5121_clk_init();
  371. mpc512x_restart_init();
  372. mpc512x_psc_fifo_init();
  373. }