exceptions-64e.S 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366
  1. /*
  2. * Boot code and exception vectors for Book3E processors
  3. *
  4. * Copyright (C) 2007 Ben. Herrenschmidt (benh@kernel.crashing.org), IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/threads.h>
  12. #include <asm/reg.h>
  13. #include <asm/page.h>
  14. #include <asm/ppc_asm.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/cputable.h>
  17. #include <asm/setup.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/reg_a2.h>
  20. #include <asm/exception-64e.h>
  21. #include <asm/bug.h>
  22. #include <asm/irqflags.h>
  23. #include <asm/ptrace.h>
  24. #include <asm/ppc-opcode.h>
  25. #include <asm/mmu.h>
  26. #include <asm/hw_irq.h>
  27. #include <asm/kvm_asm.h>
  28. #include <asm/kvm_booke_hv_asm.h>
  29. /* XXX This will ultimately add space for a special exception save
  30. * structure used to save things like SRR0/SRR1, SPRGs, MAS, etc...
  31. * when taking special interrupts. For now we don't support that,
  32. * special interrupts from within a non-standard level will probably
  33. * blow you up
  34. */
  35. #define SPECIAL_EXC_FRAME_SIZE INT_FRAME_SIZE
  36. /* Exception prolog code for all exceptions */
  37. #define EXCEPTION_PROLOG(n, intnum, type, addition) \
  38. mtspr SPRN_SPRG_##type##_SCRATCH,r13; /* get spare registers */ \
  39. mfspr r13,SPRN_SPRG_PACA; /* get PACA */ \
  40. std r10,PACA_EX##type+EX_R10(r13); \
  41. std r11,PACA_EX##type+EX_R11(r13); \
  42. PROLOG_STORE_RESTORE_SCRATCH_##type; \
  43. mfcr r10; /* save CR */ \
  44. mfspr r11,SPRN_##type##_SRR1;/* what are we coming from */ \
  45. DO_KVM intnum,SPRN_##type##_SRR1; /* KVM hook */ \
  46. stw r10,PACA_EX##type+EX_CR(r13); /* save old CR in the PACA */ \
  47. addition; /* additional code for that exc. */ \
  48. std r1,PACA_EX##type+EX_R1(r13); /* save old r1 in the PACA */ \
  49. type##_SET_KSTACK; /* get special stack if necessary */\
  50. andi. r10,r11,MSR_PR; /* save stack pointer */ \
  51. beq 1f; /* branch around if supervisor */ \
  52. ld r1,PACAKSAVE(r13); /* get kernel stack coming from usr */\
  53. 1: cmpdi cr1,r1,0; /* check if SP makes sense */ \
  54. bge- cr1,exc_##n##_bad_stack;/* bad stack (TODO: out of line) */ \
  55. mfspr r10,SPRN_##type##_SRR0; /* read SRR0 before touching stack */
  56. /* Exception type-specific macros */
  57. #define GEN_SET_KSTACK \
  58. subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */
  59. #define SPRN_GEN_SRR0 SPRN_SRR0
  60. #define SPRN_GEN_SRR1 SPRN_SRR1
  61. #define GDBELL_SET_KSTACK GEN_SET_KSTACK
  62. #define SPRN_GDBELL_SRR0 SPRN_GSRR0
  63. #define SPRN_GDBELL_SRR1 SPRN_GSRR1
  64. #define CRIT_SET_KSTACK \
  65. ld r1,PACA_CRIT_STACK(r13); \
  66. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  67. #define SPRN_CRIT_SRR0 SPRN_CSRR0
  68. #define SPRN_CRIT_SRR1 SPRN_CSRR1
  69. #define DBG_SET_KSTACK \
  70. ld r1,PACA_DBG_STACK(r13); \
  71. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  72. #define SPRN_DBG_SRR0 SPRN_DSRR0
  73. #define SPRN_DBG_SRR1 SPRN_DSRR1
  74. #define MC_SET_KSTACK \
  75. ld r1,PACA_MC_STACK(r13); \
  76. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  77. #define SPRN_MC_SRR0 SPRN_MCSRR0
  78. #define SPRN_MC_SRR1 SPRN_MCSRR1
  79. #define NORMAL_EXCEPTION_PROLOG(n, intnum, addition) \
  80. EXCEPTION_PROLOG(n, intnum, GEN, addition##_GEN(n))
  81. #define CRIT_EXCEPTION_PROLOG(n, intnum, addition) \
  82. EXCEPTION_PROLOG(n, intnum, CRIT, addition##_CRIT(n))
  83. #define DBG_EXCEPTION_PROLOG(n, intnum, addition) \
  84. EXCEPTION_PROLOG(n, intnum, DBG, addition##_DBG(n))
  85. #define MC_EXCEPTION_PROLOG(n, intnum, addition) \
  86. EXCEPTION_PROLOG(n, intnum, MC, addition##_MC(n))
  87. #define GDBELL_EXCEPTION_PROLOG(n, intnum, addition) \
  88. EXCEPTION_PROLOG(n, intnum, GDBELL, addition##_GDBELL(n))
  89. /*
  90. * Store user-visible scratch in PACA exception slots and restore proper value
  91. */
  92. #define PROLOG_STORE_RESTORE_SCRATCH_GEN
  93. #define PROLOG_STORE_RESTORE_SCRATCH_GDBELL
  94. #define PROLOG_STORE_RESTORE_SCRATCH_DBG
  95. #define PROLOG_STORE_RESTORE_SCRATCH_MC
  96. #define PROLOG_STORE_RESTORE_SCRATCH_CRIT \
  97. mfspr r10,SPRN_SPRG_CRIT_SCRATCH; /* get r13 */ \
  98. std r10,PACA_EXCRIT+EX_R13(r13); \
  99. ld r11,PACA_SPRG3(r13); \
  100. mtspr SPRN_SPRG_CRIT_SCRATCH,r11;
  101. /* Variants of the "addition" argument for the prolog
  102. */
  103. #define PROLOG_ADDITION_NONE_GEN(n)
  104. #define PROLOG_ADDITION_NONE_GDBELL(n)
  105. #define PROLOG_ADDITION_NONE_CRIT(n)
  106. #define PROLOG_ADDITION_NONE_DBG(n)
  107. #define PROLOG_ADDITION_NONE_MC(n)
  108. #define PROLOG_ADDITION_MASKABLE_GEN(n) \
  109. lbz r10,PACASOFTIRQEN(r13); /* are irqs soft-disabled ? */ \
  110. cmpwi cr0,r10,0; /* yes -> go out of line */ \
  111. beq masked_interrupt_book3e_##n
  112. #define PROLOG_ADDITION_2REGS_GEN(n) \
  113. std r14,PACA_EXGEN+EX_R14(r13); \
  114. std r15,PACA_EXGEN+EX_R15(r13)
  115. #define PROLOG_ADDITION_1REG_GEN(n) \
  116. std r14,PACA_EXGEN+EX_R14(r13);
  117. #define PROLOG_ADDITION_2REGS_CRIT(n) \
  118. std r14,PACA_EXCRIT+EX_R14(r13); \
  119. std r15,PACA_EXCRIT+EX_R15(r13)
  120. #define PROLOG_ADDITION_2REGS_DBG(n) \
  121. std r14,PACA_EXDBG+EX_R14(r13); \
  122. std r15,PACA_EXDBG+EX_R15(r13)
  123. #define PROLOG_ADDITION_2REGS_MC(n) \
  124. std r14,PACA_EXMC+EX_R14(r13); \
  125. std r15,PACA_EXMC+EX_R15(r13)
  126. /* Core exception code for all exceptions except TLB misses.
  127. * XXX: Needs to make SPRN_SPRG_GEN depend on exception type
  128. */
  129. #define EXCEPTION_COMMON(n, excf, ints) \
  130. exc_##n##_common: \
  131. std r0,GPR0(r1); /* save r0 in stackframe */ \
  132. std r2,GPR2(r1); /* save r2 in stackframe */ \
  133. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  134. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  135. std r9,GPR9(r1); /* save r9 in stackframe */ \
  136. std r10,_NIP(r1); /* save SRR0 to stackframe */ \
  137. std r11,_MSR(r1); /* save SRR1 to stackframe */ \
  138. ACCOUNT_CPU_USER_ENTRY(r10,r11);/* accounting (uses cr0+eq) */ \
  139. ld r3,excf+EX_R10(r13); /* get back r10 */ \
  140. ld r4,excf+EX_R11(r13); /* get back r11 */ \
  141. mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 */ \
  142. std r12,GPR12(r1); /* save r12 in stackframe */ \
  143. ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
  144. mflr r6; /* save LR in stackframe */ \
  145. mfctr r7; /* save CTR in stackframe */ \
  146. mfspr r8,SPRN_XER; /* save XER in stackframe */ \
  147. ld r9,excf+EX_R1(r13); /* load orig r1 back from PACA */ \
  148. lwz r10,excf+EX_CR(r13); /* load orig CR back from PACA */ \
  149. lbz r11,PACASOFTIRQEN(r13); /* get current IRQ softe */ \
  150. ld r12,exception_marker@toc(r2); \
  151. li r0,0; \
  152. std r3,GPR10(r1); /* save r10 to stackframe */ \
  153. std r4,GPR11(r1); /* save r11 to stackframe */ \
  154. std r5,GPR13(r1); /* save it to stackframe */ \
  155. std r6,_LINK(r1); \
  156. std r7,_CTR(r1); \
  157. std r8,_XER(r1); \
  158. li r3,(n)+1; /* indicate partial regs in trap */ \
  159. std r9,0(r1); /* store stack frame back link */ \
  160. std r10,_CCR(r1); /* store orig CR in stackframe */ \
  161. std r9,GPR1(r1); /* store stack frame back link */ \
  162. std r11,SOFTE(r1); /* and save it to stackframe */ \
  163. std r12,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ \
  164. std r3,_TRAP(r1); /* set trap number */ \
  165. std r0,RESULT(r1); /* clear regs->result */ \
  166. ints;
  167. /* Variants for the "ints" argument. This one does nothing when we want
  168. * to keep interrupts in their original state
  169. */
  170. #define INTS_KEEP
  171. /* This second version is meant for exceptions that don't immediately
  172. * hard-enable. We set a bit in paca->irq_happened to ensure that
  173. * a subsequent call to arch_local_irq_restore() will properly
  174. * hard-enable and avoid the fast-path
  175. */
  176. #define INTS_DISABLE SOFT_DISABLE_INTS(r3,r4)
  177. /* This is called by exceptions that used INTS_KEEP (that did not touch
  178. * irq indicators in the PACA). This will restore MSR:EE to it's previous
  179. * value
  180. *
  181. * XXX In the long run, we may want to open-code it in order to separate the
  182. * load from the wrtee, thus limiting the latency caused by the dependency
  183. * but at this point, I'll favor code clarity until we have a near to final
  184. * implementation
  185. */
  186. #define INTS_RESTORE_HARD \
  187. ld r11,_MSR(r1); \
  188. wrtee r11;
  189. /* XXX FIXME: Restore r14/r15 when necessary */
  190. #define BAD_STACK_TRAMPOLINE(n) \
  191. exc_##n##_bad_stack: \
  192. li r1,(n); /* get exception number */ \
  193. sth r1,PACA_TRAP_SAVE(r13); /* store trap */ \
  194. b bad_stack_book3e; /* bad stack error */
  195. /* WARNING: If you change the layout of this stub, make sure you chcek
  196. * the debug exception handler which handles single stepping
  197. * into exceptions from userspace, and the MM code in
  198. * arch/powerpc/mm/tlb_nohash.c which patches the branch here
  199. * and would need to be updated if that branch is moved
  200. */
  201. #define EXCEPTION_STUB(loc, label) \
  202. . = interrupt_base_book3e + loc; \
  203. nop; /* To make debug interrupts happy */ \
  204. b exc_##label##_book3e;
  205. #define ACK_NONE(r)
  206. #define ACK_DEC(r) \
  207. lis r,TSR_DIS@h; \
  208. mtspr SPRN_TSR,r
  209. #define ACK_FIT(r) \
  210. lis r,TSR_FIS@h; \
  211. mtspr SPRN_TSR,r
  212. /* Used by asynchronous interrupt that may happen in the idle loop.
  213. *
  214. * This check if the thread was in the idle loop, and if yes, returns
  215. * to the caller rather than the PC. This is to avoid a race if
  216. * interrupts happen before the wait instruction.
  217. */
  218. #define CHECK_NAPPING() \
  219. CURRENT_THREAD_INFO(r11, r1); \
  220. ld r10,TI_LOCAL_FLAGS(r11); \
  221. andi. r9,r10,_TLF_NAPPING; \
  222. beq+ 1f; \
  223. ld r8,_LINK(r1); \
  224. rlwinm r7,r10,0,~_TLF_NAPPING; \
  225. std r8,_NIP(r1); \
  226. std r7,TI_LOCAL_FLAGS(r11); \
  227. 1:
  228. #define MASKABLE_EXCEPTION(trapnum, intnum, label, hdlr, ack) \
  229. START_EXCEPTION(label); \
  230. NORMAL_EXCEPTION_PROLOG(trapnum, intnum, PROLOG_ADDITION_MASKABLE)\
  231. EXCEPTION_COMMON(trapnum, PACA_EXGEN, INTS_DISABLE) \
  232. ack(r8); \
  233. CHECK_NAPPING(); \
  234. addi r3,r1,STACK_FRAME_OVERHEAD; \
  235. bl hdlr; \
  236. b .ret_from_except_lite;
  237. /* This value is used to mark exception frames on the stack. */
  238. .section ".toc","aw"
  239. exception_marker:
  240. .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
  241. /*
  242. * And here we have the exception vectors !
  243. */
  244. .text
  245. .balign 0x1000
  246. .globl interrupt_base_book3e
  247. interrupt_base_book3e: /* fake trap */
  248. EXCEPTION_STUB(0x000, machine_check) /* 0x0200 */
  249. EXCEPTION_STUB(0x020, critical_input) /* 0x0580 */
  250. EXCEPTION_STUB(0x040, debug_crit) /* 0x0d00 */
  251. EXCEPTION_STUB(0x060, data_storage) /* 0x0300 */
  252. EXCEPTION_STUB(0x080, instruction_storage) /* 0x0400 */
  253. EXCEPTION_STUB(0x0a0, external_input) /* 0x0500 */
  254. EXCEPTION_STUB(0x0c0, alignment) /* 0x0600 */
  255. EXCEPTION_STUB(0x0e0, program) /* 0x0700 */
  256. EXCEPTION_STUB(0x100, fp_unavailable) /* 0x0800 */
  257. EXCEPTION_STUB(0x120, system_call) /* 0x0c00 */
  258. EXCEPTION_STUB(0x140, ap_unavailable) /* 0x0f20 */
  259. EXCEPTION_STUB(0x160, decrementer) /* 0x0900 */
  260. EXCEPTION_STUB(0x180, fixed_interval) /* 0x0980 */
  261. EXCEPTION_STUB(0x1a0, watchdog) /* 0x09f0 */
  262. EXCEPTION_STUB(0x1c0, data_tlb_miss)
  263. EXCEPTION_STUB(0x1e0, instruction_tlb_miss)
  264. EXCEPTION_STUB(0x260, perfmon)
  265. EXCEPTION_STUB(0x280, doorbell)
  266. EXCEPTION_STUB(0x2a0, doorbell_crit)
  267. EXCEPTION_STUB(0x2c0, guest_doorbell)
  268. EXCEPTION_STUB(0x2e0, guest_doorbell_crit)
  269. EXCEPTION_STUB(0x300, hypercall)
  270. EXCEPTION_STUB(0x320, ehpriv)
  271. .globl interrupt_end_book3e
  272. interrupt_end_book3e:
  273. /* Critical Input Interrupt */
  274. START_EXCEPTION(critical_input);
  275. CRIT_EXCEPTION_PROLOG(0x100, BOOKE_INTERRUPT_CRITICAL,
  276. PROLOG_ADDITION_NONE)
  277. // EXCEPTION_COMMON(0x100, PACA_EXCRIT, INTS_DISABLE)
  278. // bl special_reg_save_crit
  279. // CHECK_NAPPING();
  280. // addi r3,r1,STACK_FRAME_OVERHEAD
  281. // bl .critical_exception
  282. // b ret_from_crit_except
  283. b .
  284. /* Machine Check Interrupt */
  285. START_EXCEPTION(machine_check);
  286. MC_EXCEPTION_PROLOG(0x200, BOOKE_INTERRUPT_MACHINE_CHECK,
  287. PROLOG_ADDITION_NONE)
  288. // EXCEPTION_COMMON(0x200, PACA_EXMC, INTS_DISABLE)
  289. // bl special_reg_save_mc
  290. // addi r3,r1,STACK_FRAME_OVERHEAD
  291. // CHECK_NAPPING();
  292. // bl .machine_check_exception
  293. // b ret_from_mc_except
  294. b .
  295. /* Data Storage Interrupt */
  296. START_EXCEPTION(data_storage)
  297. NORMAL_EXCEPTION_PROLOG(0x300, BOOKE_INTERRUPT_DATA_STORAGE,
  298. PROLOG_ADDITION_2REGS)
  299. mfspr r14,SPRN_DEAR
  300. mfspr r15,SPRN_ESR
  301. EXCEPTION_COMMON(0x300, PACA_EXGEN, INTS_DISABLE)
  302. b storage_fault_common
  303. /* Instruction Storage Interrupt */
  304. START_EXCEPTION(instruction_storage);
  305. NORMAL_EXCEPTION_PROLOG(0x400, BOOKE_INTERRUPT_INST_STORAGE,
  306. PROLOG_ADDITION_2REGS)
  307. li r15,0
  308. mr r14,r10
  309. EXCEPTION_COMMON(0x400, PACA_EXGEN, INTS_DISABLE)
  310. b storage_fault_common
  311. /* External Input Interrupt */
  312. MASKABLE_EXCEPTION(0x500, BOOKE_INTERRUPT_EXTERNAL,
  313. external_input, .do_IRQ, ACK_NONE)
  314. /* Alignment */
  315. START_EXCEPTION(alignment);
  316. NORMAL_EXCEPTION_PROLOG(0x600, BOOKE_INTERRUPT_ALIGNMENT,
  317. PROLOG_ADDITION_2REGS)
  318. mfspr r14,SPRN_DEAR
  319. mfspr r15,SPRN_ESR
  320. EXCEPTION_COMMON(0x600, PACA_EXGEN, INTS_KEEP)
  321. b alignment_more /* no room, go out of line */
  322. /* Program Interrupt */
  323. START_EXCEPTION(program);
  324. NORMAL_EXCEPTION_PROLOG(0x700, BOOKE_INTERRUPT_PROGRAM,
  325. PROLOG_ADDITION_1REG)
  326. mfspr r14,SPRN_ESR
  327. EXCEPTION_COMMON(0x700, PACA_EXGEN, INTS_DISABLE)
  328. std r14,_DSISR(r1)
  329. addi r3,r1,STACK_FRAME_OVERHEAD
  330. ld r14,PACA_EXGEN+EX_R14(r13)
  331. bl .save_nvgprs
  332. bl .program_check_exception
  333. b .ret_from_except
  334. /* Floating Point Unavailable Interrupt */
  335. START_EXCEPTION(fp_unavailable);
  336. NORMAL_EXCEPTION_PROLOG(0x800, BOOKE_INTERRUPT_FP_UNAVAIL,
  337. PROLOG_ADDITION_NONE)
  338. /* we can probably do a shorter exception entry for that one... */
  339. EXCEPTION_COMMON(0x800, PACA_EXGEN, INTS_KEEP)
  340. ld r12,_MSR(r1)
  341. andi. r0,r12,MSR_PR;
  342. beq- 1f
  343. bl .load_up_fpu
  344. b fast_exception_return
  345. 1: INTS_DISABLE
  346. bl .save_nvgprs
  347. addi r3,r1,STACK_FRAME_OVERHEAD
  348. bl .kernel_fp_unavailable_exception
  349. b .ret_from_except
  350. /* Decrementer Interrupt */
  351. MASKABLE_EXCEPTION(0x900, BOOKE_INTERRUPT_DECREMENTER,
  352. decrementer, .timer_interrupt, ACK_DEC)
  353. /* Fixed Interval Timer Interrupt */
  354. MASKABLE_EXCEPTION(0x980, BOOKE_INTERRUPT_FIT,
  355. fixed_interval, .unknown_exception, ACK_FIT)
  356. /* Watchdog Timer Interrupt */
  357. START_EXCEPTION(watchdog);
  358. CRIT_EXCEPTION_PROLOG(0x9f0, BOOKE_INTERRUPT_WATCHDOG,
  359. PROLOG_ADDITION_NONE)
  360. // EXCEPTION_COMMON(0x9f0, PACA_EXCRIT, INTS_DISABLE)
  361. // bl special_reg_save_crit
  362. // CHECK_NAPPING();
  363. // addi r3,r1,STACK_FRAME_OVERHEAD
  364. // bl .unknown_exception
  365. // b ret_from_crit_except
  366. b .
  367. /* System Call Interrupt */
  368. START_EXCEPTION(system_call)
  369. mr r9,r13 /* keep a copy of userland r13 */
  370. mfspr r11,SPRN_SRR0 /* get return address */
  371. mfspr r12,SPRN_SRR1 /* get previous MSR */
  372. mfspr r13,SPRN_SPRG_PACA /* get our PACA */
  373. b system_call_common
  374. /* Auxiliary Processor Unavailable Interrupt */
  375. START_EXCEPTION(ap_unavailable);
  376. NORMAL_EXCEPTION_PROLOG(0xf20, BOOKE_INTERRUPT_AP_UNAVAIL,
  377. PROLOG_ADDITION_NONE)
  378. EXCEPTION_COMMON(0xf20, PACA_EXGEN, INTS_DISABLE)
  379. bl .save_nvgprs
  380. addi r3,r1,STACK_FRAME_OVERHEAD
  381. bl .unknown_exception
  382. b .ret_from_except
  383. /* Debug exception as a critical interrupt*/
  384. START_EXCEPTION(debug_crit);
  385. CRIT_EXCEPTION_PROLOG(0xd00, BOOKE_INTERRUPT_DEBUG,
  386. PROLOG_ADDITION_2REGS)
  387. /*
  388. * If there is a single step or branch-taken exception in an
  389. * exception entry sequence, it was probably meant to apply to
  390. * the code where the exception occurred (since exception entry
  391. * doesn't turn off DE automatically). We simulate the effect
  392. * of turning off DE on entry to an exception handler by turning
  393. * off DE in the CSRR1 value and clearing the debug status.
  394. */
  395. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  396. andis. r15,r14,DBSR_IC@h
  397. beq+ 1f
  398. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  399. LOAD_REG_IMMEDIATE(r15,interrupt_end_book3e)
  400. cmpld cr0,r10,r14
  401. cmpld cr1,r10,r15
  402. blt+ cr0,1f
  403. bge+ cr1,1f
  404. /* here it looks like we got an inappropriate debug exception. */
  405. lis r14,DBSR_IC@h /* clear the IC event */
  406. rlwinm r11,r11,0,~MSR_DE /* clear DE in the CSRR1 value */
  407. mtspr SPRN_DBSR,r14
  408. mtspr SPRN_CSRR1,r11
  409. lwz r10,PACA_EXCRIT+EX_CR(r13) /* restore registers */
  410. ld r1,PACA_EXCRIT+EX_R1(r13)
  411. ld r14,PACA_EXCRIT+EX_R14(r13)
  412. ld r15,PACA_EXCRIT+EX_R15(r13)
  413. mtcr r10
  414. ld r10,PACA_EXCRIT+EX_R10(r13) /* restore registers */
  415. ld r11,PACA_EXCRIT+EX_R11(r13)
  416. ld r13,PACA_EXCRIT+EX_R13(r13)
  417. rfci
  418. /* Normal debug exception */
  419. /* XXX We only handle coming from userspace for now since we can't
  420. * quite save properly an interrupted kernel state yet
  421. */
  422. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  423. beq kernel_dbg_exc; /* if from kernel mode */
  424. /* Now we mash up things to make it look like we are coming on a
  425. * normal exception
  426. */
  427. ld r15,PACA_EXCRIT+EX_R13(r13)
  428. mtspr SPRN_SPRG_GEN_SCRATCH,r15
  429. mfspr r14,SPRN_DBSR
  430. EXCEPTION_COMMON(0xd00, PACA_EXCRIT, INTS_DISABLE)
  431. std r14,_DSISR(r1)
  432. addi r3,r1,STACK_FRAME_OVERHEAD
  433. mr r4,r14
  434. ld r14,PACA_EXCRIT+EX_R14(r13)
  435. ld r15,PACA_EXCRIT+EX_R15(r13)
  436. bl .save_nvgprs
  437. bl .DebugException
  438. b .ret_from_except
  439. kernel_dbg_exc:
  440. b . /* NYI */
  441. /* Debug exception as a debug interrupt*/
  442. START_EXCEPTION(debug_debug);
  443. DBG_EXCEPTION_PROLOG(0xd00, BOOKE_INTERRUPT_DEBUG,
  444. PROLOG_ADDITION_2REGS)
  445. /*
  446. * If there is a single step or branch-taken exception in an
  447. * exception entry sequence, it was probably meant to apply to
  448. * the code where the exception occurred (since exception entry
  449. * doesn't turn off DE automatically). We simulate the effect
  450. * of turning off DE on entry to an exception handler by turning
  451. * off DE in the DSRR1 value and clearing the debug status.
  452. */
  453. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  454. andis. r15,r14,DBSR_IC@h
  455. beq+ 1f
  456. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  457. LOAD_REG_IMMEDIATE(r15,interrupt_end_book3e)
  458. cmpld cr0,r10,r14
  459. cmpld cr1,r10,r15
  460. blt+ cr0,1f
  461. bge+ cr1,1f
  462. /* here it looks like we got an inappropriate debug exception. */
  463. lis r14,DBSR_IC@h /* clear the IC event */
  464. rlwinm r11,r11,0,~MSR_DE /* clear DE in the DSRR1 value */
  465. mtspr SPRN_DBSR,r14
  466. mtspr SPRN_DSRR1,r11
  467. lwz r10,PACA_EXDBG+EX_CR(r13) /* restore registers */
  468. ld r1,PACA_EXDBG+EX_R1(r13)
  469. ld r14,PACA_EXDBG+EX_R14(r13)
  470. ld r15,PACA_EXDBG+EX_R15(r13)
  471. mtcr r10
  472. ld r10,PACA_EXDBG+EX_R10(r13) /* restore registers */
  473. ld r11,PACA_EXDBG+EX_R11(r13)
  474. mfspr r13,SPRN_SPRG_DBG_SCRATCH
  475. rfdi
  476. /* Normal debug exception */
  477. /* XXX We only handle coming from userspace for now since we can't
  478. * quite save properly an interrupted kernel state yet
  479. */
  480. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  481. beq kernel_dbg_exc; /* if from kernel mode */
  482. /* Now we mash up things to make it look like we are coming on a
  483. * normal exception
  484. */
  485. mfspr r15,SPRN_SPRG_DBG_SCRATCH
  486. mtspr SPRN_SPRG_GEN_SCRATCH,r15
  487. mfspr r14,SPRN_DBSR
  488. EXCEPTION_COMMON(0xd08, PACA_EXDBG, INTS_DISABLE)
  489. std r14,_DSISR(r1)
  490. addi r3,r1,STACK_FRAME_OVERHEAD
  491. mr r4,r14
  492. ld r14,PACA_EXDBG+EX_R14(r13)
  493. ld r15,PACA_EXDBG+EX_R15(r13)
  494. bl .save_nvgprs
  495. bl .DebugException
  496. b .ret_from_except
  497. START_EXCEPTION(perfmon);
  498. NORMAL_EXCEPTION_PROLOG(0x260, BOOKE_INTERRUPT_PERFORMANCE_MONITOR,
  499. PROLOG_ADDITION_NONE)
  500. EXCEPTION_COMMON(0x260, PACA_EXGEN, INTS_DISABLE)
  501. addi r3,r1,STACK_FRAME_OVERHEAD
  502. bl .performance_monitor_exception
  503. b .ret_from_except_lite
  504. /* Doorbell interrupt */
  505. MASKABLE_EXCEPTION(0x280, BOOKE_INTERRUPT_DOORBELL,
  506. doorbell, .doorbell_exception, ACK_NONE)
  507. /* Doorbell critical Interrupt */
  508. START_EXCEPTION(doorbell_crit);
  509. CRIT_EXCEPTION_PROLOG(0x2a0, BOOKE_INTERRUPT_DOORBELL_CRITICAL,
  510. PROLOG_ADDITION_NONE)
  511. // EXCEPTION_COMMON(0x2a0, PACA_EXCRIT, INTS_DISABLE)
  512. // bl special_reg_save_crit
  513. // CHECK_NAPPING();
  514. // addi r3,r1,STACK_FRAME_OVERHEAD
  515. // bl .doorbell_critical_exception
  516. // b ret_from_crit_except
  517. b .
  518. /*
  519. * Guest doorbell interrupt
  520. * This general exception use GSRRx save/restore registers
  521. */
  522. START_EXCEPTION(guest_doorbell);
  523. GDBELL_EXCEPTION_PROLOG(0x2c0, BOOKE_INTERRUPT_GUEST_DBELL,
  524. PROLOG_ADDITION_NONE)
  525. EXCEPTION_COMMON(0x2c0, PACA_EXGEN, INTS_KEEP)
  526. addi r3,r1,STACK_FRAME_OVERHEAD
  527. bl .save_nvgprs
  528. INTS_RESTORE_HARD
  529. bl .unknown_exception
  530. b .ret_from_except
  531. /* Guest Doorbell critical Interrupt */
  532. START_EXCEPTION(guest_doorbell_crit);
  533. CRIT_EXCEPTION_PROLOG(0x2e0, BOOKE_INTERRUPT_GUEST_DBELL_CRIT,
  534. PROLOG_ADDITION_NONE)
  535. // EXCEPTION_COMMON(0x2e0, PACA_EXCRIT, INTS_DISABLE)
  536. // bl special_reg_save_crit
  537. // CHECK_NAPPING();
  538. // addi r3,r1,STACK_FRAME_OVERHEAD
  539. // bl .guest_doorbell_critical_exception
  540. // b ret_from_crit_except
  541. b .
  542. /* Hypervisor call */
  543. START_EXCEPTION(hypercall);
  544. NORMAL_EXCEPTION_PROLOG(0x310, BOOKE_INTERRUPT_HV_SYSCALL,
  545. PROLOG_ADDITION_NONE)
  546. EXCEPTION_COMMON(0x310, PACA_EXGEN, INTS_KEEP)
  547. addi r3,r1,STACK_FRAME_OVERHEAD
  548. bl .save_nvgprs
  549. INTS_RESTORE_HARD
  550. bl .unknown_exception
  551. b .ret_from_except
  552. /* Embedded Hypervisor priviledged */
  553. START_EXCEPTION(ehpriv);
  554. NORMAL_EXCEPTION_PROLOG(0x320, BOOKE_INTERRUPT_HV_PRIV,
  555. PROLOG_ADDITION_NONE)
  556. EXCEPTION_COMMON(0x320, PACA_EXGEN, INTS_KEEP)
  557. addi r3,r1,STACK_FRAME_OVERHEAD
  558. bl .save_nvgprs
  559. INTS_RESTORE_HARD
  560. bl .unknown_exception
  561. b .ret_from_except
  562. /*
  563. * An interrupt came in while soft-disabled; We mark paca->irq_happened
  564. * accordingly and if the interrupt is level sensitive, we hard disable
  565. */
  566. .macro masked_interrupt_book3e paca_irq full_mask
  567. lbz r10,PACAIRQHAPPENED(r13)
  568. ori r10,r10,\paca_irq
  569. stb r10,PACAIRQHAPPENED(r13)
  570. .if \full_mask == 1
  571. rldicl r10,r11,48,1 /* clear MSR_EE */
  572. rotldi r11,r10,16
  573. mtspr SPRN_SRR1,r11
  574. .endif
  575. lwz r11,PACA_EXGEN+EX_CR(r13)
  576. mtcr r11
  577. ld r10,PACA_EXGEN+EX_R10(r13)
  578. ld r11,PACA_EXGEN+EX_R11(r13)
  579. mfspr r13,SPRN_SPRG_GEN_SCRATCH
  580. rfi
  581. b .
  582. .endm
  583. masked_interrupt_book3e_0x500:
  584. // XXX When adding support for EPR, use PACA_IRQ_EE_EDGE
  585. masked_interrupt_book3e PACA_IRQ_EE 1
  586. masked_interrupt_book3e_0x900:
  587. ACK_DEC(r10);
  588. masked_interrupt_book3e PACA_IRQ_DEC 0
  589. masked_interrupt_book3e_0x980:
  590. ACK_FIT(r10);
  591. masked_interrupt_book3e PACA_IRQ_DEC 0
  592. masked_interrupt_book3e_0x280:
  593. masked_interrupt_book3e_0x2c0:
  594. masked_interrupt_book3e PACA_IRQ_DBELL 0
  595. /*
  596. * Called from arch_local_irq_enable when an interrupt needs
  597. * to be resent. r3 contains either 0x500,0x900,0x260 or 0x280
  598. * to indicate the kind of interrupt. MSR:EE is already off.
  599. * We generate a stackframe like if a real interrupt had happened.
  600. *
  601. * Note: While MSR:EE is off, we need to make sure that _MSR
  602. * in the generated frame has EE set to 1 or the exception
  603. * handler will not properly re-enable them.
  604. */
  605. _GLOBAL(__replay_interrupt)
  606. /* We are going to jump to the exception common code which
  607. * will retrieve various register values from the PACA which
  608. * we don't give a damn about.
  609. */
  610. mflr r10
  611. mfmsr r11
  612. mfcr r4
  613. mtspr SPRN_SPRG_GEN_SCRATCH,r13;
  614. std r1,PACA_EXGEN+EX_R1(r13);
  615. stw r4,PACA_EXGEN+EX_CR(r13);
  616. ori r11,r11,MSR_EE
  617. subi r1,r1,INT_FRAME_SIZE;
  618. cmpwi cr0,r3,0x500
  619. beq exc_0x500_common
  620. cmpwi cr0,r3,0x900
  621. beq exc_0x900_common
  622. cmpwi cr0,r3,0x280
  623. beq exc_0x280_common
  624. blr
  625. /*
  626. * This is called from 0x300 and 0x400 handlers after the prologs with
  627. * r14 and r15 containing the fault address and error code, with the
  628. * original values stashed away in the PACA
  629. */
  630. storage_fault_common:
  631. std r14,_DAR(r1)
  632. std r15,_DSISR(r1)
  633. addi r3,r1,STACK_FRAME_OVERHEAD
  634. mr r4,r14
  635. mr r5,r15
  636. ld r14,PACA_EXGEN+EX_R14(r13)
  637. ld r15,PACA_EXGEN+EX_R15(r13)
  638. bl .do_page_fault
  639. cmpdi r3,0
  640. bne- 1f
  641. b .ret_from_except_lite
  642. 1: bl .save_nvgprs
  643. mr r5,r3
  644. addi r3,r1,STACK_FRAME_OVERHEAD
  645. ld r4,_DAR(r1)
  646. bl .bad_page_fault
  647. b .ret_from_except
  648. /*
  649. * Alignment exception doesn't fit entirely in the 0x100 bytes so it
  650. * continues here.
  651. */
  652. alignment_more:
  653. std r14,_DAR(r1)
  654. std r15,_DSISR(r1)
  655. addi r3,r1,STACK_FRAME_OVERHEAD
  656. ld r14,PACA_EXGEN+EX_R14(r13)
  657. ld r15,PACA_EXGEN+EX_R15(r13)
  658. bl .save_nvgprs
  659. INTS_RESTORE_HARD
  660. bl .alignment_exception
  661. b .ret_from_except
  662. /*
  663. * We branch here from entry_64.S for the last stage of the exception
  664. * return code path. MSR:EE is expected to be off at that point
  665. */
  666. _GLOBAL(exception_return_book3e)
  667. b 1f
  668. /* This is the return from load_up_fpu fast path which could do with
  669. * less GPR restores in fact, but for now we have a single return path
  670. */
  671. .globl fast_exception_return
  672. fast_exception_return:
  673. wrteei 0
  674. 1: mr r0,r13
  675. ld r10,_MSR(r1)
  676. REST_4GPRS(2, r1)
  677. andi. r6,r10,MSR_PR
  678. REST_2GPRS(6, r1)
  679. beq 1f
  680. ACCOUNT_CPU_USER_EXIT(r10, r11)
  681. ld r0,GPR13(r1)
  682. 1: stdcx. r0,0,r1 /* to clear the reservation */
  683. ld r8,_CCR(r1)
  684. ld r9,_LINK(r1)
  685. ld r10,_CTR(r1)
  686. ld r11,_XER(r1)
  687. mtcr r8
  688. mtlr r9
  689. mtctr r10
  690. mtxer r11
  691. REST_2GPRS(8, r1)
  692. ld r10,GPR10(r1)
  693. ld r11,GPR11(r1)
  694. ld r12,GPR12(r1)
  695. mtspr SPRN_SPRG_GEN_SCRATCH,r0
  696. std r10,PACA_EXGEN+EX_R10(r13);
  697. std r11,PACA_EXGEN+EX_R11(r13);
  698. ld r10,_NIP(r1)
  699. ld r11,_MSR(r1)
  700. ld r0,GPR0(r1)
  701. ld r1,GPR1(r1)
  702. mtspr SPRN_SRR0,r10
  703. mtspr SPRN_SRR1,r11
  704. ld r10,PACA_EXGEN+EX_R10(r13)
  705. ld r11,PACA_EXGEN+EX_R11(r13)
  706. mfspr r13,SPRN_SPRG_GEN_SCRATCH
  707. rfi
  708. /*
  709. * Trampolines used when spotting a bad kernel stack pointer in
  710. * the exception entry code.
  711. *
  712. * TODO: move some bits like SRR0 read to trampoline, pass PACA
  713. * index around, etc... to handle crit & mcheck
  714. */
  715. BAD_STACK_TRAMPOLINE(0x000)
  716. BAD_STACK_TRAMPOLINE(0x100)
  717. BAD_STACK_TRAMPOLINE(0x200)
  718. BAD_STACK_TRAMPOLINE(0x260)
  719. BAD_STACK_TRAMPOLINE(0x280)
  720. BAD_STACK_TRAMPOLINE(0x2a0)
  721. BAD_STACK_TRAMPOLINE(0x2c0)
  722. BAD_STACK_TRAMPOLINE(0x2e0)
  723. BAD_STACK_TRAMPOLINE(0x300)
  724. BAD_STACK_TRAMPOLINE(0x310)
  725. BAD_STACK_TRAMPOLINE(0x320)
  726. BAD_STACK_TRAMPOLINE(0x400)
  727. BAD_STACK_TRAMPOLINE(0x500)
  728. BAD_STACK_TRAMPOLINE(0x600)
  729. BAD_STACK_TRAMPOLINE(0x700)
  730. BAD_STACK_TRAMPOLINE(0x800)
  731. BAD_STACK_TRAMPOLINE(0x900)
  732. BAD_STACK_TRAMPOLINE(0x980)
  733. BAD_STACK_TRAMPOLINE(0x9f0)
  734. BAD_STACK_TRAMPOLINE(0xa00)
  735. BAD_STACK_TRAMPOLINE(0xb00)
  736. BAD_STACK_TRAMPOLINE(0xc00)
  737. BAD_STACK_TRAMPOLINE(0xd00)
  738. BAD_STACK_TRAMPOLINE(0xd08)
  739. BAD_STACK_TRAMPOLINE(0xe00)
  740. BAD_STACK_TRAMPOLINE(0xf00)
  741. BAD_STACK_TRAMPOLINE(0xf20)
  742. .globl bad_stack_book3e
  743. bad_stack_book3e:
  744. /* XXX: Needs to make SPRN_SPRG_GEN depend on exception type */
  745. mfspr r10,SPRN_SRR0; /* read SRR0 before touching stack */
  746. ld r1,PACAEMERGSP(r13)
  747. subi r1,r1,64+INT_FRAME_SIZE
  748. std r10,_NIP(r1)
  749. std r11,_MSR(r1)
  750. ld r10,PACA_EXGEN+EX_R1(r13) /* FIXME for crit & mcheck */
  751. lwz r11,PACA_EXGEN+EX_CR(r13) /* FIXME for crit & mcheck */
  752. std r10,GPR1(r1)
  753. std r11,_CCR(r1)
  754. mfspr r10,SPRN_DEAR
  755. mfspr r11,SPRN_ESR
  756. std r10,_DAR(r1)
  757. std r11,_DSISR(r1)
  758. std r0,GPR0(r1); /* save r0 in stackframe */ \
  759. std r2,GPR2(r1); /* save r2 in stackframe */ \
  760. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  761. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  762. std r9,GPR9(r1); /* save r9 in stackframe */ \
  763. ld r3,PACA_EXGEN+EX_R10(r13);/* get back r10 */ \
  764. ld r4,PACA_EXGEN+EX_R11(r13);/* get back r11 */ \
  765. mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 XXX can be wrong */ \
  766. std r3,GPR10(r1); /* save r10 to stackframe */ \
  767. std r4,GPR11(r1); /* save r11 to stackframe */ \
  768. std r12,GPR12(r1); /* save r12 in stackframe */ \
  769. std r5,GPR13(r1); /* save it to stackframe */ \
  770. mflr r10
  771. mfctr r11
  772. mfxer r12
  773. std r10,_LINK(r1)
  774. std r11,_CTR(r1)
  775. std r12,_XER(r1)
  776. SAVE_10GPRS(14,r1)
  777. SAVE_8GPRS(24,r1)
  778. lhz r12,PACA_TRAP_SAVE(r13)
  779. std r12,_TRAP(r1)
  780. addi r11,r1,INT_FRAME_SIZE
  781. std r11,0(r1)
  782. li r12,0
  783. std r12,0(r11)
  784. ld r2,PACATOC(r13)
  785. 1: addi r3,r1,STACK_FRAME_OVERHEAD
  786. bl .kernel_bad_stack
  787. b 1b
  788. /*
  789. * Setup the initial TLB for a core. This current implementation
  790. * assume that whatever we are running off will not conflict with
  791. * the new mapping at PAGE_OFFSET.
  792. */
  793. _GLOBAL(initial_tlb_book3e)
  794. /* Look for the first TLB with IPROT set */
  795. mfspr r4,SPRN_TLB0CFG
  796. andi. r3,r4,TLBnCFG_IPROT
  797. lis r3,MAS0_TLBSEL(0)@h
  798. bne found_iprot
  799. mfspr r4,SPRN_TLB1CFG
  800. andi. r3,r4,TLBnCFG_IPROT
  801. lis r3,MAS0_TLBSEL(1)@h
  802. bne found_iprot
  803. mfspr r4,SPRN_TLB2CFG
  804. andi. r3,r4,TLBnCFG_IPROT
  805. lis r3,MAS0_TLBSEL(2)@h
  806. bne found_iprot
  807. lis r3,MAS0_TLBSEL(3)@h
  808. mfspr r4,SPRN_TLB3CFG
  809. /* fall through */
  810. found_iprot:
  811. andi. r5,r4,TLBnCFG_HES
  812. bne have_hes
  813. mflr r8 /* save LR */
  814. /* 1. Find the index of the entry we're executing in
  815. *
  816. * r3 = MAS0_TLBSEL (for the iprot array)
  817. * r4 = SPRN_TLBnCFG
  818. */
  819. bl invstr /* Find our address */
  820. invstr: mflr r6 /* Make it accessible */
  821. mfmsr r7
  822. rlwinm r5,r7,27,31,31 /* extract MSR[IS] */
  823. mfspr r7,SPRN_PID
  824. slwi r7,r7,16
  825. or r7,r7,r5
  826. mtspr SPRN_MAS6,r7
  827. tlbsx 0,r6 /* search MSR[IS], SPID=PID */
  828. mfspr r3,SPRN_MAS0
  829. rlwinm r5,r3,16,20,31 /* Extract MAS0(Entry) */
  830. mfspr r7,SPRN_MAS1 /* Insure IPROT set */
  831. oris r7,r7,MAS1_IPROT@h
  832. mtspr SPRN_MAS1,r7
  833. tlbwe
  834. /* 2. Invalidate all entries except the entry we're executing in
  835. *
  836. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  837. * r4 = SPRN_TLBnCFG
  838. * r5 = ESEL of entry we are running in
  839. */
  840. andi. r4,r4,TLBnCFG_N_ENTRY /* Extract # entries */
  841. li r6,0 /* Set Entry counter to 0 */
  842. 1: mr r7,r3 /* Set MAS0(TLBSEL) */
  843. rlwimi r7,r6,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r6) */
  844. mtspr SPRN_MAS0,r7
  845. tlbre
  846. mfspr r7,SPRN_MAS1
  847. rlwinm r7,r7,0,2,31 /* Clear MAS1 Valid and IPROT */
  848. cmpw r5,r6
  849. beq skpinv /* Dont update the current execution TLB */
  850. mtspr SPRN_MAS1,r7
  851. tlbwe
  852. isync
  853. skpinv: addi r6,r6,1 /* Increment */
  854. cmpw r6,r4 /* Are we done? */
  855. bne 1b /* If not, repeat */
  856. /* Invalidate all TLBs */
  857. PPC_TLBILX_ALL(0,R0)
  858. sync
  859. isync
  860. /* 3. Setup a temp mapping and jump to it
  861. *
  862. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  863. * r5 = ESEL of entry we are running in
  864. */
  865. andi. r7,r5,0x1 /* Find an entry not used and is non-zero */
  866. addi r7,r7,0x1
  867. mr r4,r3 /* Set MAS0(TLBSEL) = 1 */
  868. mtspr SPRN_MAS0,r4
  869. tlbre
  870. rlwimi r4,r7,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r7) */
  871. mtspr SPRN_MAS0,r4
  872. mfspr r7,SPRN_MAS1
  873. xori r6,r7,MAS1_TS /* Setup TMP mapping in the other Address space */
  874. mtspr SPRN_MAS1,r6
  875. tlbwe
  876. mfmsr r6
  877. xori r6,r6,MSR_IS
  878. mtspr SPRN_SRR1,r6
  879. bl 1f /* Find our address */
  880. 1: mflr r6
  881. addi r6,r6,(2f - 1b)
  882. mtspr SPRN_SRR0,r6
  883. rfi
  884. 2:
  885. /* 4. Clear out PIDs & Search info
  886. *
  887. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  888. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  889. * r5 = MAS3
  890. */
  891. li r6,0
  892. mtspr SPRN_MAS6,r6
  893. mtspr SPRN_PID,r6
  894. /* 5. Invalidate mapping we started in
  895. *
  896. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  897. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  898. * r5 = MAS3
  899. */
  900. mtspr SPRN_MAS0,r3
  901. tlbre
  902. mfspr r6,SPRN_MAS1
  903. rlwinm r6,r6,0,2,0 /* clear IPROT */
  904. mtspr SPRN_MAS1,r6
  905. tlbwe
  906. /* Invalidate TLB1 */
  907. PPC_TLBILX_ALL(0,R0)
  908. sync
  909. isync
  910. /* The mapping only needs to be cache-coherent on SMP */
  911. #ifdef CONFIG_SMP
  912. #define M_IF_SMP MAS2_M
  913. #else
  914. #define M_IF_SMP 0
  915. #endif
  916. /* 6. Setup KERNELBASE mapping in TLB[0]
  917. *
  918. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  919. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  920. * r5 = MAS3
  921. */
  922. rlwinm r3,r3,0,16,3 /* clear ESEL */
  923. mtspr SPRN_MAS0,r3
  924. lis r6,(MAS1_VALID|MAS1_IPROT)@h
  925. ori r6,r6,(MAS1_TSIZE(BOOK3E_PAGESZ_1GB))@l
  926. mtspr SPRN_MAS1,r6
  927. LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET | M_IF_SMP)
  928. mtspr SPRN_MAS2,r6
  929. rlwinm r5,r5,0,0,25
  930. ori r5,r5,MAS3_SR | MAS3_SW | MAS3_SX
  931. mtspr SPRN_MAS3,r5
  932. li r5,-1
  933. rlwinm r5,r5,0,0,25
  934. tlbwe
  935. /* 7. Jump to KERNELBASE mapping
  936. *
  937. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  938. */
  939. /* Now we branch the new virtual address mapped by this entry */
  940. LOAD_REG_IMMEDIATE(r6,2f)
  941. lis r7,MSR_KERNEL@h
  942. ori r7,r7,MSR_KERNEL@l
  943. mtspr SPRN_SRR0,r6
  944. mtspr SPRN_SRR1,r7
  945. rfi /* start execution out of TLB1[0] entry */
  946. 2:
  947. /* 8. Clear out the temp mapping
  948. *
  949. * r4 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  950. */
  951. mtspr SPRN_MAS0,r4
  952. tlbre
  953. mfspr r5,SPRN_MAS1
  954. rlwinm r5,r5,0,2,0 /* clear IPROT */
  955. mtspr SPRN_MAS1,r5
  956. tlbwe
  957. /* Invalidate TLB1 */
  958. PPC_TLBILX_ALL(0,R0)
  959. sync
  960. isync
  961. /* We translate LR and return */
  962. tovirt(r8,r8)
  963. mtlr r8
  964. blr
  965. have_hes:
  966. /* Setup MAS 0,1,2,3 and 7 for tlbwe of a 1G entry that maps the
  967. * kernel linear mapping. We also set MAS8 once for all here though
  968. * that will have to be made dependent on whether we are running under
  969. * a hypervisor I suppose.
  970. */
  971. /* BEWARE, MAGIC
  972. * This code is called as an ordinary function on the boot CPU. But to
  973. * avoid duplication, this code is also used in SCOM bringup of
  974. * secondary CPUs. We read the code between the initial_tlb_code_start
  975. * and initial_tlb_code_end labels one instruction at a time and RAM it
  976. * into the new core via SCOM. That doesn't process branches, so there
  977. * must be none between those two labels. It also means if this code
  978. * ever takes any parameters, the SCOM code must also be updated to
  979. * provide them.
  980. */
  981. .globl a2_tlbinit_code_start
  982. a2_tlbinit_code_start:
  983. ori r11,r3,MAS0_WQ_ALLWAYS
  984. oris r11,r11,MAS0_ESEL(3)@h /* Use way 3: workaround A2 erratum 376 */
  985. mtspr SPRN_MAS0,r11
  986. lis r3,(MAS1_VALID | MAS1_IPROT)@h
  987. ori r3,r3,BOOK3E_PAGESZ_1GB << MAS1_TSIZE_SHIFT
  988. mtspr SPRN_MAS1,r3
  989. LOAD_REG_IMMEDIATE(r3, PAGE_OFFSET | MAS2_M)
  990. mtspr SPRN_MAS2,r3
  991. li r3,MAS3_SR | MAS3_SW | MAS3_SX
  992. mtspr SPRN_MAS7_MAS3,r3
  993. li r3,0
  994. mtspr SPRN_MAS8,r3
  995. /* Write the TLB entry */
  996. tlbwe
  997. .globl a2_tlbinit_after_linear_map
  998. a2_tlbinit_after_linear_map:
  999. /* Now we branch the new virtual address mapped by this entry */
  1000. LOAD_REG_IMMEDIATE(r3,1f)
  1001. mtctr r3
  1002. bctr
  1003. 1: /* We are now running at PAGE_OFFSET, clean the TLB of everything
  1004. * else (including IPROTed things left by firmware)
  1005. * r4 = TLBnCFG
  1006. * r3 = current address (more or less)
  1007. */
  1008. li r5,0
  1009. mtspr SPRN_MAS6,r5
  1010. tlbsx 0,r3
  1011. rlwinm r9,r4,0,TLBnCFG_N_ENTRY
  1012. rlwinm r10,r4,8,0xff
  1013. addi r10,r10,-1 /* Get inner loop mask */
  1014. li r3,1
  1015. mfspr r5,SPRN_MAS1
  1016. rlwinm r5,r5,0,(~(MAS1_VALID|MAS1_IPROT))
  1017. mfspr r6,SPRN_MAS2
  1018. rldicr r6,r6,0,51 /* Extract EPN */
  1019. mfspr r7,SPRN_MAS0
  1020. rlwinm r7,r7,0,0xffff0fff /* Clear HES and WQ */
  1021. rlwinm r8,r7,16,0xfff /* Extract ESEL */
  1022. 2: add r4,r3,r8
  1023. and r4,r4,r10
  1024. rlwimi r7,r4,16,MAS0_ESEL_MASK
  1025. mtspr SPRN_MAS0,r7
  1026. mtspr SPRN_MAS1,r5
  1027. mtspr SPRN_MAS2,r6
  1028. tlbwe
  1029. addi r3,r3,1
  1030. and. r4,r3,r10
  1031. bne 3f
  1032. addis r6,r6,(1<<30)@h
  1033. 3:
  1034. cmpw r3,r9
  1035. blt 2b
  1036. .globl a2_tlbinit_after_iprot_flush
  1037. a2_tlbinit_after_iprot_flush:
  1038. #ifdef CONFIG_PPC_EARLY_DEBUG_WSP
  1039. /* Now establish early debug mappings if applicable */
  1040. /* Restore the MAS0 we used for linear mapping load */
  1041. mtspr SPRN_MAS0,r11
  1042. lis r3,(MAS1_VALID | MAS1_IPROT)@h
  1043. ori r3,r3,(BOOK3E_PAGESZ_4K << MAS1_TSIZE_SHIFT)
  1044. mtspr SPRN_MAS1,r3
  1045. LOAD_REG_IMMEDIATE(r3, WSP_UART_VIRT | MAS2_I | MAS2_G)
  1046. mtspr SPRN_MAS2,r3
  1047. LOAD_REG_IMMEDIATE(r3, WSP_UART_PHYS | MAS3_SR | MAS3_SW)
  1048. mtspr SPRN_MAS7_MAS3,r3
  1049. /* re-use the MAS8 value from the linear mapping */
  1050. tlbwe
  1051. #endif /* CONFIG_PPC_EARLY_DEBUG_WSP */
  1052. PPC_TLBILX(0,0,R0)
  1053. sync
  1054. isync
  1055. .globl a2_tlbinit_code_end
  1056. a2_tlbinit_code_end:
  1057. /* We translate LR and return */
  1058. mflr r3
  1059. tovirt(r3,r3)
  1060. mtlr r3
  1061. blr
  1062. /*
  1063. * Main entry (boot CPU, thread 0)
  1064. *
  1065. * We enter here from head_64.S, possibly after the prom_init trampoline
  1066. * with r3 and r4 already saved to r31 and 30 respectively and in 64 bits
  1067. * mode. Anything else is as it was left by the bootloader
  1068. *
  1069. * Initial requirements of this port:
  1070. *
  1071. * - Kernel loaded at 0 physical
  1072. * - A good lump of memory mapped 0:0 by UTLB entry 0
  1073. * - MSR:IS & MSR:DS set to 0
  1074. *
  1075. * Note that some of the above requirements will be relaxed in the future
  1076. * as the kernel becomes smarter at dealing with different initial conditions
  1077. * but for now you have to be careful
  1078. */
  1079. _GLOBAL(start_initialization_book3e)
  1080. mflr r28
  1081. /* First, we need to setup some initial TLBs to map the kernel
  1082. * text, data and bss at PAGE_OFFSET. We don't have a real mode
  1083. * and always use AS 0, so we just set it up to match our link
  1084. * address and never use 0 based addresses.
  1085. */
  1086. bl .initial_tlb_book3e
  1087. /* Init global core bits */
  1088. bl .init_core_book3e
  1089. /* Init per-thread bits */
  1090. bl .init_thread_book3e
  1091. /* Return to common init code */
  1092. tovirt(r28,r28)
  1093. mtlr r28
  1094. blr
  1095. /*
  1096. * Secondary core/processor entry
  1097. *
  1098. * This is entered for thread 0 of a secondary core, all other threads
  1099. * are expected to be stopped. It's similar to start_initialization_book3e
  1100. * except that it's generally entered from the holding loop in head_64.S
  1101. * after CPUs have been gathered by Open Firmware.
  1102. *
  1103. * We assume we are in 32 bits mode running with whatever TLB entry was
  1104. * set for us by the firmware or POR engine.
  1105. */
  1106. _GLOBAL(book3e_secondary_core_init_tlb_set)
  1107. li r4,1
  1108. b .generic_secondary_smp_init
  1109. _GLOBAL(book3e_secondary_core_init)
  1110. mflr r28
  1111. /* Do we need to setup initial TLB entry ? */
  1112. cmplwi r4,0
  1113. bne 2f
  1114. /* Setup TLB for this core */
  1115. bl .initial_tlb_book3e
  1116. /* We can return from the above running at a different
  1117. * address, so recalculate r2 (TOC)
  1118. */
  1119. bl .relative_toc
  1120. /* Init global core bits */
  1121. 2: bl .init_core_book3e
  1122. /* Init per-thread bits */
  1123. 3: bl .init_thread_book3e
  1124. /* Return to common init code at proper virtual address.
  1125. *
  1126. * Due to various previous assumptions, we know we entered this
  1127. * function at either the final PAGE_OFFSET mapping or using a
  1128. * 1:1 mapping at 0, so we don't bother doing a complicated check
  1129. * here, we just ensure the return address has the right top bits.
  1130. *
  1131. * Note that if we ever want to be smarter about where we can be
  1132. * started from, we have to be careful that by the time we reach
  1133. * the code below we may already be running at a different location
  1134. * than the one we were called from since initial_tlb_book3e can
  1135. * have moved us already.
  1136. */
  1137. cmpdi cr0,r28,0
  1138. blt 1f
  1139. lis r3,PAGE_OFFSET@highest
  1140. sldi r3,r3,32
  1141. or r28,r28,r3
  1142. 1: mtlr r28
  1143. blr
  1144. _GLOBAL(book3e_secondary_thread_init)
  1145. mflr r28
  1146. b 3b
  1147. _STATIC(init_core_book3e)
  1148. /* Establish the interrupt vector base */
  1149. LOAD_REG_IMMEDIATE(r3, interrupt_base_book3e)
  1150. mtspr SPRN_IVPR,r3
  1151. sync
  1152. blr
  1153. _STATIC(init_thread_book3e)
  1154. lis r3,(SPRN_EPCR_ICM | SPRN_EPCR_GICM)@h
  1155. mtspr SPRN_EPCR,r3
  1156. /* Make sure interrupts are off */
  1157. wrteei 0
  1158. /* disable all timers and clear out status */
  1159. li r3,0
  1160. mtspr SPRN_TCR,r3
  1161. mfspr r3,SPRN_TSR
  1162. mtspr SPRN_TSR,r3
  1163. blr
  1164. _GLOBAL(__setup_base_ivors)
  1165. SET_IVOR(0, 0x020) /* Critical Input */
  1166. SET_IVOR(1, 0x000) /* Machine Check */
  1167. SET_IVOR(2, 0x060) /* Data Storage */
  1168. SET_IVOR(3, 0x080) /* Instruction Storage */
  1169. SET_IVOR(4, 0x0a0) /* External Input */
  1170. SET_IVOR(5, 0x0c0) /* Alignment */
  1171. SET_IVOR(6, 0x0e0) /* Program */
  1172. SET_IVOR(7, 0x100) /* FP Unavailable */
  1173. SET_IVOR(8, 0x120) /* System Call */
  1174. SET_IVOR(9, 0x140) /* Auxiliary Processor Unavailable */
  1175. SET_IVOR(10, 0x160) /* Decrementer */
  1176. SET_IVOR(11, 0x180) /* Fixed Interval Timer */
  1177. SET_IVOR(12, 0x1a0) /* Watchdog Timer */
  1178. SET_IVOR(13, 0x1c0) /* Data TLB Error */
  1179. SET_IVOR(14, 0x1e0) /* Instruction TLB Error */
  1180. SET_IVOR(15, 0x040) /* Debug */
  1181. sync
  1182. blr
  1183. _GLOBAL(setup_perfmon_ivor)
  1184. SET_IVOR(35, 0x260) /* Performance Monitor */
  1185. blr
  1186. _GLOBAL(setup_doorbell_ivors)
  1187. SET_IVOR(36, 0x280) /* Processor Doorbell */
  1188. SET_IVOR(37, 0x2a0) /* Processor Doorbell Crit */
  1189. blr
  1190. _GLOBAL(setup_ehv_ivors)
  1191. SET_IVOR(40, 0x300) /* Embedded Hypervisor System Call */
  1192. SET_IVOR(41, 0x320) /* Embedded Hypervisor Privilege */
  1193. SET_IVOR(38, 0x2c0) /* Guest Processor Doorbell */
  1194. SET_IVOR(39, 0x2e0) /* Guest Processor Doorbell Crit/MC */
  1195. blr