db1200.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908
  1. /*
  2. * DBAu1200/PBAu1200 board platform device registration
  3. *
  4. * Copyright (C) 2008-2011 Manuel Lauss
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/dma-mapping.h>
  21. #include <linux/gpio.h>
  22. #include <linux/i2c.h>
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/io.h>
  27. #include <linux/leds.h>
  28. #include <linux/mmc/host.h>
  29. #include <linux/mtd/mtd.h>
  30. #include <linux/mtd/nand.h>
  31. #include <linux/mtd/partitions.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/serial_8250.h>
  34. #include <linux/spi/spi.h>
  35. #include <linux/spi/flash.h>
  36. #include <linux/smc91x.h>
  37. #include <asm/mach-au1x00/au1000.h>
  38. #include <asm/mach-au1x00/au1100_mmc.h>
  39. #include <asm/mach-au1x00/au1xxx_dbdma.h>
  40. #include <asm/mach-au1x00/au1200fb.h>
  41. #include <asm/mach-au1x00/au1550_spi.h>
  42. #include <asm/mach-db1x00/bcsr.h>
  43. #include <asm/mach-db1x00/db1200.h>
  44. #include "platform.h"
  45. const char *get_system_type(void);
  46. static int __init db1200_detect_board(void)
  47. {
  48. int bid;
  49. /* try the DB1200 first */
  50. bcsr_init(DB1200_BCSR_PHYS_ADDR,
  51. DB1200_BCSR_PHYS_ADDR + DB1200_BCSR_HEXLED_OFS);
  52. if (BCSR_WHOAMI_DB1200 == BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI))) {
  53. unsigned short t = bcsr_read(BCSR_HEXLEDS);
  54. bcsr_write(BCSR_HEXLEDS, ~t);
  55. if (bcsr_read(BCSR_HEXLEDS) != t) {
  56. bcsr_write(BCSR_HEXLEDS, t);
  57. return 0;
  58. }
  59. }
  60. /* okay, try the PB1200 then */
  61. bcsr_init(PB1200_BCSR_PHYS_ADDR,
  62. PB1200_BCSR_PHYS_ADDR + PB1200_BCSR_HEXLED_OFS);
  63. bid = BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI));
  64. if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
  65. (bid == BCSR_WHOAMI_PB1200_DDR2)) {
  66. unsigned short t = bcsr_read(BCSR_HEXLEDS);
  67. bcsr_write(BCSR_HEXLEDS, ~t);
  68. if (bcsr_read(BCSR_HEXLEDS) != t) {
  69. bcsr_write(BCSR_HEXLEDS, t);
  70. return 0;
  71. }
  72. }
  73. return 1; /* it's neither */
  74. }
  75. int __init db1200_board_setup(void)
  76. {
  77. unsigned long freq0, clksrc, div, pfc;
  78. unsigned short whoami;
  79. if (db1200_detect_board())
  80. return -ENODEV;
  81. whoami = bcsr_read(BCSR_WHOAMI);
  82. printk(KERN_INFO "Alchemy/AMD/RMI %s Board, CPLD Rev %d"
  83. " Board-ID %d Daughtercard ID %d\n", get_system_type(),
  84. (whoami >> 4) & 0xf, (whoami >> 8) & 0xf, whoami & 0xf);
  85. /* SMBus/SPI on PSC0, Audio on PSC1 */
  86. pfc = __raw_readl((void __iomem *)SYS_PINFUNC);
  87. pfc &= ~(SYS_PINFUNC_P0A | SYS_PINFUNC_P0B);
  88. pfc &= ~(SYS_PINFUNC_P1A | SYS_PINFUNC_P1B | SYS_PINFUNC_FS3);
  89. pfc |= SYS_PINFUNC_P1C; /* SPI is configured later */
  90. __raw_writel(pfc, (void __iomem *)SYS_PINFUNC);
  91. wmb();
  92. /* Clock configurations: PSC0: ~50MHz via Clkgen0, derived from
  93. * CPU clock; all other clock generators off/unused.
  94. */
  95. div = (get_au1x00_speed() + 25000000) / 50000000;
  96. if (div & 1)
  97. div++;
  98. div = ((div >> 1) - 1) & 0xff;
  99. freq0 = div << SYS_FC_FRDIV0_BIT;
  100. __raw_writel(freq0, (void __iomem *)SYS_FREQCTRL0);
  101. wmb();
  102. freq0 |= SYS_FC_FE0; /* enable F0 */
  103. __raw_writel(freq0, (void __iomem *)SYS_FREQCTRL0);
  104. wmb();
  105. /* psc0_intclk comes 1:1 from F0 */
  106. clksrc = SYS_CS_MUX_FQ0 << SYS_CS_ME0_BIT;
  107. __raw_writel(clksrc, (void __iomem *)SYS_CLKSRC);
  108. wmb();
  109. return 0;
  110. }
  111. /******************************************************************************/
  112. static struct mtd_partition db1200_spiflash_parts[] = {
  113. {
  114. .name = "spi_flash",
  115. .offset = 0,
  116. .size = MTDPART_SIZ_FULL,
  117. },
  118. };
  119. static struct flash_platform_data db1200_spiflash_data = {
  120. .name = "s25fl001",
  121. .parts = db1200_spiflash_parts,
  122. .nr_parts = ARRAY_SIZE(db1200_spiflash_parts),
  123. .type = "m25p10",
  124. };
  125. static struct spi_board_info db1200_spi_devs[] __initdata = {
  126. {
  127. /* TI TMP121AIDBVR temp sensor */
  128. .modalias = "tmp121",
  129. .max_speed_hz = 2000000,
  130. .bus_num = 0,
  131. .chip_select = 0,
  132. .mode = 0,
  133. },
  134. {
  135. /* Spansion S25FL001D0FMA SPI flash */
  136. .modalias = "m25p80",
  137. .max_speed_hz = 50000000,
  138. .bus_num = 0,
  139. .chip_select = 1,
  140. .mode = 0,
  141. .platform_data = &db1200_spiflash_data,
  142. },
  143. };
  144. static struct i2c_board_info db1200_i2c_devs[] __initdata = {
  145. { I2C_BOARD_INFO("24c04", 0x52), }, /* AT24C04-10 I2C eeprom */
  146. { I2C_BOARD_INFO("ne1619", 0x2d), }, /* adm1025-compat hwmon */
  147. { I2C_BOARD_INFO("wm8731", 0x1b), }, /* I2S audio codec WM8731 */
  148. };
  149. /**********************************************************************/
  150. static void au1200_nand_cmd_ctrl(struct mtd_info *mtd, int cmd,
  151. unsigned int ctrl)
  152. {
  153. struct nand_chip *this = mtd->priv;
  154. unsigned long ioaddr = (unsigned long)this->IO_ADDR_W;
  155. ioaddr &= 0xffffff00;
  156. if (ctrl & NAND_CLE) {
  157. ioaddr += MEM_STNAND_CMD;
  158. } else if (ctrl & NAND_ALE) {
  159. ioaddr += MEM_STNAND_ADDR;
  160. } else {
  161. /* assume we want to r/w real data by default */
  162. ioaddr += MEM_STNAND_DATA;
  163. }
  164. this->IO_ADDR_R = this->IO_ADDR_W = (void __iomem *)ioaddr;
  165. if (cmd != NAND_CMD_NONE) {
  166. __raw_writeb(cmd, this->IO_ADDR_W);
  167. wmb();
  168. }
  169. }
  170. static int au1200_nand_device_ready(struct mtd_info *mtd)
  171. {
  172. return __raw_readl((void __iomem *)MEM_STSTAT) & 1;
  173. }
  174. static struct mtd_partition db1200_nand_parts[] = {
  175. {
  176. .name = "NAND FS 0",
  177. .offset = 0,
  178. .size = 8 * 1024 * 1024,
  179. },
  180. {
  181. .name = "NAND FS 1",
  182. .offset = MTDPART_OFS_APPEND,
  183. .size = MTDPART_SIZ_FULL
  184. },
  185. };
  186. struct platform_nand_data db1200_nand_platdata = {
  187. .chip = {
  188. .nr_chips = 1,
  189. .chip_offset = 0,
  190. .nr_partitions = ARRAY_SIZE(db1200_nand_parts),
  191. .partitions = db1200_nand_parts,
  192. .chip_delay = 20,
  193. },
  194. .ctrl = {
  195. .dev_ready = au1200_nand_device_ready,
  196. .cmd_ctrl = au1200_nand_cmd_ctrl,
  197. },
  198. };
  199. static struct resource db1200_nand_res[] = {
  200. [0] = {
  201. .start = DB1200_NAND_PHYS_ADDR,
  202. .end = DB1200_NAND_PHYS_ADDR + 0xff,
  203. .flags = IORESOURCE_MEM,
  204. },
  205. };
  206. static struct platform_device db1200_nand_dev = {
  207. .name = "gen_nand",
  208. .num_resources = ARRAY_SIZE(db1200_nand_res),
  209. .resource = db1200_nand_res,
  210. .id = -1,
  211. .dev = {
  212. .platform_data = &db1200_nand_platdata,
  213. }
  214. };
  215. /**********************************************************************/
  216. static struct smc91x_platdata db1200_eth_data = {
  217. .flags = SMC91X_NOWAIT | SMC91X_USE_16BIT,
  218. .leda = RPC_LED_100_10,
  219. .ledb = RPC_LED_TX_RX,
  220. };
  221. static struct resource db1200_eth_res[] = {
  222. [0] = {
  223. .start = DB1200_ETH_PHYS_ADDR,
  224. .end = DB1200_ETH_PHYS_ADDR + 0xf,
  225. .flags = IORESOURCE_MEM,
  226. },
  227. [1] = {
  228. .start = DB1200_ETH_INT,
  229. .end = DB1200_ETH_INT,
  230. .flags = IORESOURCE_IRQ,
  231. },
  232. };
  233. static struct platform_device db1200_eth_dev = {
  234. .dev = {
  235. .platform_data = &db1200_eth_data,
  236. },
  237. .name = "smc91x",
  238. .id = -1,
  239. .num_resources = ARRAY_SIZE(db1200_eth_res),
  240. .resource = db1200_eth_res,
  241. };
  242. /**********************************************************************/
  243. static struct resource db1200_ide_res[] = {
  244. [0] = {
  245. .start = DB1200_IDE_PHYS_ADDR,
  246. .end = DB1200_IDE_PHYS_ADDR + DB1200_IDE_PHYS_LEN - 1,
  247. .flags = IORESOURCE_MEM,
  248. },
  249. [1] = {
  250. .start = DB1200_IDE_INT,
  251. .end = DB1200_IDE_INT,
  252. .flags = IORESOURCE_IRQ,
  253. },
  254. [2] = {
  255. .start = AU1200_DSCR_CMD0_DMA_REQ1,
  256. .end = AU1200_DSCR_CMD0_DMA_REQ1,
  257. .flags = IORESOURCE_DMA,
  258. },
  259. };
  260. static u64 au1200_ide_dmamask = DMA_BIT_MASK(32);
  261. static struct platform_device db1200_ide_dev = {
  262. .name = "au1200-ide",
  263. .id = 0,
  264. .dev = {
  265. .dma_mask = &au1200_ide_dmamask,
  266. .coherent_dma_mask = DMA_BIT_MASK(32),
  267. },
  268. .num_resources = ARRAY_SIZE(db1200_ide_res),
  269. .resource = db1200_ide_res,
  270. };
  271. /**********************************************************************/
  272. /* SD carddetects: they're supposed to be edge-triggered, but ack
  273. * doesn't seem to work (CPLD Rev 2). Instead, the screaming one
  274. * is disabled and its counterpart enabled. The 500ms timeout is
  275. * because the carddetect isn't debounced in hardware.
  276. */
  277. static irqreturn_t db1200_mmc_cd(int irq, void *ptr)
  278. {
  279. void(*mmc_cd)(struct mmc_host *, unsigned long);
  280. if (irq == DB1200_SD0_INSERT_INT) {
  281. disable_irq_nosync(DB1200_SD0_INSERT_INT);
  282. enable_irq(DB1200_SD0_EJECT_INT);
  283. } else {
  284. disable_irq_nosync(DB1200_SD0_EJECT_INT);
  285. enable_irq(DB1200_SD0_INSERT_INT);
  286. }
  287. /* link against CONFIG_MMC=m */
  288. mmc_cd = symbol_get(mmc_detect_change);
  289. if (mmc_cd) {
  290. mmc_cd(ptr, msecs_to_jiffies(500));
  291. symbol_put(mmc_detect_change);
  292. }
  293. return IRQ_HANDLED;
  294. }
  295. static int db1200_mmc_cd_setup(void *mmc_host, int en)
  296. {
  297. int ret;
  298. if (en) {
  299. ret = request_irq(DB1200_SD0_INSERT_INT, db1200_mmc_cd,
  300. 0, "sd_insert", mmc_host);
  301. if (ret)
  302. goto out;
  303. ret = request_irq(DB1200_SD0_EJECT_INT, db1200_mmc_cd,
  304. 0, "sd_eject", mmc_host);
  305. if (ret) {
  306. free_irq(DB1200_SD0_INSERT_INT, mmc_host);
  307. goto out;
  308. }
  309. if (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD0INSERT)
  310. enable_irq(DB1200_SD0_EJECT_INT);
  311. else
  312. enable_irq(DB1200_SD0_INSERT_INT);
  313. } else {
  314. free_irq(DB1200_SD0_INSERT_INT, mmc_host);
  315. free_irq(DB1200_SD0_EJECT_INT, mmc_host);
  316. }
  317. ret = 0;
  318. out:
  319. return ret;
  320. }
  321. static void db1200_mmc_set_power(void *mmc_host, int state)
  322. {
  323. if (state) {
  324. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_SD0PWR);
  325. msleep(400); /* stabilization time */
  326. } else
  327. bcsr_mod(BCSR_BOARD, BCSR_BOARD_SD0PWR, 0);
  328. }
  329. static int db1200_mmc_card_readonly(void *mmc_host)
  330. {
  331. return (bcsr_read(BCSR_STATUS) & BCSR_STATUS_SD0WP) ? 1 : 0;
  332. }
  333. static int db1200_mmc_card_inserted(void *mmc_host)
  334. {
  335. return (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD0INSERT) ? 1 : 0;
  336. }
  337. static void db1200_mmcled_set(struct led_classdev *led,
  338. enum led_brightness brightness)
  339. {
  340. if (brightness != LED_OFF)
  341. bcsr_mod(BCSR_LEDS, BCSR_LEDS_LED0, 0);
  342. else
  343. bcsr_mod(BCSR_LEDS, 0, BCSR_LEDS_LED0);
  344. }
  345. static struct led_classdev db1200_mmc_led = {
  346. .brightness_set = db1200_mmcled_set,
  347. };
  348. /* -- */
  349. static irqreturn_t pb1200_mmc1_cd(int irq, void *ptr)
  350. {
  351. void(*mmc_cd)(struct mmc_host *, unsigned long);
  352. if (irq == PB1200_SD1_INSERT_INT) {
  353. disable_irq_nosync(PB1200_SD1_INSERT_INT);
  354. enable_irq(PB1200_SD1_EJECT_INT);
  355. } else {
  356. disable_irq_nosync(PB1200_SD1_EJECT_INT);
  357. enable_irq(PB1200_SD1_INSERT_INT);
  358. }
  359. /* link against CONFIG_MMC=m */
  360. mmc_cd = symbol_get(mmc_detect_change);
  361. if (mmc_cd) {
  362. mmc_cd(ptr, msecs_to_jiffies(500));
  363. symbol_put(mmc_detect_change);
  364. }
  365. return IRQ_HANDLED;
  366. }
  367. static int pb1200_mmc1_cd_setup(void *mmc_host, int en)
  368. {
  369. int ret;
  370. if (en) {
  371. ret = request_irq(PB1200_SD1_INSERT_INT, pb1200_mmc1_cd, 0,
  372. "sd1_insert", mmc_host);
  373. if (ret)
  374. goto out;
  375. ret = request_irq(PB1200_SD1_EJECT_INT, pb1200_mmc1_cd, 0,
  376. "sd1_eject", mmc_host);
  377. if (ret) {
  378. free_irq(PB1200_SD1_INSERT_INT, mmc_host);
  379. goto out;
  380. }
  381. if (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD1INSERT)
  382. enable_irq(PB1200_SD1_EJECT_INT);
  383. else
  384. enable_irq(PB1200_SD1_INSERT_INT);
  385. } else {
  386. free_irq(PB1200_SD1_INSERT_INT, mmc_host);
  387. free_irq(PB1200_SD1_EJECT_INT, mmc_host);
  388. }
  389. ret = 0;
  390. out:
  391. return ret;
  392. }
  393. static void pb1200_mmc1led_set(struct led_classdev *led,
  394. enum led_brightness brightness)
  395. {
  396. if (brightness != LED_OFF)
  397. bcsr_mod(BCSR_LEDS, BCSR_LEDS_LED1, 0);
  398. else
  399. bcsr_mod(BCSR_LEDS, 0, BCSR_LEDS_LED1);
  400. }
  401. static struct led_classdev pb1200_mmc1_led = {
  402. .brightness_set = pb1200_mmc1led_set,
  403. };
  404. static void pb1200_mmc1_set_power(void *mmc_host, int state)
  405. {
  406. if (state) {
  407. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_SD1PWR);
  408. msleep(400); /* stabilization time */
  409. } else
  410. bcsr_mod(BCSR_BOARD, BCSR_BOARD_SD1PWR, 0);
  411. }
  412. static int pb1200_mmc1_card_readonly(void *mmc_host)
  413. {
  414. return (bcsr_read(BCSR_STATUS) & BCSR_STATUS_SD1WP) ? 1 : 0;
  415. }
  416. static int pb1200_mmc1_card_inserted(void *mmc_host)
  417. {
  418. return (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD1INSERT) ? 1 : 0;
  419. }
  420. static struct au1xmmc_platform_data db1200_mmc_platdata[2] = {
  421. [0] = {
  422. .cd_setup = db1200_mmc_cd_setup,
  423. .set_power = db1200_mmc_set_power,
  424. .card_inserted = db1200_mmc_card_inserted,
  425. .card_readonly = db1200_mmc_card_readonly,
  426. .led = &db1200_mmc_led,
  427. },
  428. [1] = {
  429. .cd_setup = pb1200_mmc1_cd_setup,
  430. .set_power = pb1200_mmc1_set_power,
  431. .card_inserted = pb1200_mmc1_card_inserted,
  432. .card_readonly = pb1200_mmc1_card_readonly,
  433. .led = &pb1200_mmc1_led,
  434. },
  435. };
  436. static struct resource au1200_mmc0_resources[] = {
  437. [0] = {
  438. .start = AU1100_SD0_PHYS_ADDR,
  439. .end = AU1100_SD0_PHYS_ADDR + 0xfff,
  440. .flags = IORESOURCE_MEM,
  441. },
  442. [1] = {
  443. .start = AU1200_SD_INT,
  444. .end = AU1200_SD_INT,
  445. .flags = IORESOURCE_IRQ,
  446. },
  447. [2] = {
  448. .start = AU1200_DSCR_CMD0_SDMS_TX0,
  449. .end = AU1200_DSCR_CMD0_SDMS_TX0,
  450. .flags = IORESOURCE_DMA,
  451. },
  452. [3] = {
  453. .start = AU1200_DSCR_CMD0_SDMS_RX0,
  454. .end = AU1200_DSCR_CMD0_SDMS_RX0,
  455. .flags = IORESOURCE_DMA,
  456. }
  457. };
  458. static u64 au1xxx_mmc_dmamask = DMA_BIT_MASK(32);
  459. static struct platform_device db1200_mmc0_dev = {
  460. .name = "au1xxx-mmc",
  461. .id = 0,
  462. .dev = {
  463. .dma_mask = &au1xxx_mmc_dmamask,
  464. .coherent_dma_mask = DMA_BIT_MASK(32),
  465. .platform_data = &db1200_mmc_platdata[0],
  466. },
  467. .num_resources = ARRAY_SIZE(au1200_mmc0_resources),
  468. .resource = au1200_mmc0_resources,
  469. };
  470. static struct resource au1200_mmc1_res[] = {
  471. [0] = {
  472. .start = AU1100_SD1_PHYS_ADDR,
  473. .end = AU1100_SD1_PHYS_ADDR + 0xfff,
  474. .flags = IORESOURCE_MEM,
  475. },
  476. [1] = {
  477. .start = AU1200_SD_INT,
  478. .end = AU1200_SD_INT,
  479. .flags = IORESOURCE_IRQ,
  480. },
  481. [2] = {
  482. .start = AU1200_DSCR_CMD0_SDMS_TX1,
  483. .end = AU1200_DSCR_CMD0_SDMS_TX1,
  484. .flags = IORESOURCE_DMA,
  485. },
  486. [3] = {
  487. .start = AU1200_DSCR_CMD0_SDMS_RX1,
  488. .end = AU1200_DSCR_CMD0_SDMS_RX1,
  489. .flags = IORESOURCE_DMA,
  490. }
  491. };
  492. static struct platform_device pb1200_mmc1_dev = {
  493. .name = "au1xxx-mmc",
  494. .id = 1,
  495. .dev = {
  496. .dma_mask = &au1xxx_mmc_dmamask,
  497. .coherent_dma_mask = DMA_BIT_MASK(32),
  498. .platform_data = &db1200_mmc_platdata[1],
  499. },
  500. .num_resources = ARRAY_SIZE(au1200_mmc1_res),
  501. .resource = au1200_mmc1_res,
  502. };
  503. /**********************************************************************/
  504. static int db1200fb_panel_index(void)
  505. {
  506. return (bcsr_read(BCSR_SWITCHES) >> 8) & 0x0f;
  507. }
  508. static int db1200fb_panel_init(void)
  509. {
  510. /* Apply power */
  511. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_LCDVEE | BCSR_BOARD_LCDVDD |
  512. BCSR_BOARD_LCDBL);
  513. return 0;
  514. }
  515. static int db1200fb_panel_shutdown(void)
  516. {
  517. /* Remove power */
  518. bcsr_mod(BCSR_BOARD, BCSR_BOARD_LCDVEE | BCSR_BOARD_LCDVDD |
  519. BCSR_BOARD_LCDBL, 0);
  520. return 0;
  521. }
  522. static struct au1200fb_platdata db1200fb_pd = {
  523. .panel_index = db1200fb_panel_index,
  524. .panel_init = db1200fb_panel_init,
  525. .panel_shutdown = db1200fb_panel_shutdown,
  526. };
  527. static struct resource au1200_lcd_res[] = {
  528. [0] = {
  529. .start = AU1200_LCD_PHYS_ADDR,
  530. .end = AU1200_LCD_PHYS_ADDR + 0x800 - 1,
  531. .flags = IORESOURCE_MEM,
  532. },
  533. [1] = {
  534. .start = AU1200_LCD_INT,
  535. .end = AU1200_LCD_INT,
  536. .flags = IORESOURCE_IRQ,
  537. }
  538. };
  539. static u64 au1200_lcd_dmamask = DMA_BIT_MASK(32);
  540. static struct platform_device au1200_lcd_dev = {
  541. .name = "au1200-lcd",
  542. .id = 0,
  543. .dev = {
  544. .dma_mask = &au1200_lcd_dmamask,
  545. .coherent_dma_mask = DMA_BIT_MASK(32),
  546. .platform_data = &db1200fb_pd,
  547. },
  548. .num_resources = ARRAY_SIZE(au1200_lcd_res),
  549. .resource = au1200_lcd_res,
  550. };
  551. /**********************************************************************/
  552. static struct resource au1200_psc0_res[] = {
  553. [0] = {
  554. .start = AU1550_PSC0_PHYS_ADDR,
  555. .end = AU1550_PSC0_PHYS_ADDR + 0xfff,
  556. .flags = IORESOURCE_MEM,
  557. },
  558. [1] = {
  559. .start = AU1200_PSC0_INT,
  560. .end = AU1200_PSC0_INT,
  561. .flags = IORESOURCE_IRQ,
  562. },
  563. [2] = {
  564. .start = AU1200_DSCR_CMD0_PSC0_TX,
  565. .end = AU1200_DSCR_CMD0_PSC0_TX,
  566. .flags = IORESOURCE_DMA,
  567. },
  568. [3] = {
  569. .start = AU1200_DSCR_CMD0_PSC0_RX,
  570. .end = AU1200_DSCR_CMD0_PSC0_RX,
  571. .flags = IORESOURCE_DMA,
  572. },
  573. };
  574. static struct platform_device db1200_i2c_dev = {
  575. .name = "au1xpsc_smbus",
  576. .id = 0, /* bus number */
  577. .num_resources = ARRAY_SIZE(au1200_psc0_res),
  578. .resource = au1200_psc0_res,
  579. };
  580. static void db1200_spi_cs_en(struct au1550_spi_info *spi, int cs, int pol)
  581. {
  582. if (cs)
  583. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_SPISEL);
  584. else
  585. bcsr_mod(BCSR_RESETS, BCSR_RESETS_SPISEL, 0);
  586. }
  587. static struct au1550_spi_info db1200_spi_platdata = {
  588. .mainclk_hz = 50000000, /* PSC0 clock */
  589. .num_chipselect = 2,
  590. .activate_cs = db1200_spi_cs_en,
  591. };
  592. static u64 spi_dmamask = DMA_BIT_MASK(32);
  593. static struct platform_device db1200_spi_dev = {
  594. .dev = {
  595. .dma_mask = &spi_dmamask,
  596. .coherent_dma_mask = DMA_BIT_MASK(32),
  597. .platform_data = &db1200_spi_platdata,
  598. },
  599. .name = "au1550-spi",
  600. .id = 0, /* bus number */
  601. .num_resources = ARRAY_SIZE(au1200_psc0_res),
  602. .resource = au1200_psc0_res,
  603. };
  604. static struct resource au1200_psc1_res[] = {
  605. [0] = {
  606. .start = AU1550_PSC1_PHYS_ADDR,
  607. .end = AU1550_PSC1_PHYS_ADDR + 0xfff,
  608. .flags = IORESOURCE_MEM,
  609. },
  610. [1] = {
  611. .start = AU1200_PSC1_INT,
  612. .end = AU1200_PSC1_INT,
  613. .flags = IORESOURCE_IRQ,
  614. },
  615. [2] = {
  616. .start = AU1200_DSCR_CMD0_PSC1_TX,
  617. .end = AU1200_DSCR_CMD0_PSC1_TX,
  618. .flags = IORESOURCE_DMA,
  619. },
  620. [3] = {
  621. .start = AU1200_DSCR_CMD0_PSC1_RX,
  622. .end = AU1200_DSCR_CMD0_PSC1_RX,
  623. .flags = IORESOURCE_DMA,
  624. },
  625. };
  626. /* AC97 or I2S device */
  627. static struct platform_device db1200_audio_dev = {
  628. /* name assigned later based on switch setting */
  629. .id = 1, /* PSC ID */
  630. .num_resources = ARRAY_SIZE(au1200_psc1_res),
  631. .resource = au1200_psc1_res,
  632. };
  633. /* DB1200 ASoC card device */
  634. static struct platform_device db1200_sound_dev = {
  635. /* name assigned later based on switch setting */
  636. .id = 1, /* PSC ID */
  637. };
  638. static struct platform_device db1200_stac_dev = {
  639. .name = "ac97-codec",
  640. .id = 1, /* on PSC1 */
  641. };
  642. static struct platform_device db1200_audiodma_dev = {
  643. .name = "au1xpsc-pcm",
  644. .id = 1, /* PSC ID */
  645. };
  646. static struct platform_device *db1200_devs[] __initdata = {
  647. NULL, /* PSC0, selected by S6.8 */
  648. &db1200_ide_dev,
  649. &db1200_mmc0_dev,
  650. &au1200_lcd_dev,
  651. &db1200_eth_dev,
  652. &db1200_nand_dev,
  653. &db1200_audiodma_dev,
  654. &db1200_audio_dev,
  655. &db1200_stac_dev,
  656. &db1200_sound_dev,
  657. };
  658. static struct platform_device *pb1200_devs[] __initdata = {
  659. &pb1200_mmc1_dev,
  660. };
  661. /* Some peripheral base addresses differ on the PB1200 */
  662. static int __init pb1200_res_fixup(void)
  663. {
  664. /* CPLD Revs earlier than 4 cause problems */
  665. if (BCSR_WHOAMI_CPLD(bcsr_read(BCSR_WHOAMI)) <= 3) {
  666. printk(KERN_ERR "WARNING!!!\n");
  667. printk(KERN_ERR "WARNING!!!\n");
  668. printk(KERN_ERR "PB1200 must be at CPLD rev 4. Please have\n");
  669. printk(KERN_ERR "the board updated to latest revisions.\n");
  670. printk(KERN_ERR "This software will not work reliably\n");
  671. printk(KERN_ERR "on anything older than CPLD rev 4.!\n");
  672. printk(KERN_ERR "WARNING!!!\n");
  673. printk(KERN_ERR "WARNING!!!\n");
  674. return 1;
  675. }
  676. db1200_nand_res[0].start = PB1200_NAND_PHYS_ADDR;
  677. db1200_nand_res[0].end = PB1200_NAND_PHYS_ADDR + 0xff;
  678. db1200_ide_res[0].start = PB1200_IDE_PHYS_ADDR;
  679. db1200_ide_res[0].end = PB1200_IDE_PHYS_ADDR + DB1200_IDE_PHYS_LEN - 1;
  680. db1200_eth_res[0].start = PB1200_ETH_PHYS_ADDR;
  681. db1200_eth_res[0].end = PB1200_ETH_PHYS_ADDR + 0xff;
  682. return 0;
  683. }
  684. int __init db1200_dev_setup(void)
  685. {
  686. unsigned long pfc;
  687. unsigned short sw;
  688. int swapped, bid;
  689. bid = BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI));
  690. if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
  691. (bid == BCSR_WHOAMI_PB1200_DDR2)) {
  692. if (pb1200_res_fixup())
  693. return -ENODEV;
  694. }
  695. /* GPIO7 is low-level triggered CPLD cascade */
  696. irq_set_irq_type(AU1200_GPIO7_INT, IRQ_TYPE_LEVEL_LOW);
  697. bcsr_init_irq(DB1200_INT_BEGIN, DB1200_INT_END, AU1200_GPIO7_INT);
  698. /* insert/eject pairs: one of both is always screaming. To avoid
  699. * issues they must not be automatically enabled when initially
  700. * requested.
  701. */
  702. irq_set_status_flags(DB1200_SD0_INSERT_INT, IRQ_NOAUTOEN);
  703. irq_set_status_flags(DB1200_SD0_EJECT_INT, IRQ_NOAUTOEN);
  704. irq_set_status_flags(DB1200_PC0_INSERT_INT, IRQ_NOAUTOEN);
  705. irq_set_status_flags(DB1200_PC0_EJECT_INT, IRQ_NOAUTOEN);
  706. irq_set_status_flags(DB1200_PC1_INSERT_INT, IRQ_NOAUTOEN);
  707. irq_set_status_flags(DB1200_PC1_EJECT_INT, IRQ_NOAUTOEN);
  708. i2c_register_board_info(0, db1200_i2c_devs,
  709. ARRAY_SIZE(db1200_i2c_devs));
  710. spi_register_board_info(db1200_spi_devs,
  711. ARRAY_SIZE(db1200_i2c_devs));
  712. /* SWITCHES: S6.8 I2C/SPI selector (OFF=I2C ON=SPI)
  713. * S6.7 AC97/I2S selector (OFF=AC97 ON=I2S)
  714. * or S12 on the PB1200.
  715. */
  716. /* NOTE: GPIO215 controls OTG VBUS supply. In SPI mode however
  717. * this pin is claimed by PSC0 (unused though, but pinmux doesn't
  718. * allow to free it without crippling the SPI interface).
  719. * As a result, in SPI mode, OTG simply won't work (PSC0 uses
  720. * it as an input pin which is pulled high on the boards).
  721. */
  722. pfc = __raw_readl((void __iomem *)SYS_PINFUNC) & ~SYS_PINFUNC_P0A;
  723. /* switch off OTG VBUS supply */
  724. gpio_request(215, "otg-vbus");
  725. gpio_direction_output(215, 1);
  726. printk(KERN_INFO "%s device configuration:\n", get_system_type());
  727. sw = bcsr_read(BCSR_SWITCHES);
  728. if (sw & BCSR_SWITCHES_DIP_8) {
  729. db1200_devs[0] = &db1200_i2c_dev;
  730. bcsr_mod(BCSR_RESETS, BCSR_RESETS_PSC0MUX, 0);
  731. pfc |= (2 << 17); /* GPIO2 block owns GPIO215 */
  732. printk(KERN_INFO " S6.8 OFF: PSC0 mode I2C\n");
  733. printk(KERN_INFO " OTG port VBUS supply available!\n");
  734. } else {
  735. db1200_devs[0] = &db1200_spi_dev;
  736. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_PSC0MUX);
  737. pfc |= (1 << 17); /* PSC0 owns GPIO215 */
  738. printk(KERN_INFO " S6.8 ON : PSC0 mode SPI\n");
  739. printk(KERN_INFO " OTG port VBUS supply disabled\n");
  740. }
  741. __raw_writel(pfc, (void __iomem *)SYS_PINFUNC);
  742. wmb();
  743. /* Audio: DIP7 selects I2S(0)/AC97(1), but need I2C for I2S!
  744. * so: DIP7=1 || DIP8=0 => AC97, DIP7=0 && DIP8=1 => I2S
  745. */
  746. sw &= BCSR_SWITCHES_DIP_8 | BCSR_SWITCHES_DIP_7;
  747. if (sw == BCSR_SWITCHES_DIP_8) {
  748. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_PSC1MUX);
  749. db1200_audio_dev.name = "au1xpsc_i2s";
  750. db1200_sound_dev.name = "db1200-i2s";
  751. printk(KERN_INFO " S6.7 ON : PSC1 mode I2S\n");
  752. } else {
  753. bcsr_mod(BCSR_RESETS, BCSR_RESETS_PSC1MUX, 0);
  754. db1200_audio_dev.name = "au1xpsc_ac97";
  755. db1200_sound_dev.name = "db1200-ac97";
  756. printk(KERN_INFO " S6.7 OFF: PSC1 mode AC97\n");
  757. }
  758. /* Audio PSC clock is supplied externally. (FIXME: platdata!!) */
  759. __raw_writel(PSC_SEL_CLK_SERCLK,
  760. (void __iomem *)KSEG1ADDR(AU1550_PSC1_PHYS_ADDR) + PSC_SEL_OFFSET);
  761. wmb();
  762. db1x_register_pcmcia_socket(
  763. AU1000_PCMCIA_ATTR_PHYS_ADDR,
  764. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x000400000 - 1,
  765. AU1000_PCMCIA_MEM_PHYS_ADDR,
  766. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x000400000 - 1,
  767. AU1000_PCMCIA_IO_PHYS_ADDR,
  768. AU1000_PCMCIA_IO_PHYS_ADDR + 0x000010000 - 1,
  769. DB1200_PC0_INT, DB1200_PC0_INSERT_INT,
  770. /*DB1200_PC0_STSCHG_INT*/0, DB1200_PC0_EJECT_INT, 0);
  771. db1x_register_pcmcia_socket(
  772. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004000000,
  773. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004400000 - 1,
  774. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004000000,
  775. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004400000 - 1,
  776. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004000000,
  777. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004010000 - 1,
  778. DB1200_PC1_INT, DB1200_PC1_INSERT_INT,
  779. /*DB1200_PC1_STSCHG_INT*/0, DB1200_PC1_EJECT_INT, 1);
  780. swapped = bcsr_read(BCSR_STATUS) & BCSR_STATUS_DB1200_SWAPBOOT;
  781. db1x_register_norflash(64 << 20, 2, swapped);
  782. platform_add_devices(db1200_devs, ARRAY_SIZE(db1200_devs));
  783. /* PB1200 is a DB1200 with a 2nd MMC and Camera connector */
  784. if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
  785. (bid == BCSR_WHOAMI_PB1200_DDR2))
  786. platform_add_devices(pb1200_devs, ARRAY_SIZE(pb1200_devs));
  787. return 0;
  788. }