core.c 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786
  1. /*
  2. *
  3. * arch/arm/mach-u300/core.c
  4. *
  5. *
  6. * Copyright (C) 2007-2012 ST-Ericsson SA
  7. * License terms: GNU General Public License (GPL) version 2
  8. * Core platform support, IRQ handling and device definitions.
  9. * Author: Linus Walleij <linus.walleij@stericsson.com>
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/bitops.h>
  16. #include <linux/device.h>
  17. #include <linux/mm.h>
  18. #include <linux/termios.h>
  19. #include <linux/dmaengine.h>
  20. #include <linux/amba/bus.h>
  21. #include <linux/amba/mmci.h>
  22. #include <linux/amba/serial.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/gpio.h>
  25. #include <linux/clk.h>
  26. #include <linux/err.h>
  27. #include <linux/mtd/nand.h>
  28. #include <linux/mtd/fsmc.h>
  29. #include <linux/pinctrl/machine.h>
  30. #include <linux/pinctrl/pinconf-generic.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/platform_data/clk-u300.h>
  33. #include <linux/platform_data/pinctrl-coh901.h>
  34. #include <asm/types.h>
  35. #include <asm/setup.h>
  36. #include <asm/memory.h>
  37. #include <asm/hardware/vic.h>
  38. #include <asm/mach/map.h>
  39. #include <asm/mach-types.h>
  40. #include <asm/mach/arch.h>
  41. #include <mach/coh901318.h>
  42. #include <mach/hardware.h>
  43. #include <mach/syscon.h>
  44. #include <mach/irqs.h>
  45. #include "timer.h"
  46. #include "spi.h"
  47. #include "i2c.h"
  48. #include "u300-gpio.h"
  49. #include "dma_channels.h"
  50. /*
  51. * Static I/O mappings that are needed for booting the U300 platforms. The
  52. * only things we need are the areas where we find the timer, syscon and
  53. * intcon, since the remaining device drivers will map their own memory
  54. * physical to virtual as the need arise.
  55. */
  56. static struct map_desc u300_io_desc[] __initdata = {
  57. {
  58. .virtual = U300_SLOW_PER_VIRT_BASE,
  59. .pfn = __phys_to_pfn(U300_SLOW_PER_PHYS_BASE),
  60. .length = SZ_64K,
  61. .type = MT_DEVICE,
  62. },
  63. {
  64. .virtual = U300_AHB_PER_VIRT_BASE,
  65. .pfn = __phys_to_pfn(U300_AHB_PER_PHYS_BASE),
  66. .length = SZ_32K,
  67. .type = MT_DEVICE,
  68. },
  69. {
  70. .virtual = U300_FAST_PER_VIRT_BASE,
  71. .pfn = __phys_to_pfn(U300_FAST_PER_PHYS_BASE),
  72. .length = SZ_32K,
  73. .type = MT_DEVICE,
  74. },
  75. };
  76. static void __init u300_map_io(void)
  77. {
  78. iotable_init(u300_io_desc, ARRAY_SIZE(u300_io_desc));
  79. }
  80. /*
  81. * Declaration of devices found on the U300 board and
  82. * their respective memory locations.
  83. */
  84. static struct amba_pl011_data uart0_plat_data = {
  85. #ifdef CONFIG_COH901318
  86. .dma_filter = coh901318_filter_id,
  87. .dma_rx_param = (void *) U300_DMA_UART0_RX,
  88. .dma_tx_param = (void *) U300_DMA_UART0_TX,
  89. #endif
  90. };
  91. /* Slow device at 0x3000 offset */
  92. static AMBA_APB_DEVICE(uart0, "uart0", 0, U300_UART0_BASE,
  93. { IRQ_U300_UART0 }, &uart0_plat_data);
  94. /* The U335 have an additional UART1 on the APP CPU */
  95. static struct amba_pl011_data uart1_plat_data = {
  96. #ifdef CONFIG_COH901318
  97. .dma_filter = coh901318_filter_id,
  98. .dma_rx_param = (void *) U300_DMA_UART1_RX,
  99. .dma_tx_param = (void *) U300_DMA_UART1_TX,
  100. #endif
  101. };
  102. /* Fast device at 0x7000 offset */
  103. static AMBA_APB_DEVICE(uart1, "uart1", 0, U300_UART1_BASE,
  104. { IRQ_U300_UART1 }, &uart1_plat_data);
  105. /* AHB device at 0x4000 offset */
  106. static AMBA_APB_DEVICE(pl172, "pl172", 0, U300_EMIF_CFG_BASE, { }, NULL);
  107. /* Fast device at 0x6000 offset */
  108. static AMBA_APB_DEVICE(pl022, "pl022", 0, U300_SPI_BASE,
  109. { IRQ_U300_SPI }, NULL);
  110. /* Fast device at 0x1000 offset */
  111. #define U300_MMCSD_IRQS { IRQ_U300_MMCSD_MCIINTR0, IRQ_U300_MMCSD_MCIINTR1 }
  112. static struct mmci_platform_data mmcsd_platform_data = {
  113. /*
  114. * Do not set ocr_mask or voltage translation function,
  115. * we have a regulator we can control instead.
  116. */
  117. .f_max = 24000000,
  118. .gpio_wp = -1,
  119. .gpio_cd = U300_GPIO_PIN_MMC_CD,
  120. .cd_invert = true,
  121. .capabilities = MMC_CAP_MMC_HIGHSPEED |
  122. MMC_CAP_SD_HIGHSPEED | MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA,
  123. #ifdef CONFIG_COH901318
  124. .dma_filter = coh901318_filter_id,
  125. .dma_rx_param = (void *) U300_DMA_MMCSD_RX_TX,
  126. /* Don't specify a TX channel, this RX channel is bidirectional */
  127. #endif
  128. };
  129. static AMBA_APB_DEVICE(mmcsd, "mmci", 0, U300_MMCSD_BASE,
  130. U300_MMCSD_IRQS, &mmcsd_platform_data);
  131. /*
  132. * The order of device declaration may be important, since some devices
  133. * have dependencies on other devices being initialized first.
  134. */
  135. static struct amba_device *amba_devs[] __initdata = {
  136. &uart0_device,
  137. &uart1_device,
  138. &pl022_device,
  139. &pl172_device,
  140. &mmcsd_device,
  141. };
  142. /* Here follows a list of all hw resources that the platform devices
  143. * allocate. Note, clock dependencies are not included
  144. */
  145. static struct resource gpio_resources[] = {
  146. {
  147. .start = U300_GPIO_BASE,
  148. .end = (U300_GPIO_BASE + SZ_4K - 1),
  149. .flags = IORESOURCE_MEM,
  150. },
  151. {
  152. .name = "gpio0",
  153. .start = IRQ_U300_GPIO_PORT0,
  154. .end = IRQ_U300_GPIO_PORT0,
  155. .flags = IORESOURCE_IRQ,
  156. },
  157. {
  158. .name = "gpio1",
  159. .start = IRQ_U300_GPIO_PORT1,
  160. .end = IRQ_U300_GPIO_PORT1,
  161. .flags = IORESOURCE_IRQ,
  162. },
  163. {
  164. .name = "gpio2",
  165. .start = IRQ_U300_GPIO_PORT2,
  166. .end = IRQ_U300_GPIO_PORT2,
  167. .flags = IORESOURCE_IRQ,
  168. },
  169. {
  170. .name = "gpio3",
  171. .start = IRQ_U300_GPIO_PORT3,
  172. .end = IRQ_U300_GPIO_PORT3,
  173. .flags = IORESOURCE_IRQ,
  174. },
  175. {
  176. .name = "gpio4",
  177. .start = IRQ_U300_GPIO_PORT4,
  178. .end = IRQ_U300_GPIO_PORT4,
  179. .flags = IORESOURCE_IRQ,
  180. },
  181. {
  182. .name = "gpio5",
  183. .start = IRQ_U300_GPIO_PORT5,
  184. .end = IRQ_U300_GPIO_PORT5,
  185. .flags = IORESOURCE_IRQ,
  186. },
  187. {
  188. .name = "gpio6",
  189. .start = IRQ_U300_GPIO_PORT6,
  190. .end = IRQ_U300_GPIO_PORT6,
  191. .flags = IORESOURCE_IRQ,
  192. },
  193. };
  194. static struct resource keypad_resources[] = {
  195. {
  196. .start = U300_KEYPAD_BASE,
  197. .end = U300_KEYPAD_BASE + SZ_4K - 1,
  198. .flags = IORESOURCE_MEM,
  199. },
  200. {
  201. .name = "coh901461-press",
  202. .start = IRQ_U300_KEYPAD_KEYBF,
  203. .end = IRQ_U300_KEYPAD_KEYBF,
  204. .flags = IORESOURCE_IRQ,
  205. },
  206. {
  207. .name = "coh901461-release",
  208. .start = IRQ_U300_KEYPAD_KEYBR,
  209. .end = IRQ_U300_KEYPAD_KEYBR,
  210. .flags = IORESOURCE_IRQ,
  211. },
  212. };
  213. static struct resource rtc_resources[] = {
  214. {
  215. .start = U300_RTC_BASE,
  216. .end = U300_RTC_BASE + SZ_4K - 1,
  217. .flags = IORESOURCE_MEM,
  218. },
  219. {
  220. .start = IRQ_U300_RTC,
  221. .end = IRQ_U300_RTC,
  222. .flags = IORESOURCE_IRQ,
  223. },
  224. };
  225. /*
  226. * Fsmc does have IRQs: #43 and #44 (NFIF and NFIF2)
  227. * but these are not yet used by the driver.
  228. */
  229. static struct resource fsmc_resources[] = {
  230. {
  231. .name = "nand_addr",
  232. .start = U300_NAND_CS0_PHYS_BASE + PLAT_NAND_ALE,
  233. .end = U300_NAND_CS0_PHYS_BASE + PLAT_NAND_ALE + SZ_16K - 1,
  234. .flags = IORESOURCE_MEM,
  235. },
  236. {
  237. .name = "nand_cmd",
  238. .start = U300_NAND_CS0_PHYS_BASE + PLAT_NAND_CLE,
  239. .end = U300_NAND_CS0_PHYS_BASE + PLAT_NAND_CLE + SZ_16K - 1,
  240. .flags = IORESOURCE_MEM,
  241. },
  242. {
  243. .name = "nand_data",
  244. .start = U300_NAND_CS0_PHYS_BASE,
  245. .end = U300_NAND_CS0_PHYS_BASE + SZ_16K - 1,
  246. .flags = IORESOURCE_MEM,
  247. },
  248. {
  249. .name = "fsmc_regs",
  250. .start = U300_NAND_IF_PHYS_BASE,
  251. .end = U300_NAND_IF_PHYS_BASE + SZ_4K - 1,
  252. .flags = IORESOURCE_MEM,
  253. },
  254. };
  255. static struct resource i2c0_resources[] = {
  256. {
  257. .start = U300_I2C0_BASE,
  258. .end = U300_I2C0_BASE + SZ_4K - 1,
  259. .flags = IORESOURCE_MEM,
  260. },
  261. {
  262. .start = IRQ_U300_I2C0,
  263. .end = IRQ_U300_I2C0,
  264. .flags = IORESOURCE_IRQ,
  265. },
  266. };
  267. static struct resource i2c1_resources[] = {
  268. {
  269. .start = U300_I2C1_BASE,
  270. .end = U300_I2C1_BASE + SZ_4K - 1,
  271. .flags = IORESOURCE_MEM,
  272. },
  273. {
  274. .start = IRQ_U300_I2C1,
  275. .end = IRQ_U300_I2C1,
  276. .flags = IORESOURCE_IRQ,
  277. },
  278. };
  279. static struct resource wdog_resources[] = {
  280. {
  281. .start = U300_WDOG_BASE,
  282. .end = U300_WDOG_BASE + SZ_4K - 1,
  283. .flags = IORESOURCE_MEM,
  284. },
  285. {
  286. .start = IRQ_U300_WDOG,
  287. .end = IRQ_U300_WDOG,
  288. .flags = IORESOURCE_IRQ,
  289. }
  290. };
  291. static struct resource dma_resource[] = {
  292. {
  293. .start = U300_DMAC_BASE,
  294. .end = U300_DMAC_BASE + PAGE_SIZE - 1,
  295. .flags = IORESOURCE_MEM,
  296. },
  297. {
  298. .start = IRQ_U300_DMA,
  299. .end = IRQ_U300_DMA,
  300. .flags = IORESOURCE_IRQ,
  301. }
  302. };
  303. /* points out all dma slave channels.
  304. * Syntax is [A1, B1, A2, B2, .... ,-1,-1]
  305. * Select all channels from A to B, end of list is marked with -1,-1
  306. */
  307. static int dma_slave_channels[] = {
  308. U300_DMA_MSL_TX_0, U300_DMA_SPI_RX,
  309. U300_DMA_UART1_TX, U300_DMA_UART1_RX, -1, -1};
  310. /* points out all dma memcpy channels. */
  311. static int dma_memcpy_channels[] = {
  312. U300_DMA_GENERAL_PURPOSE_0, U300_DMA_GENERAL_PURPOSE_8, -1, -1};
  313. /** register dma for memory access
  314. *
  315. * active 1 means dma intends to access memory
  316. * 0 means dma wont access memory
  317. */
  318. static void coh901318_access_memory_state(struct device *dev, bool active)
  319. {
  320. }
  321. #define flags_memcpy_config (COH901318_CX_CFG_CH_DISABLE | \
  322. COH901318_CX_CFG_RM_MEMORY_TO_MEMORY | \
  323. COH901318_CX_CFG_LCR_DISABLE | \
  324. COH901318_CX_CFG_TC_IRQ_ENABLE | \
  325. COH901318_CX_CFG_BE_IRQ_ENABLE)
  326. #define flags_memcpy_lli_chained (COH901318_CX_CTRL_TC_ENABLE | \
  327. COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
  328. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
  329. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
  330. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
  331. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
  332. COH901318_CX_CTRL_MASTER_MODE_M1RW | \
  333. COH901318_CX_CTRL_TCP_DISABLE | \
  334. COH901318_CX_CTRL_TC_IRQ_DISABLE | \
  335. COH901318_CX_CTRL_HSP_DISABLE | \
  336. COH901318_CX_CTRL_HSS_DISABLE | \
  337. COH901318_CX_CTRL_DDMA_LEGACY | \
  338. COH901318_CX_CTRL_PRDD_SOURCE)
  339. #define flags_memcpy_lli (COH901318_CX_CTRL_TC_ENABLE | \
  340. COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
  341. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
  342. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
  343. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
  344. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
  345. COH901318_CX_CTRL_MASTER_MODE_M1RW | \
  346. COH901318_CX_CTRL_TCP_DISABLE | \
  347. COH901318_CX_CTRL_TC_IRQ_DISABLE | \
  348. COH901318_CX_CTRL_HSP_DISABLE | \
  349. COH901318_CX_CTRL_HSS_DISABLE | \
  350. COH901318_CX_CTRL_DDMA_LEGACY | \
  351. COH901318_CX_CTRL_PRDD_SOURCE)
  352. #define flags_memcpy_lli_last (COH901318_CX_CTRL_TC_ENABLE | \
  353. COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
  354. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
  355. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
  356. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
  357. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
  358. COH901318_CX_CTRL_MASTER_MODE_M1RW | \
  359. COH901318_CX_CTRL_TCP_DISABLE | \
  360. COH901318_CX_CTRL_TC_IRQ_ENABLE | \
  361. COH901318_CX_CTRL_HSP_DISABLE | \
  362. COH901318_CX_CTRL_HSS_DISABLE | \
  363. COH901318_CX_CTRL_DDMA_LEGACY | \
  364. COH901318_CX_CTRL_PRDD_SOURCE)
  365. const struct coh_dma_channel chan_config[U300_DMA_CHANNELS] = {
  366. {
  367. .number = U300_DMA_MSL_TX_0,
  368. .name = "MSL TX 0",
  369. .priority_high = 0,
  370. .dev_addr = U300_MSL_BASE + 0 * 0x40 + 0x20,
  371. },
  372. {
  373. .number = U300_DMA_MSL_TX_1,
  374. .name = "MSL TX 1",
  375. .priority_high = 0,
  376. .dev_addr = U300_MSL_BASE + 1 * 0x40 + 0x20,
  377. .param.config = COH901318_CX_CFG_CH_DISABLE |
  378. COH901318_CX_CFG_LCR_DISABLE |
  379. COH901318_CX_CFG_TC_IRQ_ENABLE |
  380. COH901318_CX_CFG_BE_IRQ_ENABLE,
  381. .param.ctrl_lli_chained = 0 |
  382. COH901318_CX_CTRL_TC_ENABLE |
  383. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  384. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  385. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  386. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  387. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  388. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  389. COH901318_CX_CTRL_TCP_DISABLE |
  390. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  391. COH901318_CX_CTRL_HSP_ENABLE |
  392. COH901318_CX_CTRL_HSS_DISABLE |
  393. COH901318_CX_CTRL_DDMA_LEGACY |
  394. COH901318_CX_CTRL_PRDD_SOURCE,
  395. .param.ctrl_lli = 0 |
  396. COH901318_CX_CTRL_TC_ENABLE |
  397. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  398. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  399. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  400. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  401. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  402. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  403. COH901318_CX_CTRL_TCP_ENABLE |
  404. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  405. COH901318_CX_CTRL_HSP_ENABLE |
  406. COH901318_CX_CTRL_HSS_DISABLE |
  407. COH901318_CX_CTRL_DDMA_LEGACY |
  408. COH901318_CX_CTRL_PRDD_SOURCE,
  409. .param.ctrl_lli_last = 0 |
  410. COH901318_CX_CTRL_TC_ENABLE |
  411. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  412. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  413. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  414. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  415. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  416. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  417. COH901318_CX_CTRL_TCP_ENABLE |
  418. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  419. COH901318_CX_CTRL_HSP_ENABLE |
  420. COH901318_CX_CTRL_HSS_DISABLE |
  421. COH901318_CX_CTRL_DDMA_LEGACY |
  422. COH901318_CX_CTRL_PRDD_SOURCE,
  423. },
  424. {
  425. .number = U300_DMA_MSL_TX_2,
  426. .name = "MSL TX 2",
  427. .priority_high = 0,
  428. .dev_addr = U300_MSL_BASE + 2 * 0x40 + 0x20,
  429. .param.config = COH901318_CX_CFG_CH_DISABLE |
  430. COH901318_CX_CFG_LCR_DISABLE |
  431. COH901318_CX_CFG_TC_IRQ_ENABLE |
  432. COH901318_CX_CFG_BE_IRQ_ENABLE,
  433. .param.ctrl_lli_chained = 0 |
  434. COH901318_CX_CTRL_TC_ENABLE |
  435. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  436. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  437. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  438. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  439. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  440. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  441. COH901318_CX_CTRL_TCP_DISABLE |
  442. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  443. COH901318_CX_CTRL_HSP_ENABLE |
  444. COH901318_CX_CTRL_HSS_DISABLE |
  445. COH901318_CX_CTRL_DDMA_LEGACY |
  446. COH901318_CX_CTRL_PRDD_SOURCE,
  447. .param.ctrl_lli = 0 |
  448. COH901318_CX_CTRL_TC_ENABLE |
  449. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  450. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  451. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  452. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  453. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  454. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  455. COH901318_CX_CTRL_TCP_ENABLE |
  456. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  457. COH901318_CX_CTRL_HSP_ENABLE |
  458. COH901318_CX_CTRL_HSS_DISABLE |
  459. COH901318_CX_CTRL_DDMA_LEGACY |
  460. COH901318_CX_CTRL_PRDD_SOURCE,
  461. .param.ctrl_lli_last = 0 |
  462. COH901318_CX_CTRL_TC_ENABLE |
  463. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  464. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  465. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  466. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  467. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  468. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  469. COH901318_CX_CTRL_TCP_ENABLE |
  470. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  471. COH901318_CX_CTRL_HSP_ENABLE |
  472. COH901318_CX_CTRL_HSS_DISABLE |
  473. COH901318_CX_CTRL_DDMA_LEGACY |
  474. COH901318_CX_CTRL_PRDD_SOURCE,
  475. .desc_nbr_max = 10,
  476. },
  477. {
  478. .number = U300_DMA_MSL_TX_3,
  479. .name = "MSL TX 3",
  480. .priority_high = 0,
  481. .dev_addr = U300_MSL_BASE + 3 * 0x40 + 0x20,
  482. .param.config = COH901318_CX_CFG_CH_DISABLE |
  483. COH901318_CX_CFG_LCR_DISABLE |
  484. COH901318_CX_CFG_TC_IRQ_ENABLE |
  485. COH901318_CX_CFG_BE_IRQ_ENABLE,
  486. .param.ctrl_lli_chained = 0 |
  487. COH901318_CX_CTRL_TC_ENABLE |
  488. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  489. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  490. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  491. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  492. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  493. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  494. COH901318_CX_CTRL_TCP_DISABLE |
  495. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  496. COH901318_CX_CTRL_HSP_ENABLE |
  497. COH901318_CX_CTRL_HSS_DISABLE |
  498. COH901318_CX_CTRL_DDMA_LEGACY |
  499. COH901318_CX_CTRL_PRDD_SOURCE,
  500. .param.ctrl_lli = 0 |
  501. COH901318_CX_CTRL_TC_ENABLE |
  502. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  503. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  504. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  505. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  506. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  507. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  508. COH901318_CX_CTRL_TCP_ENABLE |
  509. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  510. COH901318_CX_CTRL_HSP_ENABLE |
  511. COH901318_CX_CTRL_HSS_DISABLE |
  512. COH901318_CX_CTRL_DDMA_LEGACY |
  513. COH901318_CX_CTRL_PRDD_SOURCE,
  514. .param.ctrl_lli_last = 0 |
  515. COH901318_CX_CTRL_TC_ENABLE |
  516. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  517. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  518. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  519. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  520. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  521. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  522. COH901318_CX_CTRL_TCP_ENABLE |
  523. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  524. COH901318_CX_CTRL_HSP_ENABLE |
  525. COH901318_CX_CTRL_HSS_DISABLE |
  526. COH901318_CX_CTRL_DDMA_LEGACY |
  527. COH901318_CX_CTRL_PRDD_SOURCE,
  528. },
  529. {
  530. .number = U300_DMA_MSL_TX_4,
  531. .name = "MSL TX 4",
  532. .priority_high = 0,
  533. .dev_addr = U300_MSL_BASE + 4 * 0x40 + 0x20,
  534. .param.config = COH901318_CX_CFG_CH_DISABLE |
  535. COH901318_CX_CFG_LCR_DISABLE |
  536. COH901318_CX_CFG_TC_IRQ_ENABLE |
  537. COH901318_CX_CFG_BE_IRQ_ENABLE,
  538. .param.ctrl_lli_chained = 0 |
  539. COH901318_CX_CTRL_TC_ENABLE |
  540. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  541. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  542. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  543. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  544. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  545. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  546. COH901318_CX_CTRL_TCP_DISABLE |
  547. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  548. COH901318_CX_CTRL_HSP_ENABLE |
  549. COH901318_CX_CTRL_HSS_DISABLE |
  550. COH901318_CX_CTRL_DDMA_LEGACY |
  551. COH901318_CX_CTRL_PRDD_SOURCE,
  552. .param.ctrl_lli = 0 |
  553. COH901318_CX_CTRL_TC_ENABLE |
  554. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  555. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  556. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  557. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  558. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  559. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  560. COH901318_CX_CTRL_TCP_ENABLE |
  561. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  562. COH901318_CX_CTRL_HSP_ENABLE |
  563. COH901318_CX_CTRL_HSS_DISABLE |
  564. COH901318_CX_CTRL_DDMA_LEGACY |
  565. COH901318_CX_CTRL_PRDD_SOURCE,
  566. .param.ctrl_lli_last = 0 |
  567. COH901318_CX_CTRL_TC_ENABLE |
  568. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  569. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  570. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  571. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  572. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  573. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  574. COH901318_CX_CTRL_TCP_ENABLE |
  575. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  576. COH901318_CX_CTRL_HSP_ENABLE |
  577. COH901318_CX_CTRL_HSS_DISABLE |
  578. COH901318_CX_CTRL_DDMA_LEGACY |
  579. COH901318_CX_CTRL_PRDD_SOURCE,
  580. },
  581. {
  582. .number = U300_DMA_MSL_TX_5,
  583. .name = "MSL TX 5",
  584. .priority_high = 0,
  585. .dev_addr = U300_MSL_BASE + 5 * 0x40 + 0x20,
  586. },
  587. {
  588. .number = U300_DMA_MSL_TX_6,
  589. .name = "MSL TX 6",
  590. .priority_high = 0,
  591. .dev_addr = U300_MSL_BASE + 6 * 0x40 + 0x20,
  592. },
  593. {
  594. .number = U300_DMA_MSL_RX_0,
  595. .name = "MSL RX 0",
  596. .priority_high = 0,
  597. .dev_addr = U300_MSL_BASE + 0 * 0x40 + 0x220,
  598. },
  599. {
  600. .number = U300_DMA_MSL_RX_1,
  601. .name = "MSL RX 1",
  602. .priority_high = 0,
  603. .dev_addr = U300_MSL_BASE + 1 * 0x40 + 0x220,
  604. .param.config = COH901318_CX_CFG_CH_DISABLE |
  605. COH901318_CX_CFG_LCR_DISABLE |
  606. COH901318_CX_CFG_TC_IRQ_ENABLE |
  607. COH901318_CX_CFG_BE_IRQ_ENABLE,
  608. .param.ctrl_lli_chained = 0 |
  609. COH901318_CX_CTRL_TC_ENABLE |
  610. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  611. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  612. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  613. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  614. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  615. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  616. COH901318_CX_CTRL_TCP_DISABLE |
  617. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  618. COH901318_CX_CTRL_HSP_ENABLE |
  619. COH901318_CX_CTRL_HSS_DISABLE |
  620. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  621. COH901318_CX_CTRL_PRDD_DEST,
  622. .param.ctrl_lli = 0,
  623. .param.ctrl_lli_last = 0 |
  624. COH901318_CX_CTRL_TC_ENABLE |
  625. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  626. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  627. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  628. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  629. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  630. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  631. COH901318_CX_CTRL_TCP_DISABLE |
  632. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  633. COH901318_CX_CTRL_HSP_ENABLE |
  634. COH901318_CX_CTRL_HSS_DISABLE |
  635. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  636. COH901318_CX_CTRL_PRDD_DEST,
  637. },
  638. {
  639. .number = U300_DMA_MSL_RX_2,
  640. .name = "MSL RX 2",
  641. .priority_high = 0,
  642. .dev_addr = U300_MSL_BASE + 2 * 0x40 + 0x220,
  643. .param.config = COH901318_CX_CFG_CH_DISABLE |
  644. COH901318_CX_CFG_LCR_DISABLE |
  645. COH901318_CX_CFG_TC_IRQ_ENABLE |
  646. COH901318_CX_CFG_BE_IRQ_ENABLE,
  647. .param.ctrl_lli_chained = 0 |
  648. COH901318_CX_CTRL_TC_ENABLE |
  649. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  650. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  651. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  652. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  653. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  654. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  655. COH901318_CX_CTRL_TCP_DISABLE |
  656. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  657. COH901318_CX_CTRL_HSP_ENABLE |
  658. COH901318_CX_CTRL_HSS_DISABLE |
  659. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  660. COH901318_CX_CTRL_PRDD_DEST,
  661. .param.ctrl_lli = 0 |
  662. COH901318_CX_CTRL_TC_ENABLE |
  663. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  664. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  665. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  666. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  667. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  668. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  669. COH901318_CX_CTRL_TCP_DISABLE |
  670. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  671. COH901318_CX_CTRL_HSP_ENABLE |
  672. COH901318_CX_CTRL_HSS_DISABLE |
  673. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  674. COH901318_CX_CTRL_PRDD_DEST,
  675. .param.ctrl_lli_last = 0 |
  676. COH901318_CX_CTRL_TC_ENABLE |
  677. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  678. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  679. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  680. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  681. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  682. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  683. COH901318_CX_CTRL_TCP_DISABLE |
  684. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  685. COH901318_CX_CTRL_HSP_ENABLE |
  686. COH901318_CX_CTRL_HSS_DISABLE |
  687. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  688. COH901318_CX_CTRL_PRDD_DEST,
  689. },
  690. {
  691. .number = U300_DMA_MSL_RX_3,
  692. .name = "MSL RX 3",
  693. .priority_high = 0,
  694. .dev_addr = U300_MSL_BASE + 3 * 0x40 + 0x220,
  695. .param.config = COH901318_CX_CFG_CH_DISABLE |
  696. COH901318_CX_CFG_LCR_DISABLE |
  697. COH901318_CX_CFG_TC_IRQ_ENABLE |
  698. COH901318_CX_CFG_BE_IRQ_ENABLE,
  699. .param.ctrl_lli_chained = 0 |
  700. COH901318_CX_CTRL_TC_ENABLE |
  701. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  702. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  703. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  704. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  705. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  706. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  707. COH901318_CX_CTRL_TCP_DISABLE |
  708. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  709. COH901318_CX_CTRL_HSP_ENABLE |
  710. COH901318_CX_CTRL_HSS_DISABLE |
  711. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  712. COH901318_CX_CTRL_PRDD_DEST,
  713. .param.ctrl_lli = 0 |
  714. COH901318_CX_CTRL_TC_ENABLE |
  715. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  716. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  717. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  718. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  719. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  720. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  721. COH901318_CX_CTRL_TCP_DISABLE |
  722. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  723. COH901318_CX_CTRL_HSP_ENABLE |
  724. COH901318_CX_CTRL_HSS_DISABLE |
  725. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  726. COH901318_CX_CTRL_PRDD_DEST,
  727. .param.ctrl_lli_last = 0 |
  728. COH901318_CX_CTRL_TC_ENABLE |
  729. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  730. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  731. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  732. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  733. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  734. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  735. COH901318_CX_CTRL_TCP_DISABLE |
  736. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  737. COH901318_CX_CTRL_HSP_ENABLE |
  738. COH901318_CX_CTRL_HSS_DISABLE |
  739. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  740. COH901318_CX_CTRL_PRDD_DEST,
  741. },
  742. {
  743. .number = U300_DMA_MSL_RX_4,
  744. .name = "MSL RX 4",
  745. .priority_high = 0,
  746. .dev_addr = U300_MSL_BASE + 4 * 0x40 + 0x220,
  747. .param.config = COH901318_CX_CFG_CH_DISABLE |
  748. COH901318_CX_CFG_LCR_DISABLE |
  749. COH901318_CX_CFG_TC_IRQ_ENABLE |
  750. COH901318_CX_CFG_BE_IRQ_ENABLE,
  751. .param.ctrl_lli_chained = 0 |
  752. COH901318_CX_CTRL_TC_ENABLE |
  753. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  754. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  755. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  756. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  757. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  758. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  759. COH901318_CX_CTRL_TCP_DISABLE |
  760. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  761. COH901318_CX_CTRL_HSP_ENABLE |
  762. COH901318_CX_CTRL_HSS_DISABLE |
  763. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  764. COH901318_CX_CTRL_PRDD_DEST,
  765. .param.ctrl_lli = 0 |
  766. COH901318_CX_CTRL_TC_ENABLE |
  767. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  768. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  769. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  770. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  771. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  772. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  773. COH901318_CX_CTRL_TCP_DISABLE |
  774. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  775. COH901318_CX_CTRL_HSP_ENABLE |
  776. COH901318_CX_CTRL_HSS_DISABLE |
  777. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  778. COH901318_CX_CTRL_PRDD_DEST,
  779. .param.ctrl_lli_last = 0 |
  780. COH901318_CX_CTRL_TC_ENABLE |
  781. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  782. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  783. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  784. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  785. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  786. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  787. COH901318_CX_CTRL_TCP_DISABLE |
  788. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  789. COH901318_CX_CTRL_HSP_ENABLE |
  790. COH901318_CX_CTRL_HSS_DISABLE |
  791. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  792. COH901318_CX_CTRL_PRDD_DEST,
  793. },
  794. {
  795. .number = U300_DMA_MSL_RX_5,
  796. .name = "MSL RX 5",
  797. .priority_high = 0,
  798. .dev_addr = U300_MSL_BASE + 5 * 0x40 + 0x220,
  799. .param.config = COH901318_CX_CFG_CH_DISABLE |
  800. COH901318_CX_CFG_LCR_DISABLE |
  801. COH901318_CX_CFG_TC_IRQ_ENABLE |
  802. COH901318_CX_CFG_BE_IRQ_ENABLE,
  803. .param.ctrl_lli_chained = 0 |
  804. COH901318_CX_CTRL_TC_ENABLE |
  805. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  806. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  807. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  808. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  809. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  810. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  811. COH901318_CX_CTRL_TCP_DISABLE |
  812. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  813. COH901318_CX_CTRL_HSP_ENABLE |
  814. COH901318_CX_CTRL_HSS_DISABLE |
  815. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  816. COH901318_CX_CTRL_PRDD_DEST,
  817. .param.ctrl_lli = 0 |
  818. COH901318_CX_CTRL_TC_ENABLE |
  819. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  820. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  821. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  822. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  823. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  824. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  825. COH901318_CX_CTRL_TCP_DISABLE |
  826. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  827. COH901318_CX_CTRL_HSP_ENABLE |
  828. COH901318_CX_CTRL_HSS_DISABLE |
  829. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  830. COH901318_CX_CTRL_PRDD_DEST,
  831. .param.ctrl_lli_last = 0 |
  832. COH901318_CX_CTRL_TC_ENABLE |
  833. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  834. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  835. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  836. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  837. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  838. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  839. COH901318_CX_CTRL_TCP_DISABLE |
  840. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  841. COH901318_CX_CTRL_HSP_ENABLE |
  842. COH901318_CX_CTRL_HSS_DISABLE |
  843. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  844. COH901318_CX_CTRL_PRDD_DEST,
  845. },
  846. {
  847. .number = U300_DMA_MSL_RX_6,
  848. .name = "MSL RX 6",
  849. .priority_high = 0,
  850. .dev_addr = U300_MSL_BASE + 6 * 0x40 + 0x220,
  851. },
  852. /*
  853. * Don't set up device address, burst count or size of src
  854. * or dst bus for this peripheral - handled by PrimeCell
  855. * DMA extension.
  856. */
  857. {
  858. .number = U300_DMA_MMCSD_RX_TX,
  859. .name = "MMCSD RX TX",
  860. .priority_high = 0,
  861. .param.config = COH901318_CX_CFG_CH_DISABLE |
  862. COH901318_CX_CFG_LCR_DISABLE |
  863. COH901318_CX_CFG_TC_IRQ_ENABLE |
  864. COH901318_CX_CFG_BE_IRQ_ENABLE,
  865. .param.ctrl_lli_chained = 0 |
  866. COH901318_CX_CTRL_TC_ENABLE |
  867. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  868. COH901318_CX_CTRL_TCP_ENABLE |
  869. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  870. COH901318_CX_CTRL_HSP_ENABLE |
  871. COH901318_CX_CTRL_HSS_DISABLE |
  872. COH901318_CX_CTRL_DDMA_LEGACY,
  873. .param.ctrl_lli = 0 |
  874. COH901318_CX_CTRL_TC_ENABLE |
  875. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  876. COH901318_CX_CTRL_TCP_ENABLE |
  877. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  878. COH901318_CX_CTRL_HSP_ENABLE |
  879. COH901318_CX_CTRL_HSS_DISABLE |
  880. COH901318_CX_CTRL_DDMA_LEGACY,
  881. .param.ctrl_lli_last = 0 |
  882. COH901318_CX_CTRL_TC_ENABLE |
  883. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  884. COH901318_CX_CTRL_TCP_DISABLE |
  885. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  886. COH901318_CX_CTRL_HSP_ENABLE |
  887. COH901318_CX_CTRL_HSS_DISABLE |
  888. COH901318_CX_CTRL_DDMA_LEGACY,
  889. },
  890. {
  891. .number = U300_DMA_MSPRO_TX,
  892. .name = "MSPRO TX",
  893. .priority_high = 0,
  894. },
  895. {
  896. .number = U300_DMA_MSPRO_RX,
  897. .name = "MSPRO RX",
  898. .priority_high = 0,
  899. },
  900. /*
  901. * Don't set up device address, burst count or size of src
  902. * or dst bus for this peripheral - handled by PrimeCell
  903. * DMA extension.
  904. */
  905. {
  906. .number = U300_DMA_UART0_TX,
  907. .name = "UART0 TX",
  908. .priority_high = 0,
  909. .param.config = COH901318_CX_CFG_CH_DISABLE |
  910. COH901318_CX_CFG_LCR_DISABLE |
  911. COH901318_CX_CFG_TC_IRQ_ENABLE |
  912. COH901318_CX_CFG_BE_IRQ_ENABLE,
  913. .param.ctrl_lli_chained = 0 |
  914. COH901318_CX_CTRL_TC_ENABLE |
  915. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  916. COH901318_CX_CTRL_TCP_ENABLE |
  917. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  918. COH901318_CX_CTRL_HSP_ENABLE |
  919. COH901318_CX_CTRL_HSS_DISABLE |
  920. COH901318_CX_CTRL_DDMA_LEGACY,
  921. .param.ctrl_lli = 0 |
  922. COH901318_CX_CTRL_TC_ENABLE |
  923. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  924. COH901318_CX_CTRL_TCP_ENABLE |
  925. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  926. COH901318_CX_CTRL_HSP_ENABLE |
  927. COH901318_CX_CTRL_HSS_DISABLE |
  928. COH901318_CX_CTRL_DDMA_LEGACY,
  929. .param.ctrl_lli_last = 0 |
  930. COH901318_CX_CTRL_TC_ENABLE |
  931. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  932. COH901318_CX_CTRL_TCP_ENABLE |
  933. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  934. COH901318_CX_CTRL_HSP_ENABLE |
  935. COH901318_CX_CTRL_HSS_DISABLE |
  936. COH901318_CX_CTRL_DDMA_LEGACY,
  937. },
  938. {
  939. .number = U300_DMA_UART0_RX,
  940. .name = "UART0 RX",
  941. .priority_high = 0,
  942. .param.config = COH901318_CX_CFG_CH_DISABLE |
  943. COH901318_CX_CFG_LCR_DISABLE |
  944. COH901318_CX_CFG_TC_IRQ_ENABLE |
  945. COH901318_CX_CFG_BE_IRQ_ENABLE,
  946. .param.ctrl_lli_chained = 0 |
  947. COH901318_CX_CTRL_TC_ENABLE |
  948. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  949. COH901318_CX_CTRL_TCP_ENABLE |
  950. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  951. COH901318_CX_CTRL_HSP_ENABLE |
  952. COH901318_CX_CTRL_HSS_DISABLE |
  953. COH901318_CX_CTRL_DDMA_LEGACY,
  954. .param.ctrl_lli = 0 |
  955. COH901318_CX_CTRL_TC_ENABLE |
  956. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  957. COH901318_CX_CTRL_TCP_ENABLE |
  958. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  959. COH901318_CX_CTRL_HSP_ENABLE |
  960. COH901318_CX_CTRL_HSS_DISABLE |
  961. COH901318_CX_CTRL_DDMA_LEGACY,
  962. .param.ctrl_lli_last = 0 |
  963. COH901318_CX_CTRL_TC_ENABLE |
  964. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  965. COH901318_CX_CTRL_TCP_ENABLE |
  966. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  967. COH901318_CX_CTRL_HSP_ENABLE |
  968. COH901318_CX_CTRL_HSS_DISABLE |
  969. COH901318_CX_CTRL_DDMA_LEGACY,
  970. },
  971. {
  972. .number = U300_DMA_APEX_TX,
  973. .name = "APEX TX",
  974. .priority_high = 0,
  975. },
  976. {
  977. .number = U300_DMA_APEX_RX,
  978. .name = "APEX RX",
  979. .priority_high = 0,
  980. },
  981. {
  982. .number = U300_DMA_PCM_I2S0_TX,
  983. .name = "PCM I2S0 TX",
  984. .priority_high = 1,
  985. .dev_addr = U300_PCM_I2S0_BASE + 0x14,
  986. .param.config = COH901318_CX_CFG_CH_DISABLE |
  987. COH901318_CX_CFG_LCR_DISABLE |
  988. COH901318_CX_CFG_TC_IRQ_ENABLE |
  989. COH901318_CX_CFG_BE_IRQ_ENABLE,
  990. .param.ctrl_lli_chained = 0 |
  991. COH901318_CX_CTRL_TC_ENABLE |
  992. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  993. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  994. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  995. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  996. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  997. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  998. COH901318_CX_CTRL_TCP_DISABLE |
  999. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1000. COH901318_CX_CTRL_HSP_ENABLE |
  1001. COH901318_CX_CTRL_HSS_DISABLE |
  1002. COH901318_CX_CTRL_DDMA_LEGACY |
  1003. COH901318_CX_CTRL_PRDD_SOURCE,
  1004. .param.ctrl_lli = 0 |
  1005. COH901318_CX_CTRL_TC_ENABLE |
  1006. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1007. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1008. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1009. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1010. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1011. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1012. COH901318_CX_CTRL_TCP_ENABLE |
  1013. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1014. COH901318_CX_CTRL_HSP_ENABLE |
  1015. COH901318_CX_CTRL_HSS_DISABLE |
  1016. COH901318_CX_CTRL_DDMA_LEGACY |
  1017. COH901318_CX_CTRL_PRDD_SOURCE,
  1018. .param.ctrl_lli_last = 0 |
  1019. COH901318_CX_CTRL_TC_ENABLE |
  1020. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1021. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1022. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1023. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1024. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1025. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1026. COH901318_CX_CTRL_TCP_ENABLE |
  1027. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1028. COH901318_CX_CTRL_HSP_ENABLE |
  1029. COH901318_CX_CTRL_HSS_DISABLE |
  1030. COH901318_CX_CTRL_DDMA_LEGACY |
  1031. COH901318_CX_CTRL_PRDD_SOURCE,
  1032. },
  1033. {
  1034. .number = U300_DMA_PCM_I2S0_RX,
  1035. .name = "PCM I2S0 RX",
  1036. .priority_high = 1,
  1037. .dev_addr = U300_PCM_I2S0_BASE + 0x10,
  1038. .param.config = COH901318_CX_CFG_CH_DISABLE |
  1039. COH901318_CX_CFG_LCR_DISABLE |
  1040. COH901318_CX_CFG_TC_IRQ_ENABLE |
  1041. COH901318_CX_CFG_BE_IRQ_ENABLE,
  1042. .param.ctrl_lli_chained = 0 |
  1043. COH901318_CX_CTRL_TC_ENABLE |
  1044. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1045. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1046. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1047. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1048. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1049. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1050. COH901318_CX_CTRL_TCP_DISABLE |
  1051. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1052. COH901318_CX_CTRL_HSP_ENABLE |
  1053. COH901318_CX_CTRL_HSS_DISABLE |
  1054. COH901318_CX_CTRL_DDMA_LEGACY |
  1055. COH901318_CX_CTRL_PRDD_DEST,
  1056. .param.ctrl_lli = 0 |
  1057. COH901318_CX_CTRL_TC_ENABLE |
  1058. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1059. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1060. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1061. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1062. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1063. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1064. COH901318_CX_CTRL_TCP_ENABLE |
  1065. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1066. COH901318_CX_CTRL_HSP_ENABLE |
  1067. COH901318_CX_CTRL_HSS_DISABLE |
  1068. COH901318_CX_CTRL_DDMA_LEGACY |
  1069. COH901318_CX_CTRL_PRDD_DEST,
  1070. .param.ctrl_lli_last = 0 |
  1071. COH901318_CX_CTRL_TC_ENABLE |
  1072. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1073. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1074. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1075. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1076. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1077. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1078. COH901318_CX_CTRL_TCP_ENABLE |
  1079. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  1080. COH901318_CX_CTRL_HSP_ENABLE |
  1081. COH901318_CX_CTRL_HSS_DISABLE |
  1082. COH901318_CX_CTRL_DDMA_LEGACY |
  1083. COH901318_CX_CTRL_PRDD_DEST,
  1084. },
  1085. {
  1086. .number = U300_DMA_PCM_I2S1_TX,
  1087. .name = "PCM I2S1 TX",
  1088. .priority_high = 1,
  1089. .dev_addr = U300_PCM_I2S1_BASE + 0x14,
  1090. .param.config = COH901318_CX_CFG_CH_DISABLE |
  1091. COH901318_CX_CFG_LCR_DISABLE |
  1092. COH901318_CX_CFG_TC_IRQ_ENABLE |
  1093. COH901318_CX_CFG_BE_IRQ_ENABLE,
  1094. .param.ctrl_lli_chained = 0 |
  1095. COH901318_CX_CTRL_TC_ENABLE |
  1096. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1097. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1098. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1099. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1100. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1101. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1102. COH901318_CX_CTRL_TCP_DISABLE |
  1103. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1104. COH901318_CX_CTRL_HSP_ENABLE |
  1105. COH901318_CX_CTRL_HSS_DISABLE |
  1106. COH901318_CX_CTRL_DDMA_LEGACY |
  1107. COH901318_CX_CTRL_PRDD_SOURCE,
  1108. .param.ctrl_lli = 0 |
  1109. COH901318_CX_CTRL_TC_ENABLE |
  1110. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1111. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1112. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1113. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1114. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1115. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1116. COH901318_CX_CTRL_TCP_ENABLE |
  1117. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1118. COH901318_CX_CTRL_HSP_ENABLE |
  1119. COH901318_CX_CTRL_HSS_DISABLE |
  1120. COH901318_CX_CTRL_DDMA_LEGACY |
  1121. COH901318_CX_CTRL_PRDD_SOURCE,
  1122. .param.ctrl_lli_last = 0 |
  1123. COH901318_CX_CTRL_TC_ENABLE |
  1124. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1125. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1126. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1127. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1128. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1129. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1130. COH901318_CX_CTRL_TCP_ENABLE |
  1131. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  1132. COH901318_CX_CTRL_HSP_ENABLE |
  1133. COH901318_CX_CTRL_HSS_DISABLE |
  1134. COH901318_CX_CTRL_DDMA_LEGACY |
  1135. COH901318_CX_CTRL_PRDD_SOURCE,
  1136. },
  1137. {
  1138. .number = U300_DMA_PCM_I2S1_RX,
  1139. .name = "PCM I2S1 RX",
  1140. .priority_high = 1,
  1141. .dev_addr = U300_PCM_I2S1_BASE + 0x10,
  1142. .param.config = COH901318_CX_CFG_CH_DISABLE |
  1143. COH901318_CX_CFG_LCR_DISABLE |
  1144. COH901318_CX_CFG_TC_IRQ_ENABLE |
  1145. COH901318_CX_CFG_BE_IRQ_ENABLE,
  1146. .param.ctrl_lli_chained = 0 |
  1147. COH901318_CX_CTRL_TC_ENABLE |
  1148. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1149. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1150. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1151. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1152. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1153. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1154. COH901318_CX_CTRL_TCP_DISABLE |
  1155. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1156. COH901318_CX_CTRL_HSP_ENABLE |
  1157. COH901318_CX_CTRL_HSS_DISABLE |
  1158. COH901318_CX_CTRL_DDMA_LEGACY |
  1159. COH901318_CX_CTRL_PRDD_DEST,
  1160. .param.ctrl_lli = 0 |
  1161. COH901318_CX_CTRL_TC_ENABLE |
  1162. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1163. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1164. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1165. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1166. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1167. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1168. COH901318_CX_CTRL_TCP_ENABLE |
  1169. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1170. COH901318_CX_CTRL_HSP_ENABLE |
  1171. COH901318_CX_CTRL_HSS_DISABLE |
  1172. COH901318_CX_CTRL_DDMA_LEGACY |
  1173. COH901318_CX_CTRL_PRDD_DEST,
  1174. .param.ctrl_lli_last = 0 |
  1175. COH901318_CX_CTRL_TC_ENABLE |
  1176. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1177. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1178. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1179. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1180. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1181. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1182. COH901318_CX_CTRL_TCP_ENABLE |
  1183. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  1184. COH901318_CX_CTRL_HSP_ENABLE |
  1185. COH901318_CX_CTRL_HSS_DISABLE |
  1186. COH901318_CX_CTRL_DDMA_LEGACY |
  1187. COH901318_CX_CTRL_PRDD_DEST,
  1188. },
  1189. {
  1190. .number = U300_DMA_XGAM_CDI,
  1191. .name = "XGAM CDI",
  1192. .priority_high = 0,
  1193. },
  1194. {
  1195. .number = U300_DMA_XGAM_PDI,
  1196. .name = "XGAM PDI",
  1197. .priority_high = 0,
  1198. },
  1199. /*
  1200. * Don't set up device address, burst count or size of src
  1201. * or dst bus for this peripheral - handled by PrimeCell
  1202. * DMA extension.
  1203. */
  1204. {
  1205. .number = U300_DMA_SPI_TX,
  1206. .name = "SPI TX",
  1207. .priority_high = 0,
  1208. .param.config = COH901318_CX_CFG_CH_DISABLE |
  1209. COH901318_CX_CFG_LCR_DISABLE |
  1210. COH901318_CX_CFG_TC_IRQ_ENABLE |
  1211. COH901318_CX_CFG_BE_IRQ_ENABLE,
  1212. .param.ctrl_lli_chained = 0 |
  1213. COH901318_CX_CTRL_TC_ENABLE |
  1214. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1215. COH901318_CX_CTRL_TCP_DISABLE |
  1216. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1217. COH901318_CX_CTRL_HSP_ENABLE |
  1218. COH901318_CX_CTRL_HSS_DISABLE |
  1219. COH901318_CX_CTRL_DDMA_LEGACY,
  1220. .param.ctrl_lli = 0 |
  1221. COH901318_CX_CTRL_TC_ENABLE |
  1222. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1223. COH901318_CX_CTRL_TCP_DISABLE |
  1224. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  1225. COH901318_CX_CTRL_HSP_ENABLE |
  1226. COH901318_CX_CTRL_HSS_DISABLE |
  1227. COH901318_CX_CTRL_DDMA_LEGACY,
  1228. .param.ctrl_lli_last = 0 |
  1229. COH901318_CX_CTRL_TC_ENABLE |
  1230. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1231. COH901318_CX_CTRL_TCP_DISABLE |
  1232. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  1233. COH901318_CX_CTRL_HSP_ENABLE |
  1234. COH901318_CX_CTRL_HSS_DISABLE |
  1235. COH901318_CX_CTRL_DDMA_LEGACY,
  1236. },
  1237. {
  1238. .number = U300_DMA_SPI_RX,
  1239. .name = "SPI RX",
  1240. .priority_high = 0,
  1241. .param.config = COH901318_CX_CFG_CH_DISABLE |
  1242. COH901318_CX_CFG_LCR_DISABLE |
  1243. COH901318_CX_CFG_TC_IRQ_ENABLE |
  1244. COH901318_CX_CFG_BE_IRQ_ENABLE,
  1245. .param.ctrl_lli_chained = 0 |
  1246. COH901318_CX_CTRL_TC_ENABLE |
  1247. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1248. COH901318_CX_CTRL_TCP_DISABLE |
  1249. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1250. COH901318_CX_CTRL_HSP_ENABLE |
  1251. COH901318_CX_CTRL_HSS_DISABLE |
  1252. COH901318_CX_CTRL_DDMA_LEGACY,
  1253. .param.ctrl_lli = 0 |
  1254. COH901318_CX_CTRL_TC_ENABLE |
  1255. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1256. COH901318_CX_CTRL_TCP_DISABLE |
  1257. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  1258. COH901318_CX_CTRL_HSP_ENABLE |
  1259. COH901318_CX_CTRL_HSS_DISABLE |
  1260. COH901318_CX_CTRL_DDMA_LEGACY,
  1261. .param.ctrl_lli_last = 0 |
  1262. COH901318_CX_CTRL_TC_ENABLE |
  1263. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1264. COH901318_CX_CTRL_TCP_DISABLE |
  1265. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  1266. COH901318_CX_CTRL_HSP_ENABLE |
  1267. COH901318_CX_CTRL_HSS_DISABLE |
  1268. COH901318_CX_CTRL_DDMA_LEGACY,
  1269. },
  1270. {
  1271. .number = U300_DMA_GENERAL_PURPOSE_0,
  1272. .name = "GENERAL 00",
  1273. .priority_high = 0,
  1274. .param.config = flags_memcpy_config,
  1275. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1276. .param.ctrl_lli = flags_memcpy_lli,
  1277. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1278. },
  1279. {
  1280. .number = U300_DMA_GENERAL_PURPOSE_1,
  1281. .name = "GENERAL 01",
  1282. .priority_high = 0,
  1283. .param.config = flags_memcpy_config,
  1284. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1285. .param.ctrl_lli = flags_memcpy_lli,
  1286. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1287. },
  1288. {
  1289. .number = U300_DMA_GENERAL_PURPOSE_2,
  1290. .name = "GENERAL 02",
  1291. .priority_high = 0,
  1292. .param.config = flags_memcpy_config,
  1293. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1294. .param.ctrl_lli = flags_memcpy_lli,
  1295. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1296. },
  1297. {
  1298. .number = U300_DMA_GENERAL_PURPOSE_3,
  1299. .name = "GENERAL 03",
  1300. .priority_high = 0,
  1301. .param.config = flags_memcpy_config,
  1302. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1303. .param.ctrl_lli = flags_memcpy_lli,
  1304. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1305. },
  1306. {
  1307. .number = U300_DMA_GENERAL_PURPOSE_4,
  1308. .name = "GENERAL 04",
  1309. .priority_high = 0,
  1310. .param.config = flags_memcpy_config,
  1311. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1312. .param.ctrl_lli = flags_memcpy_lli,
  1313. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1314. },
  1315. {
  1316. .number = U300_DMA_GENERAL_PURPOSE_5,
  1317. .name = "GENERAL 05",
  1318. .priority_high = 0,
  1319. .param.config = flags_memcpy_config,
  1320. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1321. .param.ctrl_lli = flags_memcpy_lli,
  1322. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1323. },
  1324. {
  1325. .number = U300_DMA_GENERAL_PURPOSE_6,
  1326. .name = "GENERAL 06",
  1327. .priority_high = 0,
  1328. .param.config = flags_memcpy_config,
  1329. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1330. .param.ctrl_lli = flags_memcpy_lli,
  1331. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1332. },
  1333. {
  1334. .number = U300_DMA_GENERAL_PURPOSE_7,
  1335. .name = "GENERAL 07",
  1336. .priority_high = 0,
  1337. .param.config = flags_memcpy_config,
  1338. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1339. .param.ctrl_lli = flags_memcpy_lli,
  1340. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1341. },
  1342. {
  1343. .number = U300_DMA_GENERAL_PURPOSE_8,
  1344. .name = "GENERAL 08",
  1345. .priority_high = 0,
  1346. .param.config = flags_memcpy_config,
  1347. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1348. .param.ctrl_lli = flags_memcpy_lli,
  1349. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1350. },
  1351. {
  1352. .number = U300_DMA_UART1_TX,
  1353. .name = "UART1 TX",
  1354. .priority_high = 0,
  1355. },
  1356. {
  1357. .number = U300_DMA_UART1_RX,
  1358. .name = "UART1 RX",
  1359. .priority_high = 0,
  1360. }
  1361. };
  1362. static struct coh901318_platform coh901318_platform = {
  1363. .chans_slave = dma_slave_channels,
  1364. .chans_memcpy = dma_memcpy_channels,
  1365. .access_memory_state = coh901318_access_memory_state,
  1366. .chan_conf = chan_config,
  1367. .max_channels = U300_DMA_CHANNELS,
  1368. };
  1369. static struct resource pinctrl_resources[] = {
  1370. {
  1371. .start = U300_SYSCON_BASE,
  1372. .end = U300_SYSCON_BASE + SZ_4K - 1,
  1373. .flags = IORESOURCE_MEM,
  1374. },
  1375. };
  1376. static struct platform_device wdog_device = {
  1377. .name = "coh901327_wdog",
  1378. .id = -1,
  1379. .num_resources = ARRAY_SIZE(wdog_resources),
  1380. .resource = wdog_resources,
  1381. };
  1382. static struct platform_device i2c0_device = {
  1383. .name = "stu300",
  1384. .id = 0,
  1385. .num_resources = ARRAY_SIZE(i2c0_resources),
  1386. .resource = i2c0_resources,
  1387. };
  1388. static struct platform_device i2c1_device = {
  1389. .name = "stu300",
  1390. .id = 1,
  1391. .num_resources = ARRAY_SIZE(i2c1_resources),
  1392. .resource = i2c1_resources,
  1393. };
  1394. static struct platform_device pinctrl_device = {
  1395. .name = "pinctrl-u300",
  1396. .id = -1,
  1397. .num_resources = ARRAY_SIZE(pinctrl_resources),
  1398. .resource = pinctrl_resources,
  1399. };
  1400. /*
  1401. * The different variants have a few different versions of the
  1402. * GPIO block, with different number of ports.
  1403. */
  1404. static struct u300_gpio_platform u300_gpio_plat = {
  1405. .ports = 7,
  1406. .gpio_base = 0,
  1407. };
  1408. static struct platform_device gpio_device = {
  1409. .name = "u300-gpio",
  1410. .id = -1,
  1411. .num_resources = ARRAY_SIZE(gpio_resources),
  1412. .resource = gpio_resources,
  1413. .dev = {
  1414. .platform_data = &u300_gpio_plat,
  1415. },
  1416. };
  1417. static struct platform_device keypad_device = {
  1418. .name = "keypad",
  1419. .id = -1,
  1420. .num_resources = ARRAY_SIZE(keypad_resources),
  1421. .resource = keypad_resources,
  1422. };
  1423. static struct platform_device rtc_device = {
  1424. .name = "rtc-coh901331",
  1425. .id = -1,
  1426. .num_resources = ARRAY_SIZE(rtc_resources),
  1427. .resource = rtc_resources,
  1428. };
  1429. static struct mtd_partition u300_partitions[] = {
  1430. {
  1431. .name = "bootrecords",
  1432. .offset = 0,
  1433. .size = SZ_128K,
  1434. },
  1435. {
  1436. .name = "free",
  1437. .offset = SZ_128K,
  1438. .size = 8064 * SZ_1K,
  1439. },
  1440. {
  1441. .name = "platform",
  1442. .offset = 8192 * SZ_1K,
  1443. .size = 253952 * SZ_1K,
  1444. },
  1445. };
  1446. static struct fsmc_nand_platform_data nand_platform_data = {
  1447. .partitions = u300_partitions,
  1448. .nr_partitions = ARRAY_SIZE(u300_partitions),
  1449. .options = NAND_SKIP_BBTSCAN,
  1450. .width = FSMC_NAND_BW8,
  1451. };
  1452. static struct platform_device nand_device = {
  1453. .name = "fsmc-nand",
  1454. .id = -1,
  1455. .resource = fsmc_resources,
  1456. .num_resources = ARRAY_SIZE(fsmc_resources),
  1457. .dev = {
  1458. .platform_data = &nand_platform_data,
  1459. },
  1460. };
  1461. static struct platform_device dma_device = {
  1462. .name = "coh901318",
  1463. .id = -1,
  1464. .resource = dma_resource,
  1465. .num_resources = ARRAY_SIZE(dma_resource),
  1466. .dev = {
  1467. .platform_data = &coh901318_platform,
  1468. .coherent_dma_mask = ~0,
  1469. },
  1470. };
  1471. static unsigned long pin_pullup_conf[] = {
  1472. PIN_CONF_PACKED(PIN_CONFIG_BIAS_PULL_UP, 1),
  1473. };
  1474. static unsigned long pin_highz_conf[] = {
  1475. PIN_CONF_PACKED(PIN_CONFIG_BIAS_HIGH_IMPEDANCE, 0),
  1476. };
  1477. /* Pin control settings */
  1478. static struct pinctrl_map __initdata u300_pinmux_map[] = {
  1479. /* anonymous maps for chip power and EMIFs */
  1480. PIN_MAP_MUX_GROUP_HOG_DEFAULT("pinctrl-u300", NULL, "power"),
  1481. PIN_MAP_MUX_GROUP_HOG_DEFAULT("pinctrl-u300", NULL, "emif0"),
  1482. PIN_MAP_MUX_GROUP_HOG_DEFAULT("pinctrl-u300", NULL, "emif1"),
  1483. /* per-device maps for MMC/SD, SPI and UART */
  1484. PIN_MAP_MUX_GROUP_DEFAULT("mmci", "pinctrl-u300", NULL, "mmc0"),
  1485. PIN_MAP_MUX_GROUP_DEFAULT("pl022", "pinctrl-u300", NULL, "spi0"),
  1486. PIN_MAP_MUX_GROUP_DEFAULT("uart0", "pinctrl-u300", NULL, "uart0"),
  1487. /* This pin is used for clock return rather than GPIO */
  1488. PIN_MAP_CONFIGS_PIN_DEFAULT("mmci", "pinctrl-u300", "PIO APP GPIO 11",
  1489. pin_pullup_conf),
  1490. /* This pin is used for card detect */
  1491. PIN_MAP_CONFIGS_PIN_DEFAULT("mmci", "pinctrl-u300", "PIO MS INS",
  1492. pin_highz_conf),
  1493. };
  1494. /*
  1495. * Notice that AMBA devices are initialized before platform devices.
  1496. *
  1497. */
  1498. static struct platform_device *platform_devs[] __initdata = {
  1499. &dma_device,
  1500. &i2c0_device,
  1501. &i2c1_device,
  1502. &keypad_device,
  1503. &rtc_device,
  1504. &pinctrl_device,
  1505. &gpio_device,
  1506. &nand_device,
  1507. &wdog_device,
  1508. };
  1509. /*
  1510. * Interrupts: the U300 platforms have two pl190 ARM PrimeCells connected
  1511. * together so some interrupts are connected to the first one and some
  1512. * to the second one.
  1513. */
  1514. static void __init u300_init_irq(void)
  1515. {
  1516. u32 mask[2] = {0, 0};
  1517. struct clk *clk;
  1518. int i;
  1519. /* initialize clocking early, we want to clock the INTCON */
  1520. u300_clk_init(U300_SYSCON_VBASE);
  1521. /* Bootstrap EMIF and SEMI clocks */
  1522. clk = clk_get_sys("pl172", NULL);
  1523. BUG_ON(IS_ERR(clk));
  1524. clk_prepare_enable(clk);
  1525. clk = clk_get_sys("semi", NULL);
  1526. BUG_ON(IS_ERR(clk));
  1527. clk_prepare_enable(clk);
  1528. /* Clock the interrupt controller */
  1529. clk = clk_get_sys("intcon", NULL);
  1530. BUG_ON(IS_ERR(clk));
  1531. clk_prepare_enable(clk);
  1532. for (i = 0; i < U300_VIC_IRQS_END; i++)
  1533. set_bit(i, (unsigned long *) &mask[0]);
  1534. vic_init((void __iomem *) U300_INTCON0_VBASE, IRQ_U300_INTCON0_START,
  1535. mask[0], mask[0]);
  1536. vic_init((void __iomem *) U300_INTCON1_VBASE, IRQ_U300_INTCON1_START,
  1537. mask[1], mask[1]);
  1538. }
  1539. /*
  1540. * U300 platforms peripheral handling
  1541. */
  1542. struct db_chip {
  1543. u16 chipid;
  1544. const char *name;
  1545. };
  1546. /*
  1547. * This is a list of the Digital Baseband chips used in the U300 platform.
  1548. */
  1549. static struct db_chip db_chips[] __initdata = {
  1550. {
  1551. .chipid = 0xb800,
  1552. .name = "DB3000",
  1553. },
  1554. {
  1555. .chipid = 0xc000,
  1556. .name = "DB3100",
  1557. },
  1558. {
  1559. .chipid = 0xc800,
  1560. .name = "DB3150",
  1561. },
  1562. {
  1563. .chipid = 0xd800,
  1564. .name = "DB3200",
  1565. },
  1566. {
  1567. .chipid = 0xe000,
  1568. .name = "DB3250",
  1569. },
  1570. {
  1571. .chipid = 0xe800,
  1572. .name = "DB3210",
  1573. },
  1574. {
  1575. .chipid = 0xf000,
  1576. .name = "DB3350 P1x",
  1577. },
  1578. {
  1579. .chipid = 0xf100,
  1580. .name = "DB3350 P2x",
  1581. },
  1582. {
  1583. .chipid = 0x0000, /* List terminator */
  1584. .name = NULL,
  1585. }
  1586. };
  1587. static void __init u300_init_check_chip(void)
  1588. {
  1589. u16 val;
  1590. struct db_chip *chip;
  1591. const char *chipname;
  1592. const char unknown[] = "UNKNOWN";
  1593. /* Read out and print chip ID */
  1594. val = readw(U300_SYSCON_VBASE + U300_SYSCON_CIDR);
  1595. /* This is in funky bigendian order... */
  1596. val = (val & 0xFFU) << 8 | (val >> 8);
  1597. chip = db_chips;
  1598. chipname = unknown;
  1599. for ( ; chip->chipid; chip++) {
  1600. if (chip->chipid == (val & 0xFF00U)) {
  1601. chipname = chip->name;
  1602. break;
  1603. }
  1604. }
  1605. printk(KERN_INFO "Initializing U300 system on %s baseband chip " \
  1606. "(chip ID 0x%04x)\n", chipname, val);
  1607. if ((val & 0xFF00U) != 0xf000 && (val & 0xFF00U) != 0xf100) {
  1608. printk(KERN_ERR "Platform configured for BS335 " \
  1609. " with DB3350 but %s detected, expect problems!",
  1610. chipname);
  1611. }
  1612. }
  1613. /*
  1614. * Some devices and their resources require reserved physical memory from
  1615. * the end of the available RAM. This function traverses the list of devices
  1616. * and assigns actual addresses to these.
  1617. */
  1618. static void __init u300_assign_physmem(void)
  1619. {
  1620. unsigned long curr_start = __pa(high_memory);
  1621. int i, j;
  1622. for (i = 0; i < ARRAY_SIZE(platform_devs); i++) {
  1623. for (j = 0; j < platform_devs[i]->num_resources; j++) {
  1624. struct resource *const res =
  1625. &platform_devs[i]->resource[j];
  1626. if (IORESOURCE_MEM == res->flags &&
  1627. 0 == res->start) {
  1628. res->start = curr_start;
  1629. res->end += curr_start;
  1630. curr_start += resource_size(res);
  1631. printk(KERN_INFO "core.c: Mapping RAM " \
  1632. "%#x-%#x to device %s:%s\n",
  1633. res->start, res->end,
  1634. platform_devs[i]->name, res->name);
  1635. }
  1636. }
  1637. }
  1638. }
  1639. static void __init u300_init_machine(void)
  1640. {
  1641. int i;
  1642. u16 val;
  1643. /* Check what platform we run and print some status information */
  1644. u300_init_check_chip();
  1645. /* Initialize SPI device with some board specifics */
  1646. u300_spi_init(&pl022_device);
  1647. /* Register the AMBA devices in the AMBA bus abstraction layer */
  1648. for (i = 0; i < ARRAY_SIZE(amba_devs); i++) {
  1649. struct amba_device *d = amba_devs[i];
  1650. amba_device_register(d, &iomem_resource);
  1651. }
  1652. u300_assign_physmem();
  1653. /* Initialize pinmuxing */
  1654. pinctrl_register_mappings(u300_pinmux_map,
  1655. ARRAY_SIZE(u300_pinmux_map));
  1656. /* Register subdevices on the I2C buses */
  1657. u300_i2c_register_board_devices();
  1658. /* Register the platform devices */
  1659. platform_add_devices(platform_devs, ARRAY_SIZE(platform_devs));
  1660. /* Register subdevices on the SPI bus */
  1661. u300_spi_register_board_devices();
  1662. /* Enable SEMI self refresh */
  1663. val = readw(U300_SYSCON_VBASE + U300_SYSCON_SMCR) |
  1664. U300_SYSCON_SMCR_SEMI_SREFREQ_ENABLE;
  1665. writew(val, U300_SYSCON_VBASE + U300_SYSCON_SMCR);
  1666. }
  1667. /* Forward declare this function from the watchdog */
  1668. void coh901327_watchdog_reset(void);
  1669. static void u300_restart(char mode, const char *cmd)
  1670. {
  1671. switch (mode) {
  1672. case 's':
  1673. case 'h':
  1674. #ifdef CONFIG_COH901327_WATCHDOG
  1675. coh901327_watchdog_reset();
  1676. #endif
  1677. break;
  1678. default:
  1679. /* Do nothing */
  1680. break;
  1681. }
  1682. /* Wait for system do die/reset. */
  1683. while (1);
  1684. }
  1685. MACHINE_START(U300, "Ericsson AB U335 S335/B335 Prototype Board")
  1686. /* Maintainer: Linus Walleij <linus.walleij@stericsson.com> */
  1687. .atag_offset = 0x100,
  1688. .map_io = u300_map_io,
  1689. .nr_irqs = 0,
  1690. .init_irq = u300_init_irq,
  1691. .handle_irq = vic_handle_irq,
  1692. .timer = &u300_timer,
  1693. .init_machine = u300_init_machine,
  1694. .restart = u300_restart,
  1695. MACHINE_END