tegra30_speedo.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. /*
  2. * Copyright (c) 2012, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/bug.h>
  18. #include "fuse.h"
  19. #define CORE_PROCESS_CORNERS_NUM 1
  20. #define CPU_PROCESS_CORNERS_NUM 6
  21. #define FUSE_SPEEDO_CALIB_0 0x114
  22. #define FUSE_PACKAGE_INFO 0X1FC
  23. #define FUSE_TEST_PROG_VER 0X128
  24. #define G_SPEEDO_BIT_MINUS1 58
  25. #define G_SPEEDO_BIT_MINUS1_R 59
  26. #define G_SPEEDO_BIT_MINUS2 60
  27. #define G_SPEEDO_BIT_MINUS2_R 61
  28. #define LP_SPEEDO_BIT_MINUS1 62
  29. #define LP_SPEEDO_BIT_MINUS1_R 63
  30. #define LP_SPEEDO_BIT_MINUS2 64
  31. #define LP_SPEEDO_BIT_MINUS2_R 65
  32. enum {
  33. THRESHOLD_INDEX_0,
  34. THRESHOLD_INDEX_1,
  35. THRESHOLD_INDEX_2,
  36. THRESHOLD_INDEX_3,
  37. THRESHOLD_INDEX_4,
  38. THRESHOLD_INDEX_5,
  39. THRESHOLD_INDEX_6,
  40. THRESHOLD_INDEX_7,
  41. THRESHOLD_INDEX_8,
  42. THRESHOLD_INDEX_9,
  43. THRESHOLD_INDEX_10,
  44. THRESHOLD_INDEX_11,
  45. THRESHOLD_INDEX_COUNT,
  46. };
  47. static const u32 core_process_speedos[][CORE_PROCESS_CORNERS_NUM] = {
  48. {180},
  49. {170},
  50. {195},
  51. {180},
  52. {168},
  53. {192},
  54. {180},
  55. {170},
  56. {195},
  57. {180},
  58. {180},
  59. {180},
  60. };
  61. static const u32 cpu_process_speedos[][CPU_PROCESS_CORNERS_NUM] = {
  62. {306, 338, 360, 376, UINT_MAX},
  63. {295, 336, 358, 375, UINT_MAX},
  64. {325, 325, 358, 375, UINT_MAX},
  65. {325, 325, 358, 375, UINT_MAX},
  66. {292, 324, 348, 364, UINT_MAX},
  67. {324, 324, 348, 364, UINT_MAX},
  68. {324, 324, 348, 364, UINT_MAX},
  69. {295, 336, 358, 375, UINT_MAX},
  70. {358, 358, 358, 358, 397, UINT_MAX},
  71. {364, 364, 364, 364, 397, UINT_MAX},
  72. {295, 336, 358, 375, 391, UINT_MAX},
  73. {295, 336, 358, 375, 391, UINT_MAX},
  74. };
  75. static int threshold_index;
  76. static int package_id;
  77. static void fuse_speedo_calib(u32 *speedo_g, u32 *speedo_lp)
  78. {
  79. u32 reg;
  80. int ate_ver;
  81. int bit_minus1;
  82. int bit_minus2;
  83. reg = tegra_fuse_readl(FUSE_SPEEDO_CALIB_0);
  84. *speedo_lp = (reg & 0xFFFF) * 4;
  85. *speedo_g = ((reg >> 16) & 0xFFFF) * 4;
  86. ate_ver = tegra_fuse_readl(FUSE_TEST_PROG_VER);
  87. pr_info("%s: ATE prog ver %d.%d\n", __func__, ate_ver/10, ate_ver%10);
  88. if (ate_ver >= 26) {
  89. bit_minus1 = tegra_spare_fuse(LP_SPEEDO_BIT_MINUS1);
  90. bit_minus1 |= tegra_spare_fuse(LP_SPEEDO_BIT_MINUS1_R);
  91. bit_minus2 = tegra_spare_fuse(LP_SPEEDO_BIT_MINUS2);
  92. bit_minus2 |= tegra_spare_fuse(LP_SPEEDO_BIT_MINUS2_R);
  93. *speedo_lp |= (bit_minus1 << 1) | bit_minus2;
  94. bit_minus1 = tegra_spare_fuse(G_SPEEDO_BIT_MINUS1);
  95. bit_minus1 |= tegra_spare_fuse(G_SPEEDO_BIT_MINUS1_R);
  96. bit_minus2 = tegra_spare_fuse(G_SPEEDO_BIT_MINUS2);
  97. bit_minus2 |= tegra_spare_fuse(G_SPEEDO_BIT_MINUS2_R);
  98. *speedo_g |= (bit_minus1 << 1) | bit_minus2;
  99. } else {
  100. *speedo_lp |= 0x3;
  101. *speedo_g |= 0x3;
  102. }
  103. }
  104. static void rev_sku_to_speedo_ids(int rev, int sku)
  105. {
  106. switch (rev) {
  107. case TEGRA_REVISION_A01:
  108. tegra_cpu_speedo_id = 0;
  109. tegra_soc_speedo_id = 0;
  110. threshold_index = THRESHOLD_INDEX_0;
  111. break;
  112. case TEGRA_REVISION_A02:
  113. case TEGRA_REVISION_A03:
  114. switch (sku) {
  115. case 0x87:
  116. case 0x82:
  117. tegra_cpu_speedo_id = 1;
  118. tegra_soc_speedo_id = 1;
  119. threshold_index = THRESHOLD_INDEX_1;
  120. break;
  121. case 0x81:
  122. switch (package_id) {
  123. case 1:
  124. tegra_cpu_speedo_id = 2;
  125. tegra_soc_speedo_id = 2;
  126. threshold_index = THRESHOLD_INDEX_2;
  127. break;
  128. case 2:
  129. tegra_cpu_speedo_id = 4;
  130. tegra_soc_speedo_id = 1;
  131. threshold_index = THRESHOLD_INDEX_7;
  132. break;
  133. default:
  134. pr_err("Tegra30: Unknown pkg %d\n", package_id);
  135. BUG();
  136. break;
  137. }
  138. break;
  139. case 0x80:
  140. switch (package_id) {
  141. case 1:
  142. tegra_cpu_speedo_id = 5;
  143. tegra_soc_speedo_id = 2;
  144. threshold_index = THRESHOLD_INDEX_8;
  145. break;
  146. case 2:
  147. tegra_cpu_speedo_id = 6;
  148. tegra_soc_speedo_id = 2;
  149. threshold_index = THRESHOLD_INDEX_9;
  150. break;
  151. default:
  152. pr_err("Tegra30: Unknown pkg %d\n", package_id);
  153. BUG();
  154. break;
  155. }
  156. break;
  157. case 0x83:
  158. switch (package_id) {
  159. case 1:
  160. tegra_cpu_speedo_id = 7;
  161. tegra_soc_speedo_id = 1;
  162. threshold_index = THRESHOLD_INDEX_10;
  163. break;
  164. case 2:
  165. tegra_cpu_speedo_id = 3;
  166. tegra_soc_speedo_id = 2;
  167. threshold_index = THRESHOLD_INDEX_3;
  168. break;
  169. default:
  170. pr_err("Tegra30: Unknown pkg %d\n", package_id);
  171. BUG();
  172. break;
  173. }
  174. break;
  175. case 0x8F:
  176. tegra_cpu_speedo_id = 8;
  177. tegra_soc_speedo_id = 1;
  178. threshold_index = THRESHOLD_INDEX_11;
  179. break;
  180. case 0x08:
  181. tegra_cpu_speedo_id = 1;
  182. tegra_soc_speedo_id = 1;
  183. threshold_index = THRESHOLD_INDEX_4;
  184. break;
  185. case 0x02:
  186. tegra_cpu_speedo_id = 2;
  187. tegra_soc_speedo_id = 2;
  188. threshold_index = THRESHOLD_INDEX_5;
  189. break;
  190. case 0x04:
  191. tegra_cpu_speedo_id = 3;
  192. tegra_soc_speedo_id = 2;
  193. threshold_index = THRESHOLD_INDEX_6;
  194. break;
  195. case 0:
  196. switch (package_id) {
  197. case 1:
  198. tegra_cpu_speedo_id = 2;
  199. tegra_soc_speedo_id = 2;
  200. threshold_index = THRESHOLD_INDEX_2;
  201. break;
  202. case 2:
  203. tegra_cpu_speedo_id = 3;
  204. tegra_soc_speedo_id = 2;
  205. threshold_index = THRESHOLD_INDEX_3;
  206. break;
  207. default:
  208. pr_err("Tegra30: Unknown pkg %d\n", package_id);
  209. BUG();
  210. break;
  211. }
  212. break;
  213. default:
  214. pr_warn("Tegra30: Unknown SKU %d\n", sku);
  215. tegra_cpu_speedo_id = 0;
  216. tegra_soc_speedo_id = 0;
  217. threshold_index = THRESHOLD_INDEX_0;
  218. break;
  219. }
  220. break;
  221. default:
  222. pr_warn("Tegra30: Unknown chip rev %d\n", rev);
  223. tegra_cpu_speedo_id = 0;
  224. tegra_soc_speedo_id = 0;
  225. threshold_index = THRESHOLD_INDEX_0;
  226. break;
  227. }
  228. }
  229. void tegra30_init_speedo_data(void)
  230. {
  231. u32 cpu_speedo_val;
  232. u32 core_speedo_val;
  233. int i;
  234. BUILD_BUG_ON(ARRAY_SIZE(cpu_process_speedos) !=
  235. THRESHOLD_INDEX_COUNT);
  236. BUILD_BUG_ON(ARRAY_SIZE(core_process_speedos) !=
  237. THRESHOLD_INDEX_COUNT);
  238. package_id = tegra_fuse_readl(FUSE_PACKAGE_INFO) & 0x0F;
  239. rev_sku_to_speedo_ids(tegra_revision, tegra_sku_id);
  240. fuse_speedo_calib(&cpu_speedo_val, &core_speedo_val);
  241. pr_debug("%s CPU speedo value %u\n", __func__, cpu_speedo_val);
  242. pr_debug("%s Core speedo value %u\n", __func__, core_speedo_val);
  243. for (i = 0; i < CPU_PROCESS_CORNERS_NUM; i++) {
  244. if (cpu_speedo_val < cpu_process_speedos[threshold_index][i])
  245. break;
  246. }
  247. tegra_cpu_process_id = i - 1;
  248. if (tegra_cpu_process_id == -1) {
  249. pr_warn("Tegra30: CPU speedo value %3d out of range",
  250. cpu_speedo_val);
  251. tegra_cpu_process_id = 0;
  252. tegra_cpu_speedo_id = 1;
  253. }
  254. for (i = 0; i < CORE_PROCESS_CORNERS_NUM; i++) {
  255. if (core_speedo_val < core_process_speedos[threshold_index][i])
  256. break;
  257. }
  258. tegra_core_process_id = i - 1;
  259. if (tegra_core_process_id == -1) {
  260. pr_warn("Tegra30: CORE speedo value %3d out of range",
  261. core_speedo_val);
  262. tegra_core_process_id = 0;
  263. tegra_soc_speedo_id = 1;
  264. }
  265. pr_info("Tegra30: CPU Speedo ID %d, Soc Speedo ID %d",
  266. tegra_cpu_speedo_id, tegra_soc_speedo_id);
  267. }