spear13xx.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198
  1. /*
  2. * arch/arm/mach-spear13xx/spear13xx.c
  3. *
  4. * SPEAr13XX machines common source file
  5. *
  6. * Copyright (C) 2012 ST Microelectronics
  7. * Viresh Kumar <viresh.linux@gmail.com>
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. #define pr_fmt(fmt) "SPEAr13xx: " fmt
  14. #include <linux/amba/pl022.h>
  15. #include <linux/clk.h>
  16. #include <linux/dw_dmac.h>
  17. #include <linux/err.h>
  18. #include <linux/of_irq.h>
  19. #include <asm/hardware/cache-l2x0.h>
  20. #include <asm/hardware/gic.h>
  21. #include <asm/mach/map.h>
  22. #include <asm/smp_twd.h>
  23. #include <mach/dma.h>
  24. #include <mach/generic.h>
  25. #include <mach/spear.h>
  26. /* common dw_dma filter routine to be used by peripherals */
  27. bool dw_dma_filter(struct dma_chan *chan, void *slave)
  28. {
  29. struct dw_dma_slave *dws = (struct dw_dma_slave *)slave;
  30. if (chan->device->dev == dws->dma_dev) {
  31. chan->private = slave;
  32. return true;
  33. } else {
  34. return false;
  35. }
  36. }
  37. /* ssp device registration */
  38. static struct dw_dma_slave ssp_dma_param[] = {
  39. {
  40. /* Tx */
  41. .cfg_hi = DWC_CFGH_DST_PER(DMA_REQ_SSP0_TX),
  42. .cfg_lo = 0,
  43. .src_master = DMA_MASTER_MEMORY,
  44. .dst_master = DMA_MASTER_SSP0,
  45. }, {
  46. /* Rx */
  47. .cfg_hi = DWC_CFGH_SRC_PER(DMA_REQ_SSP0_RX),
  48. .cfg_lo = 0,
  49. .src_master = DMA_MASTER_SSP0,
  50. .dst_master = DMA_MASTER_MEMORY,
  51. }
  52. };
  53. struct pl022_ssp_controller pl022_plat_data = {
  54. .enable_dma = 1,
  55. .dma_filter = dw_dma_filter,
  56. .dma_rx_param = &ssp_dma_param[1],
  57. .dma_tx_param = &ssp_dma_param[0],
  58. };
  59. /* CF device registration */
  60. struct dw_dma_slave cf_dma_priv = {
  61. .cfg_hi = 0,
  62. .cfg_lo = 0,
  63. .src_master = 0,
  64. .dst_master = 0,
  65. };
  66. /* dmac device registeration */
  67. struct dw_dma_platform_data dmac_plat_data = {
  68. .nr_channels = 8,
  69. .chan_allocation_order = CHAN_ALLOCATION_DESCENDING,
  70. .chan_priority = CHAN_PRIORITY_DESCENDING,
  71. .block_size = 4095U,
  72. .nr_masters = 2,
  73. .data_width = { 3, 3, 0, 0 },
  74. };
  75. void __init spear13xx_l2x0_init(void)
  76. {
  77. /*
  78. * 512KB (64KB/way), 8-way associativity, parity supported
  79. *
  80. * FIXME: 9th bit, of Auxillary Controller register must be set
  81. * for some spear13xx devices for stable L2 operation.
  82. *
  83. * Enable Early BRESP, L2 prefetch for Instruction and Data,
  84. * write alloc and 'Full line of zero' options
  85. *
  86. */
  87. writel_relaxed(0x06, VA_L2CC_BASE + L2X0_PREFETCH_CTRL);
  88. /*
  89. * Program following latencies in order to make
  90. * SPEAr1340 work at 600 MHz
  91. */
  92. writel_relaxed(0x221, VA_L2CC_BASE + L2X0_TAG_LATENCY_CTRL);
  93. writel_relaxed(0x441, VA_L2CC_BASE + L2X0_DATA_LATENCY_CTRL);
  94. l2x0_init(VA_L2CC_BASE, 0x70A60001, 0xfe00ffff);
  95. }
  96. /*
  97. * Following will create 16MB static virtual/physical mappings
  98. * PHYSICAL VIRTUAL
  99. * 0xB3000000 0xFE000000
  100. * 0xE0000000 0xFD000000
  101. * 0xEC000000 0xFC000000
  102. * 0xED000000 0xFB000000
  103. */
  104. struct map_desc spear13xx_io_desc[] __initdata = {
  105. {
  106. .virtual = (unsigned long)VA_PERIP_GRP2_BASE,
  107. .pfn = __phys_to_pfn(PERIP_GRP2_BASE),
  108. .length = SZ_16M,
  109. .type = MT_DEVICE
  110. }, {
  111. .virtual = (unsigned long)VA_PERIP_GRP1_BASE,
  112. .pfn = __phys_to_pfn(PERIP_GRP1_BASE),
  113. .length = SZ_16M,
  114. .type = MT_DEVICE
  115. }, {
  116. .virtual = (unsigned long)VA_A9SM_AND_MPMC_BASE,
  117. .pfn = __phys_to_pfn(A9SM_AND_MPMC_BASE),
  118. .length = SZ_16M,
  119. .type = MT_DEVICE
  120. }, {
  121. .virtual = (unsigned long)VA_L2CC_BASE,
  122. .pfn = __phys_to_pfn(L2CC_BASE),
  123. .length = SZ_4K,
  124. .type = MT_DEVICE
  125. },
  126. };
  127. /* This will create static memory mapping for selected devices */
  128. void __init spear13xx_map_io(void)
  129. {
  130. iotable_init(spear13xx_io_desc, ARRAY_SIZE(spear13xx_io_desc));
  131. }
  132. static void __init spear13xx_clk_init(void)
  133. {
  134. if (of_machine_is_compatible("st,spear1310"))
  135. spear1310_clk_init();
  136. else if (of_machine_is_compatible("st,spear1340"))
  137. spear1340_clk_init();
  138. else
  139. pr_err("%s: Unknown machine\n", __func__);
  140. }
  141. static void __init spear13xx_timer_init(void)
  142. {
  143. char pclk_name[] = "osc_24m_clk";
  144. struct clk *gpt_clk, *pclk;
  145. spear13xx_clk_init();
  146. /* get the system timer clock */
  147. gpt_clk = clk_get_sys("gpt0", NULL);
  148. if (IS_ERR(gpt_clk)) {
  149. pr_err("%s:couldn't get clk for gpt\n", __func__);
  150. BUG();
  151. }
  152. /* get the suitable parent clock for timer*/
  153. pclk = clk_get(NULL, pclk_name);
  154. if (IS_ERR(pclk)) {
  155. pr_err("%s:couldn't get %s as parent for gpt\n", __func__,
  156. pclk_name);
  157. BUG();
  158. }
  159. clk_set_parent(gpt_clk, pclk);
  160. clk_put(gpt_clk);
  161. clk_put(pclk);
  162. spear_setup_of_timer();
  163. twd_local_timer_of_register();
  164. }
  165. struct sys_timer spear13xx_timer = {
  166. .init = spear13xx_timer_init,
  167. };
  168. static const struct of_device_id gic_of_match[] __initconst = {
  169. { .compatible = "arm,cortex-a9-gic", .data = gic_of_init },
  170. { /* Sentinel */ }
  171. };
  172. void __init spear13xx_dt_init_irq(void)
  173. {
  174. of_irq_init(gic_of_match);
  175. }