core.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389
  1. /*
  2. * linux/arch/arm/mach-realview/core.c
  3. *
  4. * Copyright (C) 1999 - 2003 ARM Limited
  5. * Copyright (C) 2000 Deep Blue Solutions Ltd
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <linux/init.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/device.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/amba/bus.h>
  27. #include <linux/amba/clcd.h>
  28. #include <linux/io.h>
  29. #include <linux/smsc911x.h>
  30. #include <linux/ata_platform.h>
  31. #include <linux/amba/mmci.h>
  32. #include <linux/gfp.h>
  33. #include <linux/mtd/physmap.h>
  34. #include <mach/hardware.h>
  35. #include <asm/irq.h>
  36. #include <asm/mach-types.h>
  37. #include <asm/hardware/arm_timer.h>
  38. #include <asm/hardware/icst.h>
  39. #include <asm/mach/arch.h>
  40. #include <asm/mach/irq.h>
  41. #include <asm/mach/map.h>
  42. #include <asm/hardware/gic.h>
  43. #include <mach/platform.h>
  44. #include <mach/irqs.h>
  45. #include <asm/hardware/timer-sp.h>
  46. #include <plat/clcd.h>
  47. #include <plat/sched_clock.h>
  48. #include "core.h"
  49. #define REALVIEW_FLASHCTRL (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_FLASH_OFFSET)
  50. static void realview_flash_set_vpp(struct platform_device *pdev, int on)
  51. {
  52. u32 val;
  53. val = __raw_readl(REALVIEW_FLASHCTRL);
  54. if (on)
  55. val |= REALVIEW_FLASHPROG_FLVPPEN;
  56. else
  57. val &= ~REALVIEW_FLASHPROG_FLVPPEN;
  58. __raw_writel(val, REALVIEW_FLASHCTRL);
  59. }
  60. static struct physmap_flash_data realview_flash_data = {
  61. .width = 4,
  62. .set_vpp = realview_flash_set_vpp,
  63. };
  64. struct platform_device realview_flash_device = {
  65. .name = "physmap-flash",
  66. .id = 0,
  67. .dev = {
  68. .platform_data = &realview_flash_data,
  69. },
  70. };
  71. int realview_flash_register(struct resource *res, u32 num)
  72. {
  73. realview_flash_device.resource = res;
  74. realview_flash_device.num_resources = num;
  75. return platform_device_register(&realview_flash_device);
  76. }
  77. static struct smsc911x_platform_config smsc911x_config = {
  78. .flags = SMSC911X_USE_32BIT,
  79. .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_HIGH,
  80. .irq_type = SMSC911X_IRQ_TYPE_PUSH_PULL,
  81. .phy_interface = PHY_INTERFACE_MODE_MII,
  82. };
  83. static struct platform_device realview_eth_device = {
  84. .name = "smsc911x",
  85. .id = 0,
  86. .num_resources = 2,
  87. };
  88. int realview_eth_register(const char *name, struct resource *res)
  89. {
  90. if (name)
  91. realview_eth_device.name = name;
  92. realview_eth_device.resource = res;
  93. if (strcmp(realview_eth_device.name, "smsc911x") == 0)
  94. realview_eth_device.dev.platform_data = &smsc911x_config;
  95. return platform_device_register(&realview_eth_device);
  96. }
  97. struct platform_device realview_usb_device = {
  98. .name = "isp1760",
  99. .num_resources = 2,
  100. };
  101. int realview_usb_register(struct resource *res)
  102. {
  103. realview_usb_device.resource = res;
  104. return platform_device_register(&realview_usb_device);
  105. }
  106. static struct pata_platform_info pata_platform_data = {
  107. .ioport_shift = 1,
  108. };
  109. static struct resource pata_resources[] = {
  110. [0] = {
  111. .start = REALVIEW_CF_BASE,
  112. .end = REALVIEW_CF_BASE + 0xff,
  113. .flags = IORESOURCE_MEM,
  114. },
  115. [1] = {
  116. .start = REALVIEW_CF_BASE + 0x100,
  117. .end = REALVIEW_CF_BASE + SZ_4K - 1,
  118. .flags = IORESOURCE_MEM,
  119. },
  120. };
  121. struct platform_device realview_cf_device = {
  122. .name = "pata_platform",
  123. .id = -1,
  124. .num_resources = ARRAY_SIZE(pata_resources),
  125. .resource = pata_resources,
  126. .dev = {
  127. .platform_data = &pata_platform_data,
  128. },
  129. };
  130. static struct resource realview_i2c_resource = {
  131. .start = REALVIEW_I2C_BASE,
  132. .end = REALVIEW_I2C_BASE + SZ_4K - 1,
  133. .flags = IORESOURCE_MEM,
  134. };
  135. struct platform_device realview_i2c_device = {
  136. .name = "versatile-i2c",
  137. .id = 0,
  138. .num_resources = 1,
  139. .resource = &realview_i2c_resource,
  140. };
  141. static struct i2c_board_info realview_i2c_board_info[] = {
  142. {
  143. I2C_BOARD_INFO("ds1338", 0xd0 >> 1),
  144. },
  145. };
  146. static int __init realview_i2c_init(void)
  147. {
  148. return i2c_register_board_info(0, realview_i2c_board_info,
  149. ARRAY_SIZE(realview_i2c_board_info));
  150. }
  151. arch_initcall(realview_i2c_init);
  152. #define REALVIEW_SYSMCI (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_MCI_OFFSET)
  153. /*
  154. * This is only used if GPIOLIB support is disabled
  155. */
  156. static unsigned int realview_mmc_status(struct device *dev)
  157. {
  158. struct amba_device *adev = container_of(dev, struct amba_device, dev);
  159. u32 mask;
  160. if (machine_is_realview_pb1176()) {
  161. static bool inserted = false;
  162. /*
  163. * The PB1176 does not have the status register,
  164. * assume it is inserted at startup, then invert
  165. * for each call so card insertion/removal will
  166. * be detected anyway. This will not be called if
  167. * GPIO on PL061 is active, which is the proper
  168. * way to do this on the PB1176.
  169. */
  170. inserted = !inserted;
  171. return inserted ? 0 : 1;
  172. }
  173. if (adev->res.start == REALVIEW_MMCI0_BASE)
  174. mask = 1;
  175. else
  176. mask = 2;
  177. return readl(REALVIEW_SYSMCI) & mask;
  178. }
  179. struct mmci_platform_data realview_mmc0_plat_data = {
  180. .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
  181. .status = realview_mmc_status,
  182. .gpio_wp = 17,
  183. .gpio_cd = 16,
  184. .cd_invert = true,
  185. };
  186. struct mmci_platform_data realview_mmc1_plat_data = {
  187. .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
  188. .status = realview_mmc_status,
  189. .gpio_wp = 19,
  190. .gpio_cd = 18,
  191. .cd_invert = true,
  192. };
  193. void __init realview_init_early(void)
  194. {
  195. void __iomem *sys = __io_address(REALVIEW_SYS_BASE);
  196. versatile_sched_clock_init(sys + REALVIEW_SYS_24MHz_OFFSET, 24000000);
  197. }
  198. /*
  199. * CLCD support.
  200. */
  201. #define SYS_CLCD_NLCDIOON (1 << 2)
  202. #define SYS_CLCD_VDDPOSSWITCH (1 << 3)
  203. #define SYS_CLCD_PWR3V5SWITCH (1 << 4)
  204. #define SYS_CLCD_ID_MASK (0x1f << 8)
  205. #define SYS_CLCD_ID_SANYO_3_8 (0x00 << 8)
  206. #define SYS_CLCD_ID_UNKNOWN_8_4 (0x01 << 8)
  207. #define SYS_CLCD_ID_EPSON_2_2 (0x02 << 8)
  208. #define SYS_CLCD_ID_SANYO_2_5 (0x07 << 8)
  209. #define SYS_CLCD_ID_VGA (0x1f << 8)
  210. /*
  211. * Disable all display connectors on the interface module.
  212. */
  213. static void realview_clcd_disable(struct clcd_fb *fb)
  214. {
  215. void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
  216. u32 val;
  217. val = readl(sys_clcd);
  218. val &= ~SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
  219. writel(val, sys_clcd);
  220. }
  221. /*
  222. * Enable the relevant connector on the interface module.
  223. */
  224. static void realview_clcd_enable(struct clcd_fb *fb)
  225. {
  226. void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
  227. u32 val;
  228. /*
  229. * Enable the PSUs
  230. */
  231. val = readl(sys_clcd);
  232. val |= SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
  233. writel(val, sys_clcd);
  234. }
  235. /*
  236. * Detect which LCD panel is connected, and return the appropriate
  237. * clcd_panel structure. Note: we do not have any information on
  238. * the required timings for the 8.4in panel, so we presently assume
  239. * VGA timings.
  240. */
  241. static int realview_clcd_setup(struct clcd_fb *fb)
  242. {
  243. void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
  244. const char *panel_name, *vga_panel_name;
  245. unsigned long framesize;
  246. u32 val;
  247. if (machine_is_realview_eb()) {
  248. /* VGA, 16bpp */
  249. framesize = 640 * 480 * 2;
  250. vga_panel_name = "VGA";
  251. } else {
  252. /* XVGA, 16bpp */
  253. framesize = 1024 * 768 * 2;
  254. vga_panel_name = "XVGA";
  255. }
  256. val = readl(sys_clcd) & SYS_CLCD_ID_MASK;
  257. if (val == SYS_CLCD_ID_SANYO_3_8)
  258. panel_name = "Sanyo TM38QV67A02A";
  259. else if (val == SYS_CLCD_ID_SANYO_2_5)
  260. panel_name = "Sanyo QVGA Portrait";
  261. else if (val == SYS_CLCD_ID_EPSON_2_2)
  262. panel_name = "Epson L2F50113T00";
  263. else if (val == SYS_CLCD_ID_VGA)
  264. panel_name = vga_panel_name;
  265. else {
  266. pr_err("CLCD: unknown LCD panel ID 0x%08x, using VGA\n", val);
  267. panel_name = vga_panel_name;
  268. }
  269. fb->panel = versatile_clcd_get_panel(panel_name);
  270. if (!fb->panel)
  271. return -EINVAL;
  272. return versatile_clcd_setup_dma(fb, framesize);
  273. }
  274. struct clcd_board clcd_plat_data = {
  275. .name = "RealView",
  276. .caps = CLCD_CAP_ALL,
  277. .check = clcdfb_check,
  278. .decode = clcdfb_decode,
  279. .disable = realview_clcd_disable,
  280. .enable = realview_clcd_enable,
  281. .setup = realview_clcd_setup,
  282. .mmap = versatile_clcd_mmap_dma,
  283. .remove = versatile_clcd_remove_dma,
  284. };
  285. /*
  286. * Where is the timer (VA)?
  287. */
  288. void __iomem *timer0_va_base;
  289. void __iomem *timer1_va_base;
  290. void __iomem *timer2_va_base;
  291. void __iomem *timer3_va_base;
  292. /*
  293. * Set up the clock source and clock events devices
  294. */
  295. void __init realview_timer_init(unsigned int timer_irq)
  296. {
  297. u32 val;
  298. /*
  299. * set clock frequency:
  300. * REALVIEW_REFCLK is 32KHz
  301. * REALVIEW_TIMCLK is 1MHz
  302. */
  303. val = readl(__io_address(REALVIEW_SCTL_BASE));
  304. writel((REALVIEW_TIMCLK << REALVIEW_TIMER1_EnSel) |
  305. (REALVIEW_TIMCLK << REALVIEW_TIMER2_EnSel) |
  306. (REALVIEW_TIMCLK << REALVIEW_TIMER3_EnSel) |
  307. (REALVIEW_TIMCLK << REALVIEW_TIMER4_EnSel) | val,
  308. __io_address(REALVIEW_SCTL_BASE));
  309. /*
  310. * Initialise to a known state (all timers off)
  311. */
  312. writel(0, timer0_va_base + TIMER_CTRL);
  313. writel(0, timer1_va_base + TIMER_CTRL);
  314. writel(0, timer2_va_base + TIMER_CTRL);
  315. writel(0, timer3_va_base + TIMER_CTRL);
  316. sp804_clocksource_init(timer3_va_base, "timer3");
  317. sp804_clockevents_init(timer0_va_base, timer_irq, "timer0");
  318. }
  319. /*
  320. * Setup the memory banks.
  321. */
  322. void realview_fixup(struct tag *tags, char **from, struct meminfo *meminfo)
  323. {
  324. /*
  325. * Most RealView platforms have 512MB contiguous RAM at 0x70000000.
  326. * Half of this is mirrored at 0.
  327. */
  328. #ifdef CONFIG_REALVIEW_HIGH_PHYS_OFFSET
  329. meminfo->bank[0].start = 0x70000000;
  330. meminfo->bank[0].size = SZ_512M;
  331. meminfo->nr_banks = 1;
  332. #else
  333. meminfo->bank[0].start = 0;
  334. meminfo->bank[0].size = SZ_256M;
  335. meminfo->nr_banks = 1;
  336. #endif
  337. }