prm3xxx.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441
  1. /*
  2. * OMAP3xxx PRM module functions
  3. *
  4. * Copyright (C) 2010-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2010 Nokia Corporation
  6. * Benoît Cousson
  7. * Paul Walmsley
  8. * Rajendra Nayak <rnayak@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/errno.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include <linux/irq.h>
  19. #include "soc.h"
  20. #include "common.h"
  21. #include "vp.h"
  22. #include "powerdomain.h"
  23. #include "prm3xxx.h"
  24. #include "prm2xxx_3xxx.h"
  25. #include "cm2xxx_3xxx.h"
  26. #include "prm-regbits-34xx.h"
  27. static const struct omap_prcm_irq omap3_prcm_irqs[] = {
  28. OMAP_PRCM_IRQ("wkup", 0, 0),
  29. OMAP_PRCM_IRQ("io", 9, 1),
  30. };
  31. static struct omap_prcm_irq_setup omap3_prcm_irq_setup = {
  32. .ack = OMAP3_PRM_IRQSTATUS_MPU_OFFSET,
  33. .mask = OMAP3_PRM_IRQENABLE_MPU_OFFSET,
  34. .nr_regs = 1,
  35. .irqs = omap3_prcm_irqs,
  36. .nr_irqs = ARRAY_SIZE(omap3_prcm_irqs),
  37. .irq = 11 + OMAP_INTC_START,
  38. .read_pending_irqs = &omap3xxx_prm_read_pending_irqs,
  39. .ocp_barrier = &omap3xxx_prm_ocp_barrier,
  40. .save_and_clear_irqen = &omap3xxx_prm_save_and_clear_irqen,
  41. .restore_irqen = &omap3xxx_prm_restore_irqen,
  42. };
  43. /*
  44. * omap3_prm_reset_src_map - map from bits in the PRM_RSTST hardware
  45. * register (which are specific to OMAP3xxx SoCs) to reset source ID
  46. * bit shifts (which is an OMAP SoC-independent enumeration)
  47. */
  48. static struct prm_reset_src_map omap3xxx_prm_reset_src_map[] = {
  49. { OMAP3430_GLOBAL_COLD_RST_SHIFT, OMAP_GLOBAL_COLD_RST_SRC_ID_SHIFT },
  50. { OMAP3430_GLOBAL_SW_RST_SHIFT, OMAP_GLOBAL_WARM_RST_SRC_ID_SHIFT },
  51. { OMAP3430_SECURITY_VIOL_RST_SHIFT, OMAP_SECU_VIOL_RST_SRC_ID_SHIFT },
  52. { OMAP3430_MPU_WD_RST_SHIFT, OMAP_MPU_WD_RST_SRC_ID_SHIFT },
  53. { OMAP3430_SECURE_WD_RST_SHIFT, OMAP_MPU_WD_RST_SRC_ID_SHIFT },
  54. { OMAP3430_EXTERNAL_WARM_RST_SHIFT, OMAP_EXTWARM_RST_SRC_ID_SHIFT },
  55. { OMAP3430_VDD1_VOLTAGE_MANAGER_RST_SHIFT,
  56. OMAP_VDD_MPU_VM_RST_SRC_ID_SHIFT },
  57. { OMAP3430_VDD2_VOLTAGE_MANAGER_RST_SHIFT,
  58. OMAP_VDD_CORE_VM_RST_SRC_ID_SHIFT },
  59. { OMAP3430_ICEPICK_RST_SHIFT, OMAP_ICEPICK_RST_SRC_ID_SHIFT },
  60. { OMAP3430_ICECRUSHER_RST_SHIFT, OMAP_ICECRUSHER_RST_SRC_ID_SHIFT },
  61. { -1, -1 },
  62. };
  63. /* PRM VP */
  64. /*
  65. * struct omap3_vp - OMAP3 VP register access description.
  66. * @tranxdone_status: VP_TRANXDONE_ST bitmask in PRM_IRQSTATUS_MPU reg
  67. */
  68. struct omap3_vp {
  69. u32 tranxdone_status;
  70. };
  71. static struct omap3_vp omap3_vp[] = {
  72. [OMAP3_VP_VDD_MPU_ID] = {
  73. .tranxdone_status = OMAP3430_VP1_TRANXDONE_ST_MASK,
  74. },
  75. [OMAP3_VP_VDD_CORE_ID] = {
  76. .tranxdone_status = OMAP3430_VP2_TRANXDONE_ST_MASK,
  77. },
  78. };
  79. #define MAX_VP_ID ARRAY_SIZE(omap3_vp);
  80. u32 omap3_prm_vp_check_txdone(u8 vp_id)
  81. {
  82. struct omap3_vp *vp = &omap3_vp[vp_id];
  83. u32 irqstatus;
  84. irqstatus = omap2_prm_read_mod_reg(OCP_MOD,
  85. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  86. return irqstatus & vp->tranxdone_status;
  87. }
  88. void omap3_prm_vp_clear_txdone(u8 vp_id)
  89. {
  90. struct omap3_vp *vp = &omap3_vp[vp_id];
  91. omap2_prm_write_mod_reg(vp->tranxdone_status,
  92. OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  93. }
  94. u32 omap3_prm_vcvp_read(u8 offset)
  95. {
  96. return omap2_prm_read_mod_reg(OMAP3430_GR_MOD, offset);
  97. }
  98. void omap3_prm_vcvp_write(u32 val, u8 offset)
  99. {
  100. omap2_prm_write_mod_reg(val, OMAP3430_GR_MOD, offset);
  101. }
  102. u32 omap3_prm_vcvp_rmw(u32 mask, u32 bits, u8 offset)
  103. {
  104. return omap2_prm_rmw_mod_reg_bits(mask, bits, OMAP3430_GR_MOD, offset);
  105. }
  106. /**
  107. * omap3xxx_prm_dpll3_reset - use DPLL3 reset to reboot the OMAP SoC
  108. *
  109. * Set the DPLL3 reset bit, which should reboot the SoC. This is the
  110. * recommended way to restart the SoC, considering Errata i520. No
  111. * return value.
  112. */
  113. void omap3xxx_prm_dpll3_reset(void)
  114. {
  115. omap2_prm_set_mod_reg_bits(OMAP_RST_DPLL3_MASK, OMAP3430_GR_MOD,
  116. OMAP2_RM_RSTCTRL);
  117. /* OCP barrier */
  118. omap2_prm_read_mod_reg(OMAP3430_GR_MOD, OMAP2_RM_RSTCTRL);
  119. }
  120. /**
  121. * omap3xxx_prm_read_pending_irqs - read pending PRM MPU IRQs into @events
  122. * @events: ptr to a u32, preallocated by caller
  123. *
  124. * Read PRM_IRQSTATUS_MPU bits, AND'ed with the currently-enabled PRM
  125. * MPU IRQs, and store the result into the u32 pointed to by @events.
  126. * No return value.
  127. */
  128. void omap3xxx_prm_read_pending_irqs(unsigned long *events)
  129. {
  130. u32 mask, st;
  131. /* XXX Can the mask read be avoided (e.g., can it come from RAM?) */
  132. mask = omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  133. st = omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  134. events[0] = mask & st;
  135. }
  136. /**
  137. * omap3xxx_prm_ocp_barrier - force buffered MPU writes to the PRM to complete
  138. *
  139. * Force any buffered writes to the PRM IP block to complete. Needed
  140. * by the PRM IRQ handler, which reads and writes directly to the IP
  141. * block, to avoid race conditions after acknowledging or clearing IRQ
  142. * bits. No return value.
  143. */
  144. void omap3xxx_prm_ocp_barrier(void)
  145. {
  146. omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_REVISION_OFFSET);
  147. }
  148. /**
  149. * omap3xxx_prm_save_and_clear_irqen - save/clear PRM_IRQENABLE_MPU reg
  150. * @saved_mask: ptr to a u32 array to save IRQENABLE bits
  151. *
  152. * Save the PRM_IRQENABLE_MPU register to @saved_mask. @saved_mask
  153. * must be allocated by the caller. Intended to be used in the PRM
  154. * interrupt handler suspend callback. The OCP barrier is needed to
  155. * ensure the write to disable PRM interrupts reaches the PRM before
  156. * returning; otherwise, spurious interrupts might occur. No return
  157. * value.
  158. */
  159. void omap3xxx_prm_save_and_clear_irqen(u32 *saved_mask)
  160. {
  161. saved_mask[0] = omap2_prm_read_mod_reg(OCP_MOD,
  162. OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  163. omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  164. /* OCP barrier */
  165. omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_REVISION_OFFSET);
  166. }
  167. /**
  168. * omap3xxx_prm_restore_irqen - set PRM_IRQENABLE_MPU register from args
  169. * @saved_mask: ptr to a u32 array of IRQENABLE bits saved previously
  170. *
  171. * Restore the PRM_IRQENABLE_MPU register from @saved_mask. Intended
  172. * to be used in the PRM interrupt handler resume callback to restore
  173. * values saved by omap3xxx_prm_save_and_clear_irqen(). No OCP
  174. * barrier should be needed here; any pending PRM interrupts will fire
  175. * once the writes reach the PRM. No return value.
  176. */
  177. void omap3xxx_prm_restore_irqen(u32 *saved_mask)
  178. {
  179. omap2_prm_write_mod_reg(saved_mask[0], OCP_MOD,
  180. OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  181. }
  182. /**
  183. * omap3xxx_prm_reconfigure_io_chain - clear latches and reconfigure I/O chain
  184. *
  185. * Clear any previously-latched I/O wakeup events and ensure that the
  186. * I/O wakeup gates are aligned with the current mux settings. Works
  187. * by asserting WUCLKIN, waiting for WUCLKOUT to be asserted, and then
  188. * deasserting WUCLKIN and clearing the ST_IO_CHAIN WKST bit. No
  189. * return value.
  190. */
  191. void omap3xxx_prm_reconfigure_io_chain(void)
  192. {
  193. int i = 0;
  194. omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  195. PM_WKEN);
  196. omap_test_timeout(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKST) &
  197. OMAP3430_ST_IO_CHAIN_MASK,
  198. MAX_IOPAD_LATCH_TIME, i);
  199. if (i == MAX_IOPAD_LATCH_TIME)
  200. pr_warn("PRM: I/O chain clock line assertion timed out\n");
  201. omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  202. PM_WKEN);
  203. omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK, WKUP_MOD,
  204. PM_WKST);
  205. omap2_prm_read_mod_reg(WKUP_MOD, PM_WKST);
  206. }
  207. /**
  208. * omap3xxx_prm_enable_io_wakeup - enable wakeup events from I/O wakeup latches
  209. *
  210. * Activates the I/O wakeup event latches and allows events logged by
  211. * those latches to signal a wakeup event to the PRCM. For I/O
  212. * wakeups to occur, WAKEUPENABLE bits must be set in the pad mux
  213. * registers, and omap3xxx_prm_reconfigure_io_chain() must be called.
  214. * No return value.
  215. */
  216. static void __init omap3xxx_prm_enable_io_wakeup(void)
  217. {
  218. if (omap3_has_io_wakeup())
  219. omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
  220. PM_WKEN);
  221. }
  222. /**
  223. * omap3xxx_prm_read_reset_sources - return the last SoC reset source
  224. *
  225. * Return a u32 representing the last reset sources of the SoC. The
  226. * returned reset source bits are standardized across OMAP SoCs.
  227. */
  228. static u32 omap3xxx_prm_read_reset_sources(void)
  229. {
  230. struct prm_reset_src_map *p;
  231. u32 r = 0;
  232. u32 v;
  233. v = omap2_prm_read_mod_reg(WKUP_MOD, OMAP2_RM_RSTST);
  234. p = omap3xxx_prm_reset_src_map;
  235. while (p->reg_shift >= 0 && p->std_shift >= 0) {
  236. if (v & (1 << p->reg_shift))
  237. r |= 1 << p->std_shift;
  238. p++;
  239. }
  240. return r;
  241. }
  242. /* Powerdomain low-level functions */
  243. static int omap3_pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst)
  244. {
  245. omap2_prm_rmw_mod_reg_bits(OMAP_POWERSTATE_MASK,
  246. (pwrst << OMAP_POWERSTATE_SHIFT),
  247. pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
  248. return 0;
  249. }
  250. static int omap3_pwrdm_read_next_pwrst(struct powerdomain *pwrdm)
  251. {
  252. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  253. OMAP2_PM_PWSTCTRL,
  254. OMAP_POWERSTATE_MASK);
  255. }
  256. static int omap3_pwrdm_read_pwrst(struct powerdomain *pwrdm)
  257. {
  258. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  259. OMAP2_PM_PWSTST,
  260. OMAP_POWERSTATEST_MASK);
  261. }
  262. /* Applicable only for OMAP3. Not supported on OMAP2 */
  263. static int omap3_pwrdm_read_prev_pwrst(struct powerdomain *pwrdm)
  264. {
  265. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  266. OMAP3430_PM_PREPWSTST,
  267. OMAP3430_LASTPOWERSTATEENTERED_MASK);
  268. }
  269. static int omap3_pwrdm_read_logic_pwrst(struct powerdomain *pwrdm)
  270. {
  271. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  272. OMAP2_PM_PWSTST,
  273. OMAP3430_LOGICSTATEST_MASK);
  274. }
  275. static int omap3_pwrdm_read_logic_retst(struct powerdomain *pwrdm)
  276. {
  277. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  278. OMAP2_PM_PWSTCTRL,
  279. OMAP3430_LOGICSTATEST_MASK);
  280. }
  281. static int omap3_pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm)
  282. {
  283. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  284. OMAP3430_PM_PREPWSTST,
  285. OMAP3430_LASTLOGICSTATEENTERED_MASK);
  286. }
  287. static int omap3_get_mem_bank_lastmemst_mask(u8 bank)
  288. {
  289. switch (bank) {
  290. case 0:
  291. return OMAP3430_LASTMEM1STATEENTERED_MASK;
  292. case 1:
  293. return OMAP3430_LASTMEM2STATEENTERED_MASK;
  294. case 2:
  295. return OMAP3430_LASTSHAREDL2CACHEFLATSTATEENTERED_MASK;
  296. case 3:
  297. return OMAP3430_LASTL2FLATMEMSTATEENTERED_MASK;
  298. default:
  299. WARN_ON(1); /* should never happen */
  300. return -EEXIST;
  301. }
  302. return 0;
  303. }
  304. static int omap3_pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
  305. {
  306. u32 m;
  307. m = omap3_get_mem_bank_lastmemst_mask(bank);
  308. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  309. OMAP3430_PM_PREPWSTST, m);
  310. }
  311. static int omap3_pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm)
  312. {
  313. omap2_prm_write_mod_reg(0, pwrdm->prcm_offs, OMAP3430_PM_PREPWSTST);
  314. return 0;
  315. }
  316. static int omap3_pwrdm_enable_hdwr_sar(struct powerdomain *pwrdm)
  317. {
  318. return omap2_prm_rmw_mod_reg_bits(0,
  319. 1 << OMAP3430ES2_SAVEANDRESTORE_SHIFT,
  320. pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
  321. }
  322. static int omap3_pwrdm_disable_hdwr_sar(struct powerdomain *pwrdm)
  323. {
  324. return omap2_prm_rmw_mod_reg_bits(1 << OMAP3430ES2_SAVEANDRESTORE_SHIFT,
  325. 0, pwrdm->prcm_offs,
  326. OMAP2_PM_PWSTCTRL);
  327. }
  328. struct pwrdm_ops omap3_pwrdm_operations = {
  329. .pwrdm_set_next_pwrst = omap3_pwrdm_set_next_pwrst,
  330. .pwrdm_read_next_pwrst = omap3_pwrdm_read_next_pwrst,
  331. .pwrdm_read_pwrst = omap3_pwrdm_read_pwrst,
  332. .pwrdm_read_prev_pwrst = omap3_pwrdm_read_prev_pwrst,
  333. .pwrdm_set_logic_retst = omap2_pwrdm_set_logic_retst,
  334. .pwrdm_read_logic_pwrst = omap3_pwrdm_read_logic_pwrst,
  335. .pwrdm_read_logic_retst = omap3_pwrdm_read_logic_retst,
  336. .pwrdm_read_prev_logic_pwrst = omap3_pwrdm_read_prev_logic_pwrst,
  337. .pwrdm_set_mem_onst = omap2_pwrdm_set_mem_onst,
  338. .pwrdm_set_mem_retst = omap2_pwrdm_set_mem_retst,
  339. .pwrdm_read_mem_pwrst = omap2_pwrdm_read_mem_pwrst,
  340. .pwrdm_read_mem_retst = omap2_pwrdm_read_mem_retst,
  341. .pwrdm_read_prev_mem_pwrst = omap3_pwrdm_read_prev_mem_pwrst,
  342. .pwrdm_clear_all_prev_pwrst = omap3_pwrdm_clear_all_prev_pwrst,
  343. .pwrdm_enable_hdwr_sar = omap3_pwrdm_enable_hdwr_sar,
  344. .pwrdm_disable_hdwr_sar = omap3_pwrdm_disable_hdwr_sar,
  345. .pwrdm_wait_transition = omap2_pwrdm_wait_transition,
  346. };
  347. /*
  348. *
  349. */
  350. static struct prm_ll_data omap3xxx_prm_ll_data = {
  351. .read_reset_sources = &omap3xxx_prm_read_reset_sources,
  352. };
  353. int __init omap3xxx_prm_init(void)
  354. {
  355. if (!cpu_is_omap34xx())
  356. return 0;
  357. return prm_register(&omap3xxx_prm_ll_data);
  358. }
  359. static int __init omap3xxx_prm_late_init(void)
  360. {
  361. int ret;
  362. if (!cpu_is_omap34xx())
  363. return 0;
  364. omap3xxx_prm_enable_io_wakeup();
  365. ret = omap_prcm_register_chain_handler(&omap3_prcm_irq_setup);
  366. if (!ret)
  367. irq_set_status_flags(omap_prcm_event_to_irq("io"),
  368. IRQ_NOAUTOEN);
  369. return ret;
  370. }
  371. subsys_initcall(omap3xxx_prm_late_init);
  372. static void __exit omap3xxx_prm_exit(void)
  373. {
  374. if (!cpu_is_omap34xx())
  375. return;
  376. /* Should never happen */
  377. WARN(prm_unregister(&omap3xxx_prm_ll_data),
  378. "%s: prm_ll_data function pointer mismatch\n", __func__);
  379. }
  380. __exitcall(omap3xxx_prm_exit);