powerdomain.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257
  1. /*
  2. * OMAP2/3/4 powerdomain control
  3. *
  4. * Copyright (C) 2007-2008, 2010 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2011 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * XXX This should be moved to the mach-omap2/ directory at the earliest
  14. * opportunity.
  15. */
  16. #ifndef __ARCH_ARM_MACH_OMAP2_POWERDOMAIN_H
  17. #define __ARCH_ARM_MACH_OMAP2_POWERDOMAIN_H
  18. #include <linux/types.h>
  19. #include <linux/list.h>
  20. #include <linux/atomic.h>
  21. #include "voltage.h"
  22. /* Powerdomain basic power states */
  23. #define PWRDM_POWER_OFF 0x0
  24. #define PWRDM_POWER_RET 0x1
  25. #define PWRDM_POWER_INACTIVE 0x2
  26. #define PWRDM_POWER_ON 0x3
  27. #define PWRDM_MAX_PWRSTS 4
  28. /* Powerdomain allowable state bitfields */
  29. #define PWRSTS_ON (1 << PWRDM_POWER_ON)
  30. #define PWRSTS_INACTIVE (1 << PWRDM_POWER_INACTIVE)
  31. #define PWRSTS_RET (1 << PWRDM_POWER_RET)
  32. #define PWRSTS_OFF (1 << PWRDM_POWER_OFF)
  33. #define PWRSTS_OFF_ON (PWRSTS_OFF | PWRSTS_ON)
  34. #define PWRSTS_OFF_RET (PWRSTS_OFF | PWRSTS_RET)
  35. #define PWRSTS_RET_ON (PWRSTS_RET | PWRSTS_ON)
  36. #define PWRSTS_OFF_RET_ON (PWRSTS_OFF_RET | PWRSTS_ON)
  37. /* Powerdomain flags */
  38. #define PWRDM_HAS_HDWR_SAR (1 << 0) /* hardware save-and-restore support */
  39. #define PWRDM_HAS_MPU_QUIRK (1 << 1) /* MPU pwr domain has MEM bank 0 bits
  40. * in MEM bank 1 position. This is
  41. * true for OMAP3430
  42. */
  43. #define PWRDM_HAS_LOWPOWERSTATECHANGE (1 << 2) /*
  44. * support to transition from a
  45. * sleep state to a lower sleep
  46. * state without waking up the
  47. * powerdomain
  48. */
  49. /*
  50. * Number of memory banks that are power-controllable. On OMAP4430, the
  51. * maximum is 5.
  52. */
  53. #define PWRDM_MAX_MEM_BANKS 5
  54. /*
  55. * Maximum number of clockdomains that can be associated with a powerdomain.
  56. * PER powerdomain on AM33XX is the worst case
  57. */
  58. #define PWRDM_MAX_CLKDMS 11
  59. /* XXX A completely arbitrary number. What is reasonable here? */
  60. #define PWRDM_TRANSITION_BAILOUT 100000
  61. struct clockdomain;
  62. struct powerdomain;
  63. /**
  64. * struct powerdomain - OMAP powerdomain
  65. * @name: Powerdomain name
  66. * @voltdm: voltagedomain containing this powerdomain
  67. * @prcm_offs: the address offset from CM_BASE/PRM_BASE
  68. * @prcm_partition: (OMAP4 only) the PRCM partition ID containing @prcm_offs
  69. * @pwrsts: Possible powerdomain power states
  70. * @pwrsts_logic_ret: Possible logic power states when pwrdm in RETENTION
  71. * @flags: Powerdomain flags
  72. * @banks: Number of software-controllable memory banks in this powerdomain
  73. * @pwrsts_mem_ret: Possible memory bank pwrstates when pwrdm in RETENTION
  74. * @pwrsts_mem_on: Possible memory bank pwrstates when pwrdm in ON
  75. * @pwrdm_clkdms: Clockdomains in this powerdomain
  76. * @node: list_head linking all powerdomains
  77. * @voltdm_node: list_head linking all powerdomains in a voltagedomain
  78. * @pwrstctrl_offs: (AM33XX only) XXX_PWRSTCTRL reg offset from prcm_offs
  79. * @pwrstst_offs: (AM33XX only) XXX_PWRSTST reg offset from prcm_offs
  80. * @logicretstate_mask: (AM33XX only) mask for logic retention bitfield
  81. * in @pwrstctrl_offs
  82. * @mem_on_mask: (AM33XX only) mask for mem on bitfield in @pwrstctrl_offs
  83. * @mem_ret_mask: (AM33XX only) mask for mem ret bitfield in @pwrstctrl_offs
  84. * @mem_pwrst_mask: (AM33XX only) mask for mem state bitfield in @pwrstst_offs
  85. * @mem_retst_mask: (AM33XX only) mask for mem retention state bitfield
  86. * in @pwrstctrl_offs
  87. * @state:
  88. * @state_counter:
  89. * @timer:
  90. * @state_timer:
  91. *
  92. * @prcm_partition possible values are defined in mach-omap2/prcm44xx.h.
  93. */
  94. struct powerdomain {
  95. const char *name;
  96. union {
  97. const char *name;
  98. struct voltagedomain *ptr;
  99. } voltdm;
  100. const s16 prcm_offs;
  101. const u8 pwrsts;
  102. const u8 pwrsts_logic_ret;
  103. const u8 flags;
  104. const u8 banks;
  105. const u8 pwrsts_mem_ret[PWRDM_MAX_MEM_BANKS];
  106. const u8 pwrsts_mem_on[PWRDM_MAX_MEM_BANKS];
  107. const u8 prcm_partition;
  108. struct clockdomain *pwrdm_clkdms[PWRDM_MAX_CLKDMS];
  109. struct list_head node;
  110. struct list_head voltdm_node;
  111. int state;
  112. unsigned state_counter[PWRDM_MAX_PWRSTS];
  113. unsigned ret_logic_off_counter;
  114. unsigned ret_mem_off_counter[PWRDM_MAX_MEM_BANKS];
  115. const u8 pwrstctrl_offs;
  116. const u8 pwrstst_offs;
  117. const u32 logicretstate_mask;
  118. const u32 mem_on_mask[PWRDM_MAX_MEM_BANKS];
  119. const u32 mem_ret_mask[PWRDM_MAX_MEM_BANKS];
  120. const u32 mem_pwrst_mask[PWRDM_MAX_MEM_BANKS];
  121. const u32 mem_retst_mask[PWRDM_MAX_MEM_BANKS];
  122. #ifdef CONFIG_PM_DEBUG
  123. s64 timer;
  124. s64 state_timer[PWRDM_MAX_PWRSTS];
  125. #endif
  126. };
  127. /**
  128. * struct pwrdm_ops - Arch specific function implementations
  129. * @pwrdm_set_next_pwrst: Set the target power state for a pd
  130. * @pwrdm_read_next_pwrst: Read the target power state set for a pd
  131. * @pwrdm_read_pwrst: Read the current power state of a pd
  132. * @pwrdm_read_prev_pwrst: Read the prev power state entered by the pd
  133. * @pwrdm_set_logic_retst: Set the logic state in RET for a pd
  134. * @pwrdm_set_mem_onst: Set the Memory state in ON for a pd
  135. * @pwrdm_set_mem_retst: Set the Memory state in RET for a pd
  136. * @pwrdm_read_logic_pwrst: Read the current logic state of a pd
  137. * @pwrdm_read_prev_logic_pwrst: Read the previous logic state entered by a pd
  138. * @pwrdm_read_logic_retst: Read the logic state in RET for a pd
  139. * @pwrdm_read_mem_pwrst: Read the current memory state of a pd
  140. * @pwrdm_read_prev_mem_pwrst: Read the previous memory state entered by a pd
  141. * @pwrdm_read_mem_retst: Read the memory state in RET for a pd
  142. * @pwrdm_clear_all_prev_pwrst: Clear all previous power states logged for a pd
  143. * @pwrdm_enable_hdwr_sar: Enable Hardware Save-Restore feature for the pd
  144. * @pwrdm_disable_hdwr_sar: Disable Hardware Save-Restore feature for a pd
  145. * @pwrdm_set_lowpwrstchange: Enable pd transitions from a shallow to deep sleep
  146. * @pwrdm_wait_transition: Wait for a pd state transition to complete
  147. */
  148. struct pwrdm_ops {
  149. int (*pwrdm_set_next_pwrst)(struct powerdomain *pwrdm, u8 pwrst);
  150. int (*pwrdm_read_next_pwrst)(struct powerdomain *pwrdm);
  151. int (*pwrdm_read_pwrst)(struct powerdomain *pwrdm);
  152. int (*pwrdm_read_prev_pwrst)(struct powerdomain *pwrdm);
  153. int (*pwrdm_set_logic_retst)(struct powerdomain *pwrdm, u8 pwrst);
  154. int (*pwrdm_set_mem_onst)(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
  155. int (*pwrdm_set_mem_retst)(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
  156. int (*pwrdm_read_logic_pwrst)(struct powerdomain *pwrdm);
  157. int (*pwrdm_read_prev_logic_pwrst)(struct powerdomain *pwrdm);
  158. int (*pwrdm_read_logic_retst)(struct powerdomain *pwrdm);
  159. int (*pwrdm_read_mem_pwrst)(struct powerdomain *pwrdm, u8 bank);
  160. int (*pwrdm_read_prev_mem_pwrst)(struct powerdomain *pwrdm, u8 bank);
  161. int (*pwrdm_read_mem_retst)(struct powerdomain *pwrdm, u8 bank);
  162. int (*pwrdm_clear_all_prev_pwrst)(struct powerdomain *pwrdm);
  163. int (*pwrdm_enable_hdwr_sar)(struct powerdomain *pwrdm);
  164. int (*pwrdm_disable_hdwr_sar)(struct powerdomain *pwrdm);
  165. int (*pwrdm_set_lowpwrstchange)(struct powerdomain *pwrdm);
  166. int (*pwrdm_wait_transition)(struct powerdomain *pwrdm);
  167. };
  168. int pwrdm_register_platform_funcs(struct pwrdm_ops *custom_funcs);
  169. int pwrdm_register_pwrdms(struct powerdomain **pwrdm_list);
  170. int pwrdm_complete_init(void);
  171. struct powerdomain *pwrdm_lookup(const char *name);
  172. int pwrdm_for_each(int (*fn)(struct powerdomain *pwrdm, void *user),
  173. void *user);
  174. int pwrdm_for_each_nolock(int (*fn)(struct powerdomain *pwrdm, void *user),
  175. void *user);
  176. int pwrdm_add_clkdm(struct powerdomain *pwrdm, struct clockdomain *clkdm);
  177. int pwrdm_del_clkdm(struct powerdomain *pwrdm, struct clockdomain *clkdm);
  178. int pwrdm_for_each_clkdm(struct powerdomain *pwrdm,
  179. int (*fn)(struct powerdomain *pwrdm,
  180. struct clockdomain *clkdm));
  181. struct voltagedomain *pwrdm_get_voltdm(struct powerdomain *pwrdm);
  182. int pwrdm_get_mem_bank_count(struct powerdomain *pwrdm);
  183. int pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst);
  184. int pwrdm_read_next_pwrst(struct powerdomain *pwrdm);
  185. int pwrdm_read_pwrst(struct powerdomain *pwrdm);
  186. int pwrdm_read_prev_pwrst(struct powerdomain *pwrdm);
  187. int pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm);
  188. int pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst);
  189. int pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
  190. int pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
  191. int pwrdm_read_logic_pwrst(struct powerdomain *pwrdm);
  192. int pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm);
  193. int pwrdm_read_logic_retst(struct powerdomain *pwrdm);
  194. int pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank);
  195. int pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank);
  196. int pwrdm_read_mem_retst(struct powerdomain *pwrdm, u8 bank);
  197. int pwrdm_enable_hdwr_sar(struct powerdomain *pwrdm);
  198. int pwrdm_disable_hdwr_sar(struct powerdomain *pwrdm);
  199. bool pwrdm_has_hdwr_sar(struct powerdomain *pwrdm);
  200. int pwrdm_wait_transition(struct powerdomain *pwrdm);
  201. int pwrdm_state_switch(struct powerdomain *pwrdm);
  202. int pwrdm_pre_transition(struct powerdomain *pwrdm);
  203. int pwrdm_post_transition(struct powerdomain *pwrdm);
  204. int pwrdm_set_lowpwrstchange(struct powerdomain *pwrdm);
  205. int pwrdm_get_context_loss_count(struct powerdomain *pwrdm);
  206. bool pwrdm_can_ever_lose_context(struct powerdomain *pwrdm);
  207. extern void omap242x_powerdomains_init(void);
  208. extern void omap243x_powerdomains_init(void);
  209. extern void omap3xxx_powerdomains_init(void);
  210. extern void am33xx_powerdomains_init(void);
  211. extern void omap44xx_powerdomains_init(void);
  212. extern struct pwrdm_ops omap2_pwrdm_operations;
  213. extern struct pwrdm_ops omap3_pwrdm_operations;
  214. extern struct pwrdm_ops am33xx_pwrdm_operations;
  215. extern struct pwrdm_ops omap4_pwrdm_operations;
  216. /* Common Internal functions used across OMAP rev's */
  217. extern u32 omap2_pwrdm_get_mem_bank_onstate_mask(u8 bank);
  218. extern u32 omap2_pwrdm_get_mem_bank_retst_mask(u8 bank);
  219. extern u32 omap2_pwrdm_get_mem_bank_stst_mask(u8 bank);
  220. extern struct powerdomain wkup_omap2_pwrdm;
  221. extern struct powerdomain gfx_omap2_pwrdm;
  222. #endif