omap_hwmod_44xx_data.c 161 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <linux/platform_data/gpio-omap.h>
  22. #include <linux/power/smartreflex.h>
  23. #include <linux/platform_data/omap_ocp2scp.h>
  24. #include <linux/i2c-omap.h>
  25. #include <linux/omap-dma.h>
  26. #include <linux/platform_data/spi-omap2-mcspi.h>
  27. #include <linux/platform_data/asoc-ti-mcbsp.h>
  28. #include <linux/platform_data/iommu-omap.h>
  29. #include <plat/dmtimer.h>
  30. #include "omap_hwmod.h"
  31. #include "omap_hwmod_common_data.h"
  32. #include "cm1_44xx.h"
  33. #include "cm2_44xx.h"
  34. #include "prm44xx.h"
  35. #include "prm-regbits-44xx.h"
  36. #include "i2c.h"
  37. #include "mmc.h"
  38. #include "wd_timer.h"
  39. /* Base offset for all OMAP4 interrupts external to MPUSS */
  40. #define OMAP44XX_IRQ_GIC_START 32
  41. /* Base offset for all OMAP4 dma requests */
  42. #define OMAP44XX_DMA_REQ_START 1
  43. /*
  44. * IP blocks
  45. */
  46. /*
  47. * 'c2c_target_fw' class
  48. * instance(s): c2c_target_fw
  49. */
  50. static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {
  51. .name = "c2c_target_fw",
  52. };
  53. /* c2c_target_fw */
  54. static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {
  55. .name = "c2c_target_fw",
  56. .class = &omap44xx_c2c_target_fw_hwmod_class,
  57. .clkdm_name = "d2d_clkdm",
  58. .prcm = {
  59. .omap4 = {
  60. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,
  61. .context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,
  62. },
  63. },
  64. };
  65. /*
  66. * 'dmm' class
  67. * instance(s): dmm
  68. */
  69. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  70. .name = "dmm",
  71. };
  72. /* dmm */
  73. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  74. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  75. { .irq = -1 }
  76. };
  77. static struct omap_hwmod omap44xx_dmm_hwmod = {
  78. .name = "dmm",
  79. .class = &omap44xx_dmm_hwmod_class,
  80. .clkdm_name = "l3_emif_clkdm",
  81. .mpu_irqs = omap44xx_dmm_irqs,
  82. .prcm = {
  83. .omap4 = {
  84. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  85. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  86. },
  87. },
  88. };
  89. /*
  90. * 'emif_fw' class
  91. * instance(s): emif_fw
  92. */
  93. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  94. .name = "emif_fw",
  95. };
  96. /* emif_fw */
  97. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  98. .name = "emif_fw",
  99. .class = &omap44xx_emif_fw_hwmod_class,
  100. .clkdm_name = "l3_emif_clkdm",
  101. .prcm = {
  102. .omap4 = {
  103. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  104. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  105. },
  106. },
  107. };
  108. /*
  109. * 'l3' class
  110. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  111. */
  112. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  113. .name = "l3",
  114. };
  115. /* l3_instr */
  116. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  117. .name = "l3_instr",
  118. .class = &omap44xx_l3_hwmod_class,
  119. .clkdm_name = "l3_instr_clkdm",
  120. .prcm = {
  121. .omap4 = {
  122. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  123. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  124. .modulemode = MODULEMODE_HWCTRL,
  125. },
  126. },
  127. };
  128. /* l3_main_1 */
  129. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  130. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  131. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  132. { .irq = -1 }
  133. };
  134. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  135. .name = "l3_main_1",
  136. .class = &omap44xx_l3_hwmod_class,
  137. .clkdm_name = "l3_1_clkdm",
  138. .mpu_irqs = omap44xx_l3_main_1_irqs,
  139. .prcm = {
  140. .omap4 = {
  141. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  142. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  143. },
  144. },
  145. };
  146. /* l3_main_2 */
  147. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  148. .name = "l3_main_2",
  149. .class = &omap44xx_l3_hwmod_class,
  150. .clkdm_name = "l3_2_clkdm",
  151. .prcm = {
  152. .omap4 = {
  153. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  154. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  155. },
  156. },
  157. };
  158. /* l3_main_3 */
  159. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  160. .name = "l3_main_3",
  161. .class = &omap44xx_l3_hwmod_class,
  162. .clkdm_name = "l3_instr_clkdm",
  163. .prcm = {
  164. .omap4 = {
  165. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  166. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  167. .modulemode = MODULEMODE_HWCTRL,
  168. },
  169. },
  170. };
  171. /*
  172. * 'l4' class
  173. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  174. */
  175. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  176. .name = "l4",
  177. };
  178. /* l4_abe */
  179. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  180. .name = "l4_abe",
  181. .class = &omap44xx_l4_hwmod_class,
  182. .clkdm_name = "abe_clkdm",
  183. .prcm = {
  184. .omap4 = {
  185. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  186. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  187. .lostcontext_mask = OMAP4430_LOSTMEM_AESSMEM_MASK,
  188. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  189. },
  190. },
  191. };
  192. /* l4_cfg */
  193. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  194. .name = "l4_cfg",
  195. .class = &omap44xx_l4_hwmod_class,
  196. .clkdm_name = "l4_cfg_clkdm",
  197. .prcm = {
  198. .omap4 = {
  199. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  200. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  201. },
  202. },
  203. };
  204. /* l4_per */
  205. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  206. .name = "l4_per",
  207. .class = &omap44xx_l4_hwmod_class,
  208. .clkdm_name = "l4_per_clkdm",
  209. .prcm = {
  210. .omap4 = {
  211. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  212. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  213. },
  214. },
  215. };
  216. /* l4_wkup */
  217. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  218. .name = "l4_wkup",
  219. .class = &omap44xx_l4_hwmod_class,
  220. .clkdm_name = "l4_wkup_clkdm",
  221. .prcm = {
  222. .omap4 = {
  223. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  224. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  225. },
  226. },
  227. };
  228. /*
  229. * 'mpu_bus' class
  230. * instance(s): mpu_private
  231. */
  232. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  233. .name = "mpu_bus",
  234. };
  235. /* mpu_private */
  236. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  237. .name = "mpu_private",
  238. .class = &omap44xx_mpu_bus_hwmod_class,
  239. .clkdm_name = "mpuss_clkdm",
  240. .prcm = {
  241. .omap4 = {
  242. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  243. },
  244. },
  245. };
  246. /*
  247. * 'ocp_wp_noc' class
  248. * instance(s): ocp_wp_noc
  249. */
  250. static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = {
  251. .name = "ocp_wp_noc",
  252. };
  253. /* ocp_wp_noc */
  254. static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = {
  255. .name = "ocp_wp_noc",
  256. .class = &omap44xx_ocp_wp_noc_hwmod_class,
  257. .clkdm_name = "l3_instr_clkdm",
  258. .prcm = {
  259. .omap4 = {
  260. .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET,
  261. .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET,
  262. .modulemode = MODULEMODE_HWCTRL,
  263. },
  264. },
  265. };
  266. /*
  267. * Modules omap_hwmod structures
  268. *
  269. * The following IPs are excluded for the moment because:
  270. * - They do not need an explicit SW control using omap_hwmod API.
  271. * - They still need to be validated with the driver
  272. * properly adapted to omap_hwmod / omap_device
  273. *
  274. * usim
  275. */
  276. /*
  277. * 'aess' class
  278. * audio engine sub system
  279. */
  280. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  281. .rev_offs = 0x0000,
  282. .sysc_offs = 0x0010,
  283. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  284. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  285. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  286. MSTANDBY_SMART_WKUP),
  287. .sysc_fields = &omap_hwmod_sysc_type2,
  288. };
  289. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  290. .name = "aess",
  291. .sysc = &omap44xx_aess_sysc,
  292. };
  293. /* aess */
  294. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  295. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  296. { .irq = -1 }
  297. };
  298. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  299. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  300. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  301. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  302. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  303. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  304. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  305. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  306. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  307. { .dma_req = -1 }
  308. };
  309. static struct omap_hwmod omap44xx_aess_hwmod = {
  310. .name = "aess",
  311. .class = &omap44xx_aess_hwmod_class,
  312. .clkdm_name = "abe_clkdm",
  313. .mpu_irqs = omap44xx_aess_irqs,
  314. .sdma_reqs = omap44xx_aess_sdma_reqs,
  315. .main_clk = "aess_fck",
  316. .prcm = {
  317. .omap4 = {
  318. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  319. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  320. .lostcontext_mask = OMAP4430_LOSTCONTEXT_DFF_MASK,
  321. .modulemode = MODULEMODE_SWCTRL,
  322. },
  323. },
  324. };
  325. /*
  326. * 'c2c' class
  327. * chip 2 chip interface used to plug the ape soc (omap) with an external modem
  328. * soc
  329. */
  330. static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
  331. .name = "c2c",
  332. };
  333. /* c2c */
  334. static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {
  335. { .irq = 88 + OMAP44XX_IRQ_GIC_START },
  336. { .irq = -1 }
  337. };
  338. static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {
  339. { .dma_req = 68 + OMAP44XX_DMA_REQ_START },
  340. { .dma_req = -1 }
  341. };
  342. static struct omap_hwmod omap44xx_c2c_hwmod = {
  343. .name = "c2c",
  344. .class = &omap44xx_c2c_hwmod_class,
  345. .clkdm_name = "d2d_clkdm",
  346. .mpu_irqs = omap44xx_c2c_irqs,
  347. .sdma_reqs = omap44xx_c2c_sdma_reqs,
  348. .prcm = {
  349. .omap4 = {
  350. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
  351. .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
  352. },
  353. },
  354. };
  355. /*
  356. * 'counter' class
  357. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  358. */
  359. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  360. .rev_offs = 0x0000,
  361. .sysc_offs = 0x0004,
  362. .sysc_flags = SYSC_HAS_SIDLEMODE,
  363. .idlemodes = (SIDLE_FORCE | SIDLE_NO),
  364. .sysc_fields = &omap_hwmod_sysc_type1,
  365. };
  366. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  367. .name = "counter",
  368. .sysc = &omap44xx_counter_sysc,
  369. };
  370. /* counter_32k */
  371. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  372. .name = "counter_32k",
  373. .class = &omap44xx_counter_hwmod_class,
  374. .clkdm_name = "l4_wkup_clkdm",
  375. .flags = HWMOD_SWSUP_SIDLE,
  376. .main_clk = "sys_32k_ck",
  377. .prcm = {
  378. .omap4 = {
  379. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  380. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  381. },
  382. },
  383. };
  384. /*
  385. * 'ctrl_module' class
  386. * attila core control module + core pad control module + wkup pad control
  387. * module + attila wkup control module
  388. */
  389. static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = {
  390. .rev_offs = 0x0000,
  391. .sysc_offs = 0x0010,
  392. .sysc_flags = SYSC_HAS_SIDLEMODE,
  393. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  394. SIDLE_SMART_WKUP),
  395. .sysc_fields = &omap_hwmod_sysc_type2,
  396. };
  397. static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = {
  398. .name = "ctrl_module",
  399. .sysc = &omap44xx_ctrl_module_sysc,
  400. };
  401. /* ctrl_module_core */
  402. static struct omap_hwmod_irq_info omap44xx_ctrl_module_core_irqs[] = {
  403. { .irq = 8 + OMAP44XX_IRQ_GIC_START },
  404. { .irq = -1 }
  405. };
  406. static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = {
  407. .name = "ctrl_module_core",
  408. .class = &omap44xx_ctrl_module_hwmod_class,
  409. .clkdm_name = "l4_cfg_clkdm",
  410. .mpu_irqs = omap44xx_ctrl_module_core_irqs,
  411. .prcm = {
  412. .omap4 = {
  413. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  414. },
  415. },
  416. };
  417. /* ctrl_module_pad_core */
  418. static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = {
  419. .name = "ctrl_module_pad_core",
  420. .class = &omap44xx_ctrl_module_hwmod_class,
  421. .clkdm_name = "l4_cfg_clkdm",
  422. .prcm = {
  423. .omap4 = {
  424. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  425. },
  426. },
  427. };
  428. /* ctrl_module_wkup */
  429. static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = {
  430. .name = "ctrl_module_wkup",
  431. .class = &omap44xx_ctrl_module_hwmod_class,
  432. .clkdm_name = "l4_wkup_clkdm",
  433. .prcm = {
  434. .omap4 = {
  435. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  436. },
  437. },
  438. };
  439. /* ctrl_module_pad_wkup */
  440. static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = {
  441. .name = "ctrl_module_pad_wkup",
  442. .class = &omap44xx_ctrl_module_hwmod_class,
  443. .clkdm_name = "l4_wkup_clkdm",
  444. .prcm = {
  445. .omap4 = {
  446. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  447. },
  448. },
  449. };
  450. /*
  451. * 'debugss' class
  452. * debug and emulation sub system
  453. */
  454. static struct omap_hwmod_class omap44xx_debugss_hwmod_class = {
  455. .name = "debugss",
  456. };
  457. /* debugss */
  458. static struct omap_hwmod omap44xx_debugss_hwmod = {
  459. .name = "debugss",
  460. .class = &omap44xx_debugss_hwmod_class,
  461. .clkdm_name = "emu_sys_clkdm",
  462. .main_clk = "trace_clk_div_ck",
  463. .prcm = {
  464. .omap4 = {
  465. .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET,
  466. .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET,
  467. },
  468. },
  469. };
  470. /*
  471. * 'dma' class
  472. * dma controller for data exchange between memory to memory (i.e. internal or
  473. * external memory) and gp peripherals to memory or memory to gp peripherals
  474. */
  475. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  476. .rev_offs = 0x0000,
  477. .sysc_offs = 0x002c,
  478. .syss_offs = 0x0028,
  479. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  480. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  481. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  482. SYSS_HAS_RESET_STATUS),
  483. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  484. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  485. .sysc_fields = &omap_hwmod_sysc_type1,
  486. };
  487. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  488. .name = "dma",
  489. .sysc = &omap44xx_dma_sysc,
  490. };
  491. /* dma dev_attr */
  492. static struct omap_dma_dev_attr dma_dev_attr = {
  493. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  494. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  495. .lch_count = 32,
  496. };
  497. /* dma_system */
  498. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  499. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  500. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  501. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  502. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  503. { .irq = -1 }
  504. };
  505. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  506. .name = "dma_system",
  507. .class = &omap44xx_dma_hwmod_class,
  508. .clkdm_name = "l3_dma_clkdm",
  509. .mpu_irqs = omap44xx_dma_system_irqs,
  510. .main_clk = "l3_div_ck",
  511. .prcm = {
  512. .omap4 = {
  513. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  514. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  515. },
  516. },
  517. .dev_attr = &dma_dev_attr,
  518. };
  519. /*
  520. * 'dmic' class
  521. * digital microphone controller
  522. */
  523. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  524. .rev_offs = 0x0000,
  525. .sysc_offs = 0x0010,
  526. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  527. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  528. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  529. SIDLE_SMART_WKUP),
  530. .sysc_fields = &omap_hwmod_sysc_type2,
  531. };
  532. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  533. .name = "dmic",
  534. .sysc = &omap44xx_dmic_sysc,
  535. };
  536. /* dmic */
  537. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  538. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  539. { .irq = -1 }
  540. };
  541. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  542. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  543. { .dma_req = -1 }
  544. };
  545. static struct omap_hwmod omap44xx_dmic_hwmod = {
  546. .name = "dmic",
  547. .class = &omap44xx_dmic_hwmod_class,
  548. .clkdm_name = "abe_clkdm",
  549. .mpu_irqs = omap44xx_dmic_irqs,
  550. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  551. .main_clk = "dmic_fck",
  552. .prcm = {
  553. .omap4 = {
  554. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  555. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  556. .modulemode = MODULEMODE_SWCTRL,
  557. },
  558. },
  559. };
  560. /*
  561. * 'dsp' class
  562. * dsp sub-system
  563. */
  564. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  565. .name = "dsp",
  566. };
  567. /* dsp */
  568. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  569. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  570. { .irq = -1 }
  571. };
  572. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  573. { .name = "dsp", .rst_shift = 0 },
  574. };
  575. static struct omap_hwmod omap44xx_dsp_hwmod = {
  576. .name = "dsp",
  577. .class = &omap44xx_dsp_hwmod_class,
  578. .clkdm_name = "tesla_clkdm",
  579. .mpu_irqs = omap44xx_dsp_irqs,
  580. .rst_lines = omap44xx_dsp_resets,
  581. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  582. .main_clk = "dpll_iva_m4x2_ck",
  583. .prcm = {
  584. .omap4 = {
  585. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  586. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  587. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  588. .modulemode = MODULEMODE_HWCTRL,
  589. },
  590. },
  591. };
  592. /*
  593. * 'dss' class
  594. * display sub-system
  595. */
  596. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  597. .rev_offs = 0x0000,
  598. .syss_offs = 0x0014,
  599. .sysc_flags = SYSS_HAS_RESET_STATUS,
  600. };
  601. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  602. .name = "dss",
  603. .sysc = &omap44xx_dss_sysc,
  604. .reset = omap_dss_reset,
  605. };
  606. /* dss */
  607. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  608. { .role = "sys_clk", .clk = "dss_sys_clk" },
  609. { .role = "tv_clk", .clk = "dss_tv_clk" },
  610. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  611. };
  612. static struct omap_hwmod omap44xx_dss_hwmod = {
  613. .name = "dss_core",
  614. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  615. .class = &omap44xx_dss_hwmod_class,
  616. .clkdm_name = "l3_dss_clkdm",
  617. .main_clk = "dss_dss_clk",
  618. .prcm = {
  619. .omap4 = {
  620. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  621. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  622. },
  623. },
  624. .opt_clks = dss_opt_clks,
  625. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  626. };
  627. /*
  628. * 'dispc' class
  629. * display controller
  630. */
  631. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  632. .rev_offs = 0x0000,
  633. .sysc_offs = 0x0010,
  634. .syss_offs = 0x0014,
  635. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  636. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  637. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  638. SYSS_HAS_RESET_STATUS),
  639. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  640. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  641. .sysc_fields = &omap_hwmod_sysc_type1,
  642. };
  643. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  644. .name = "dispc",
  645. .sysc = &omap44xx_dispc_sysc,
  646. };
  647. /* dss_dispc */
  648. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  649. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  650. { .irq = -1 }
  651. };
  652. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  653. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  654. { .dma_req = -1 }
  655. };
  656. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  657. .manager_count = 3,
  658. .has_framedonetv_irq = 1
  659. };
  660. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  661. .name = "dss_dispc",
  662. .class = &omap44xx_dispc_hwmod_class,
  663. .clkdm_name = "l3_dss_clkdm",
  664. .mpu_irqs = omap44xx_dss_dispc_irqs,
  665. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  666. .main_clk = "dss_dss_clk",
  667. .prcm = {
  668. .omap4 = {
  669. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  670. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  671. },
  672. },
  673. .dev_attr = &omap44xx_dss_dispc_dev_attr
  674. };
  675. /*
  676. * 'dsi' class
  677. * display serial interface controller
  678. */
  679. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  680. .rev_offs = 0x0000,
  681. .sysc_offs = 0x0010,
  682. .syss_offs = 0x0014,
  683. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  684. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  685. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  686. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  687. .sysc_fields = &omap_hwmod_sysc_type1,
  688. };
  689. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  690. .name = "dsi",
  691. .sysc = &omap44xx_dsi_sysc,
  692. };
  693. /* dss_dsi1 */
  694. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  695. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  696. { .irq = -1 }
  697. };
  698. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  699. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  700. { .dma_req = -1 }
  701. };
  702. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  703. { .role = "sys_clk", .clk = "dss_sys_clk" },
  704. };
  705. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  706. .name = "dss_dsi1",
  707. .class = &omap44xx_dsi_hwmod_class,
  708. .clkdm_name = "l3_dss_clkdm",
  709. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  710. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  711. .main_clk = "dss_dss_clk",
  712. .prcm = {
  713. .omap4 = {
  714. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  715. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  716. },
  717. },
  718. .opt_clks = dss_dsi1_opt_clks,
  719. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  720. };
  721. /* dss_dsi2 */
  722. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  723. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  724. { .irq = -1 }
  725. };
  726. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  727. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  728. { .dma_req = -1 }
  729. };
  730. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  731. { .role = "sys_clk", .clk = "dss_sys_clk" },
  732. };
  733. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  734. .name = "dss_dsi2",
  735. .class = &omap44xx_dsi_hwmod_class,
  736. .clkdm_name = "l3_dss_clkdm",
  737. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  738. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  739. .main_clk = "dss_dss_clk",
  740. .prcm = {
  741. .omap4 = {
  742. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  743. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  744. },
  745. },
  746. .opt_clks = dss_dsi2_opt_clks,
  747. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  748. };
  749. /*
  750. * 'hdmi' class
  751. * hdmi controller
  752. */
  753. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  754. .rev_offs = 0x0000,
  755. .sysc_offs = 0x0010,
  756. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  757. SYSC_HAS_SOFTRESET),
  758. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  759. SIDLE_SMART_WKUP),
  760. .sysc_fields = &omap_hwmod_sysc_type2,
  761. };
  762. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  763. .name = "hdmi",
  764. .sysc = &omap44xx_hdmi_sysc,
  765. };
  766. /* dss_hdmi */
  767. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  768. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  769. { .irq = -1 }
  770. };
  771. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  772. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  773. { .dma_req = -1 }
  774. };
  775. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  776. { .role = "sys_clk", .clk = "dss_sys_clk" },
  777. };
  778. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  779. .name = "dss_hdmi",
  780. .class = &omap44xx_hdmi_hwmod_class,
  781. .clkdm_name = "l3_dss_clkdm",
  782. /*
  783. * HDMI audio requires to use no-idle mode. Hence,
  784. * set idle mode by software.
  785. */
  786. .flags = HWMOD_SWSUP_SIDLE,
  787. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  788. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  789. .main_clk = "dss_48mhz_clk",
  790. .prcm = {
  791. .omap4 = {
  792. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  793. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  794. },
  795. },
  796. .opt_clks = dss_hdmi_opt_clks,
  797. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  798. };
  799. /*
  800. * 'rfbi' class
  801. * remote frame buffer interface
  802. */
  803. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  804. .rev_offs = 0x0000,
  805. .sysc_offs = 0x0010,
  806. .syss_offs = 0x0014,
  807. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  808. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  809. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  810. .sysc_fields = &omap_hwmod_sysc_type1,
  811. };
  812. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  813. .name = "rfbi",
  814. .sysc = &omap44xx_rfbi_sysc,
  815. };
  816. /* dss_rfbi */
  817. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  818. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  819. { .dma_req = -1 }
  820. };
  821. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  822. { .role = "ick", .clk = "dss_fck" },
  823. };
  824. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  825. .name = "dss_rfbi",
  826. .class = &omap44xx_rfbi_hwmod_class,
  827. .clkdm_name = "l3_dss_clkdm",
  828. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  829. .main_clk = "dss_dss_clk",
  830. .prcm = {
  831. .omap4 = {
  832. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  833. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  834. },
  835. },
  836. .opt_clks = dss_rfbi_opt_clks,
  837. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  838. };
  839. /*
  840. * 'venc' class
  841. * video encoder
  842. */
  843. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  844. .name = "venc",
  845. };
  846. /* dss_venc */
  847. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  848. .name = "dss_venc",
  849. .class = &omap44xx_venc_hwmod_class,
  850. .clkdm_name = "l3_dss_clkdm",
  851. .main_clk = "dss_tv_clk",
  852. .prcm = {
  853. .omap4 = {
  854. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  855. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  856. },
  857. },
  858. };
  859. /*
  860. * 'elm' class
  861. * bch error location module
  862. */
  863. static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
  864. .rev_offs = 0x0000,
  865. .sysc_offs = 0x0010,
  866. .syss_offs = 0x0014,
  867. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  868. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  869. SYSS_HAS_RESET_STATUS),
  870. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  871. .sysc_fields = &omap_hwmod_sysc_type1,
  872. };
  873. static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
  874. .name = "elm",
  875. .sysc = &omap44xx_elm_sysc,
  876. };
  877. /* elm */
  878. static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {
  879. { .irq = 4 + OMAP44XX_IRQ_GIC_START },
  880. { .irq = -1 }
  881. };
  882. static struct omap_hwmod omap44xx_elm_hwmod = {
  883. .name = "elm",
  884. .class = &omap44xx_elm_hwmod_class,
  885. .clkdm_name = "l4_per_clkdm",
  886. .mpu_irqs = omap44xx_elm_irqs,
  887. .prcm = {
  888. .omap4 = {
  889. .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
  890. .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
  891. },
  892. },
  893. };
  894. /*
  895. * 'emif' class
  896. * external memory interface no1
  897. */
  898. static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
  899. .rev_offs = 0x0000,
  900. };
  901. static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
  902. .name = "emif",
  903. .sysc = &omap44xx_emif_sysc,
  904. };
  905. /* emif1 */
  906. static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
  907. { .irq = 110 + OMAP44XX_IRQ_GIC_START },
  908. { .irq = -1 }
  909. };
  910. static struct omap_hwmod omap44xx_emif1_hwmod = {
  911. .name = "emif1",
  912. .class = &omap44xx_emif_hwmod_class,
  913. .clkdm_name = "l3_emif_clkdm",
  914. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  915. .mpu_irqs = omap44xx_emif1_irqs,
  916. .main_clk = "ddrphy_ck",
  917. .prcm = {
  918. .omap4 = {
  919. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
  920. .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
  921. .modulemode = MODULEMODE_HWCTRL,
  922. },
  923. },
  924. };
  925. /* emif2 */
  926. static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
  927. { .irq = 111 + OMAP44XX_IRQ_GIC_START },
  928. { .irq = -1 }
  929. };
  930. static struct omap_hwmod omap44xx_emif2_hwmod = {
  931. .name = "emif2",
  932. .class = &omap44xx_emif_hwmod_class,
  933. .clkdm_name = "l3_emif_clkdm",
  934. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  935. .mpu_irqs = omap44xx_emif2_irqs,
  936. .main_clk = "ddrphy_ck",
  937. .prcm = {
  938. .omap4 = {
  939. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
  940. .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
  941. .modulemode = MODULEMODE_HWCTRL,
  942. },
  943. },
  944. };
  945. /*
  946. * 'fdif' class
  947. * face detection hw accelerator module
  948. */
  949. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  950. .rev_offs = 0x0000,
  951. .sysc_offs = 0x0010,
  952. /*
  953. * FDIF needs 100 OCP clk cycles delay after a softreset before
  954. * accessing sysconfig again.
  955. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  956. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  957. *
  958. * TODO: Indicate errata when available.
  959. */
  960. .srst_udelay = 2,
  961. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  962. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  963. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  964. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  965. .sysc_fields = &omap_hwmod_sysc_type2,
  966. };
  967. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  968. .name = "fdif",
  969. .sysc = &omap44xx_fdif_sysc,
  970. };
  971. /* fdif */
  972. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  973. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  974. { .irq = -1 }
  975. };
  976. static struct omap_hwmod omap44xx_fdif_hwmod = {
  977. .name = "fdif",
  978. .class = &omap44xx_fdif_hwmod_class,
  979. .clkdm_name = "iss_clkdm",
  980. .mpu_irqs = omap44xx_fdif_irqs,
  981. .main_clk = "fdif_fck",
  982. .prcm = {
  983. .omap4 = {
  984. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  985. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  986. .modulemode = MODULEMODE_SWCTRL,
  987. },
  988. },
  989. };
  990. /*
  991. * 'gpio' class
  992. * general purpose io module
  993. */
  994. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  995. .rev_offs = 0x0000,
  996. .sysc_offs = 0x0010,
  997. .syss_offs = 0x0114,
  998. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  999. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1000. SYSS_HAS_RESET_STATUS),
  1001. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1002. SIDLE_SMART_WKUP),
  1003. .sysc_fields = &omap_hwmod_sysc_type1,
  1004. };
  1005. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1006. .name = "gpio",
  1007. .sysc = &omap44xx_gpio_sysc,
  1008. .rev = 2,
  1009. };
  1010. /* gpio dev_attr */
  1011. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1012. .bank_width = 32,
  1013. .dbck_flag = true,
  1014. };
  1015. /* gpio1 */
  1016. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1017. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1018. { .irq = -1 }
  1019. };
  1020. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1021. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1022. };
  1023. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1024. .name = "gpio1",
  1025. .class = &omap44xx_gpio_hwmod_class,
  1026. .clkdm_name = "l4_wkup_clkdm",
  1027. .mpu_irqs = omap44xx_gpio1_irqs,
  1028. .main_clk = "gpio1_ick",
  1029. .prcm = {
  1030. .omap4 = {
  1031. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1032. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1033. .modulemode = MODULEMODE_HWCTRL,
  1034. },
  1035. },
  1036. .opt_clks = gpio1_opt_clks,
  1037. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1038. .dev_attr = &gpio_dev_attr,
  1039. };
  1040. /* gpio2 */
  1041. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1042. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1043. { .irq = -1 }
  1044. };
  1045. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1046. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1047. };
  1048. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1049. .name = "gpio2",
  1050. .class = &omap44xx_gpio_hwmod_class,
  1051. .clkdm_name = "l4_per_clkdm",
  1052. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1053. .mpu_irqs = omap44xx_gpio2_irqs,
  1054. .main_clk = "gpio2_ick",
  1055. .prcm = {
  1056. .omap4 = {
  1057. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1058. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1059. .modulemode = MODULEMODE_HWCTRL,
  1060. },
  1061. },
  1062. .opt_clks = gpio2_opt_clks,
  1063. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1064. .dev_attr = &gpio_dev_attr,
  1065. };
  1066. /* gpio3 */
  1067. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1068. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1069. { .irq = -1 }
  1070. };
  1071. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1072. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1073. };
  1074. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1075. .name = "gpio3",
  1076. .class = &omap44xx_gpio_hwmod_class,
  1077. .clkdm_name = "l4_per_clkdm",
  1078. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1079. .mpu_irqs = omap44xx_gpio3_irqs,
  1080. .main_clk = "gpio3_ick",
  1081. .prcm = {
  1082. .omap4 = {
  1083. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1084. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1085. .modulemode = MODULEMODE_HWCTRL,
  1086. },
  1087. },
  1088. .opt_clks = gpio3_opt_clks,
  1089. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1090. .dev_attr = &gpio_dev_attr,
  1091. };
  1092. /* gpio4 */
  1093. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1094. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1095. { .irq = -1 }
  1096. };
  1097. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1098. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1099. };
  1100. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1101. .name = "gpio4",
  1102. .class = &omap44xx_gpio_hwmod_class,
  1103. .clkdm_name = "l4_per_clkdm",
  1104. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1105. .mpu_irqs = omap44xx_gpio4_irqs,
  1106. .main_clk = "gpio4_ick",
  1107. .prcm = {
  1108. .omap4 = {
  1109. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1110. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1111. .modulemode = MODULEMODE_HWCTRL,
  1112. },
  1113. },
  1114. .opt_clks = gpio4_opt_clks,
  1115. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1116. .dev_attr = &gpio_dev_attr,
  1117. };
  1118. /* gpio5 */
  1119. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1120. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1121. { .irq = -1 }
  1122. };
  1123. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1124. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1125. };
  1126. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1127. .name = "gpio5",
  1128. .class = &omap44xx_gpio_hwmod_class,
  1129. .clkdm_name = "l4_per_clkdm",
  1130. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1131. .mpu_irqs = omap44xx_gpio5_irqs,
  1132. .main_clk = "gpio5_ick",
  1133. .prcm = {
  1134. .omap4 = {
  1135. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1136. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1137. .modulemode = MODULEMODE_HWCTRL,
  1138. },
  1139. },
  1140. .opt_clks = gpio5_opt_clks,
  1141. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1142. .dev_attr = &gpio_dev_attr,
  1143. };
  1144. /* gpio6 */
  1145. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1146. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1147. { .irq = -1 }
  1148. };
  1149. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1150. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1151. };
  1152. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1153. .name = "gpio6",
  1154. .class = &omap44xx_gpio_hwmod_class,
  1155. .clkdm_name = "l4_per_clkdm",
  1156. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1157. .mpu_irqs = omap44xx_gpio6_irqs,
  1158. .main_clk = "gpio6_ick",
  1159. .prcm = {
  1160. .omap4 = {
  1161. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1162. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1163. .modulemode = MODULEMODE_HWCTRL,
  1164. },
  1165. },
  1166. .opt_clks = gpio6_opt_clks,
  1167. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1168. .dev_attr = &gpio_dev_attr,
  1169. };
  1170. /*
  1171. * 'gpmc' class
  1172. * general purpose memory controller
  1173. */
  1174. static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
  1175. .rev_offs = 0x0000,
  1176. .sysc_offs = 0x0010,
  1177. .syss_offs = 0x0014,
  1178. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1179. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1180. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1181. .sysc_fields = &omap_hwmod_sysc_type1,
  1182. };
  1183. static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
  1184. .name = "gpmc",
  1185. .sysc = &omap44xx_gpmc_sysc,
  1186. };
  1187. /* gpmc */
  1188. static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
  1189. { .irq = 20 + OMAP44XX_IRQ_GIC_START },
  1190. { .irq = -1 }
  1191. };
  1192. static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
  1193. { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
  1194. { .dma_req = -1 }
  1195. };
  1196. static struct omap_hwmod omap44xx_gpmc_hwmod = {
  1197. .name = "gpmc",
  1198. .class = &omap44xx_gpmc_hwmod_class,
  1199. .clkdm_name = "l3_2_clkdm",
  1200. /*
  1201. * XXX HWMOD_INIT_NO_RESET should not be needed for this IP
  1202. * block. It is not being added due to any known bugs with
  1203. * resetting the GPMC IP block, but rather because any timings
  1204. * set by the bootloader are not being correctly programmed by
  1205. * the kernel from the board file or DT data.
  1206. * HWMOD_INIT_NO_RESET should be removed ASAP.
  1207. */
  1208. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1209. .mpu_irqs = omap44xx_gpmc_irqs,
  1210. .sdma_reqs = omap44xx_gpmc_sdma_reqs,
  1211. .prcm = {
  1212. .omap4 = {
  1213. .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
  1214. .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
  1215. .modulemode = MODULEMODE_HWCTRL,
  1216. },
  1217. },
  1218. };
  1219. /*
  1220. * 'gpu' class
  1221. * 2d/3d graphics accelerator
  1222. */
  1223. static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
  1224. .rev_offs = 0x1fc00,
  1225. .sysc_offs = 0x1fc10,
  1226. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  1227. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1228. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1229. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1230. .sysc_fields = &omap_hwmod_sysc_type2,
  1231. };
  1232. static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
  1233. .name = "gpu",
  1234. .sysc = &omap44xx_gpu_sysc,
  1235. };
  1236. /* gpu */
  1237. static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
  1238. { .irq = 21 + OMAP44XX_IRQ_GIC_START },
  1239. { .irq = -1 }
  1240. };
  1241. static struct omap_hwmod omap44xx_gpu_hwmod = {
  1242. .name = "gpu",
  1243. .class = &omap44xx_gpu_hwmod_class,
  1244. .clkdm_name = "l3_gfx_clkdm",
  1245. .mpu_irqs = omap44xx_gpu_irqs,
  1246. .main_clk = "gpu_fck",
  1247. .prcm = {
  1248. .omap4 = {
  1249. .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
  1250. .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
  1251. .modulemode = MODULEMODE_SWCTRL,
  1252. },
  1253. },
  1254. };
  1255. /*
  1256. * 'hdq1w' class
  1257. * hdq / 1-wire serial interface controller
  1258. */
  1259. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  1260. .rev_offs = 0x0000,
  1261. .sysc_offs = 0x0014,
  1262. .syss_offs = 0x0018,
  1263. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  1264. SYSS_HAS_RESET_STATUS),
  1265. .sysc_fields = &omap_hwmod_sysc_type1,
  1266. };
  1267. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  1268. .name = "hdq1w",
  1269. .sysc = &omap44xx_hdq1w_sysc,
  1270. };
  1271. /* hdq1w */
  1272. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  1273. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  1274. { .irq = -1 }
  1275. };
  1276. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  1277. .name = "hdq1w",
  1278. .class = &omap44xx_hdq1w_hwmod_class,
  1279. .clkdm_name = "l4_per_clkdm",
  1280. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  1281. .mpu_irqs = omap44xx_hdq1w_irqs,
  1282. .main_clk = "hdq1w_fck",
  1283. .prcm = {
  1284. .omap4 = {
  1285. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  1286. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  1287. .modulemode = MODULEMODE_SWCTRL,
  1288. },
  1289. },
  1290. };
  1291. /*
  1292. * 'hsi' class
  1293. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1294. * serial if)
  1295. */
  1296. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1297. .rev_offs = 0x0000,
  1298. .sysc_offs = 0x0010,
  1299. .syss_offs = 0x0014,
  1300. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1301. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1302. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1303. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1304. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1305. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1306. .sysc_fields = &omap_hwmod_sysc_type1,
  1307. };
  1308. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1309. .name = "hsi",
  1310. .sysc = &omap44xx_hsi_sysc,
  1311. };
  1312. /* hsi */
  1313. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1314. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1315. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1316. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1317. { .irq = -1 }
  1318. };
  1319. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1320. .name = "hsi",
  1321. .class = &omap44xx_hsi_hwmod_class,
  1322. .clkdm_name = "l3_init_clkdm",
  1323. .mpu_irqs = omap44xx_hsi_irqs,
  1324. .main_clk = "hsi_fck",
  1325. .prcm = {
  1326. .omap4 = {
  1327. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1328. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1329. .modulemode = MODULEMODE_HWCTRL,
  1330. },
  1331. },
  1332. };
  1333. /*
  1334. * 'i2c' class
  1335. * multimaster high-speed i2c controller
  1336. */
  1337. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1338. .sysc_offs = 0x0010,
  1339. .syss_offs = 0x0090,
  1340. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1341. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1342. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1343. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1344. SIDLE_SMART_WKUP),
  1345. .clockact = CLOCKACT_TEST_ICLK,
  1346. .sysc_fields = &omap_hwmod_sysc_type1,
  1347. };
  1348. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1349. .name = "i2c",
  1350. .sysc = &omap44xx_i2c_sysc,
  1351. .rev = OMAP_I2C_IP_VERSION_2,
  1352. .reset = &omap_i2c_reset,
  1353. };
  1354. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1355. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  1356. };
  1357. /* i2c1 */
  1358. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1359. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1360. { .irq = -1 }
  1361. };
  1362. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1363. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1364. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1365. { .dma_req = -1 }
  1366. };
  1367. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1368. .name = "i2c1",
  1369. .class = &omap44xx_i2c_hwmod_class,
  1370. .clkdm_name = "l4_per_clkdm",
  1371. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1372. .mpu_irqs = omap44xx_i2c1_irqs,
  1373. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1374. .main_clk = "i2c1_fck",
  1375. .prcm = {
  1376. .omap4 = {
  1377. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1378. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1379. .modulemode = MODULEMODE_SWCTRL,
  1380. },
  1381. },
  1382. .dev_attr = &i2c_dev_attr,
  1383. };
  1384. /* i2c2 */
  1385. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1386. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1387. { .irq = -1 }
  1388. };
  1389. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1390. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1391. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1392. { .dma_req = -1 }
  1393. };
  1394. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1395. .name = "i2c2",
  1396. .class = &omap44xx_i2c_hwmod_class,
  1397. .clkdm_name = "l4_per_clkdm",
  1398. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1399. .mpu_irqs = omap44xx_i2c2_irqs,
  1400. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1401. .main_clk = "i2c2_fck",
  1402. .prcm = {
  1403. .omap4 = {
  1404. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1405. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1406. .modulemode = MODULEMODE_SWCTRL,
  1407. },
  1408. },
  1409. .dev_attr = &i2c_dev_attr,
  1410. };
  1411. /* i2c3 */
  1412. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1413. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1414. { .irq = -1 }
  1415. };
  1416. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1417. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1418. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1419. { .dma_req = -1 }
  1420. };
  1421. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1422. .name = "i2c3",
  1423. .class = &omap44xx_i2c_hwmod_class,
  1424. .clkdm_name = "l4_per_clkdm",
  1425. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1426. .mpu_irqs = omap44xx_i2c3_irqs,
  1427. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1428. .main_clk = "i2c3_fck",
  1429. .prcm = {
  1430. .omap4 = {
  1431. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1432. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1433. .modulemode = MODULEMODE_SWCTRL,
  1434. },
  1435. },
  1436. .dev_attr = &i2c_dev_attr,
  1437. };
  1438. /* i2c4 */
  1439. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1440. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1441. { .irq = -1 }
  1442. };
  1443. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1444. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1445. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1446. { .dma_req = -1 }
  1447. };
  1448. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1449. .name = "i2c4",
  1450. .class = &omap44xx_i2c_hwmod_class,
  1451. .clkdm_name = "l4_per_clkdm",
  1452. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1453. .mpu_irqs = omap44xx_i2c4_irqs,
  1454. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1455. .main_clk = "i2c4_fck",
  1456. .prcm = {
  1457. .omap4 = {
  1458. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1459. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1460. .modulemode = MODULEMODE_SWCTRL,
  1461. },
  1462. },
  1463. .dev_attr = &i2c_dev_attr,
  1464. };
  1465. /*
  1466. * 'ipu' class
  1467. * imaging processor unit
  1468. */
  1469. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1470. .name = "ipu",
  1471. };
  1472. /* ipu */
  1473. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1474. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1475. { .irq = -1 }
  1476. };
  1477. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1478. { .name = "cpu0", .rst_shift = 0 },
  1479. { .name = "cpu1", .rst_shift = 1 },
  1480. };
  1481. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1482. .name = "ipu",
  1483. .class = &omap44xx_ipu_hwmod_class,
  1484. .clkdm_name = "ducati_clkdm",
  1485. .mpu_irqs = omap44xx_ipu_irqs,
  1486. .rst_lines = omap44xx_ipu_resets,
  1487. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1488. .main_clk = "ducati_clk_mux_ck",
  1489. .prcm = {
  1490. .omap4 = {
  1491. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1492. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1493. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1494. .modulemode = MODULEMODE_HWCTRL,
  1495. },
  1496. },
  1497. };
  1498. /*
  1499. * 'iss' class
  1500. * external images sensor pixel data processor
  1501. */
  1502. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1503. .rev_offs = 0x0000,
  1504. .sysc_offs = 0x0010,
  1505. /*
  1506. * ISS needs 100 OCP clk cycles delay after a softreset before
  1507. * accessing sysconfig again.
  1508. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1509. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1510. *
  1511. * TODO: Indicate errata when available.
  1512. */
  1513. .srst_udelay = 2,
  1514. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1515. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1516. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1517. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1518. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1519. .sysc_fields = &omap_hwmod_sysc_type2,
  1520. };
  1521. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1522. .name = "iss",
  1523. .sysc = &omap44xx_iss_sysc,
  1524. };
  1525. /* iss */
  1526. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1527. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1528. { .irq = -1 }
  1529. };
  1530. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1531. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1532. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1533. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1534. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1535. { .dma_req = -1 }
  1536. };
  1537. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1538. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1539. };
  1540. static struct omap_hwmod omap44xx_iss_hwmod = {
  1541. .name = "iss",
  1542. .class = &omap44xx_iss_hwmod_class,
  1543. .clkdm_name = "iss_clkdm",
  1544. .mpu_irqs = omap44xx_iss_irqs,
  1545. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1546. .main_clk = "iss_fck",
  1547. .prcm = {
  1548. .omap4 = {
  1549. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1550. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1551. .modulemode = MODULEMODE_SWCTRL,
  1552. },
  1553. },
  1554. .opt_clks = iss_opt_clks,
  1555. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1556. };
  1557. /*
  1558. * 'iva' class
  1559. * multi-standard video encoder/decoder hardware accelerator
  1560. */
  1561. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1562. .name = "iva",
  1563. };
  1564. /* iva */
  1565. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1566. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1567. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1568. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1569. { .irq = -1 }
  1570. };
  1571. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1572. { .name = "seq0", .rst_shift = 0 },
  1573. { .name = "seq1", .rst_shift = 1 },
  1574. { .name = "logic", .rst_shift = 2 },
  1575. };
  1576. static struct omap_hwmod omap44xx_iva_hwmod = {
  1577. .name = "iva",
  1578. .class = &omap44xx_iva_hwmod_class,
  1579. .clkdm_name = "ivahd_clkdm",
  1580. .mpu_irqs = omap44xx_iva_irqs,
  1581. .rst_lines = omap44xx_iva_resets,
  1582. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1583. .main_clk = "iva_fck",
  1584. .prcm = {
  1585. .omap4 = {
  1586. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1587. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1588. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1589. .modulemode = MODULEMODE_HWCTRL,
  1590. },
  1591. },
  1592. };
  1593. /*
  1594. * 'kbd' class
  1595. * keyboard controller
  1596. */
  1597. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1598. .rev_offs = 0x0000,
  1599. .sysc_offs = 0x0010,
  1600. .syss_offs = 0x0014,
  1601. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1602. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1603. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1604. SYSS_HAS_RESET_STATUS),
  1605. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1606. .sysc_fields = &omap_hwmod_sysc_type1,
  1607. };
  1608. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1609. .name = "kbd",
  1610. .sysc = &omap44xx_kbd_sysc,
  1611. };
  1612. /* kbd */
  1613. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1614. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1615. { .irq = -1 }
  1616. };
  1617. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1618. .name = "kbd",
  1619. .class = &omap44xx_kbd_hwmod_class,
  1620. .clkdm_name = "l4_wkup_clkdm",
  1621. .mpu_irqs = omap44xx_kbd_irqs,
  1622. .main_clk = "kbd_fck",
  1623. .prcm = {
  1624. .omap4 = {
  1625. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1626. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1627. .modulemode = MODULEMODE_SWCTRL,
  1628. },
  1629. },
  1630. };
  1631. /*
  1632. * 'mailbox' class
  1633. * mailbox module allowing communication between the on-chip processors using a
  1634. * queued mailbox-interrupt mechanism.
  1635. */
  1636. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1637. .rev_offs = 0x0000,
  1638. .sysc_offs = 0x0010,
  1639. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1640. SYSC_HAS_SOFTRESET),
  1641. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1642. .sysc_fields = &omap_hwmod_sysc_type2,
  1643. };
  1644. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1645. .name = "mailbox",
  1646. .sysc = &omap44xx_mailbox_sysc,
  1647. };
  1648. /* mailbox */
  1649. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1650. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1651. { .irq = -1 }
  1652. };
  1653. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1654. .name = "mailbox",
  1655. .class = &omap44xx_mailbox_hwmod_class,
  1656. .clkdm_name = "l4_cfg_clkdm",
  1657. .mpu_irqs = omap44xx_mailbox_irqs,
  1658. .prcm = {
  1659. .omap4 = {
  1660. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1661. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1662. },
  1663. },
  1664. };
  1665. /*
  1666. * 'mcasp' class
  1667. * multi-channel audio serial port controller
  1668. */
  1669. /* The IP is not compliant to type1 / type2 scheme */
  1670. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
  1671. .sidle_shift = 0,
  1672. };
  1673. static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
  1674. .sysc_offs = 0x0004,
  1675. .sysc_flags = SYSC_HAS_SIDLEMODE,
  1676. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1677. SIDLE_SMART_WKUP),
  1678. .sysc_fields = &omap_hwmod_sysc_type_mcasp,
  1679. };
  1680. static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
  1681. .name = "mcasp",
  1682. .sysc = &omap44xx_mcasp_sysc,
  1683. };
  1684. /* mcasp */
  1685. static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
  1686. { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
  1687. { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
  1688. { .irq = -1 }
  1689. };
  1690. static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
  1691. { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
  1692. { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
  1693. { .dma_req = -1 }
  1694. };
  1695. static struct omap_hwmod omap44xx_mcasp_hwmod = {
  1696. .name = "mcasp",
  1697. .class = &omap44xx_mcasp_hwmod_class,
  1698. .clkdm_name = "abe_clkdm",
  1699. .mpu_irqs = omap44xx_mcasp_irqs,
  1700. .sdma_reqs = omap44xx_mcasp_sdma_reqs,
  1701. .main_clk = "mcasp_fck",
  1702. .prcm = {
  1703. .omap4 = {
  1704. .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
  1705. .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
  1706. .modulemode = MODULEMODE_SWCTRL,
  1707. },
  1708. },
  1709. };
  1710. /*
  1711. * 'mcbsp' class
  1712. * multi channel buffered serial port controller
  1713. */
  1714. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1715. .sysc_offs = 0x008c,
  1716. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1717. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1718. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1719. .sysc_fields = &omap_hwmod_sysc_type1,
  1720. };
  1721. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1722. .name = "mcbsp",
  1723. .sysc = &omap44xx_mcbsp_sysc,
  1724. .rev = MCBSP_CONFIG_TYPE4,
  1725. };
  1726. /* mcbsp1 */
  1727. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1728. { .name = "common", .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1729. { .irq = -1 }
  1730. };
  1731. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1732. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1733. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1734. { .dma_req = -1 }
  1735. };
  1736. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1737. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1738. { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },
  1739. };
  1740. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1741. .name = "mcbsp1",
  1742. .class = &omap44xx_mcbsp_hwmod_class,
  1743. .clkdm_name = "abe_clkdm",
  1744. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1745. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1746. .main_clk = "mcbsp1_fck",
  1747. .prcm = {
  1748. .omap4 = {
  1749. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1750. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1751. .modulemode = MODULEMODE_SWCTRL,
  1752. },
  1753. },
  1754. .opt_clks = mcbsp1_opt_clks,
  1755. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1756. };
  1757. /* mcbsp2 */
  1758. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1759. { .name = "common", .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1760. { .irq = -1 }
  1761. };
  1762. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1763. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1764. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1765. { .dma_req = -1 }
  1766. };
  1767. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1768. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1769. { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },
  1770. };
  1771. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1772. .name = "mcbsp2",
  1773. .class = &omap44xx_mcbsp_hwmod_class,
  1774. .clkdm_name = "abe_clkdm",
  1775. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1776. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1777. .main_clk = "mcbsp2_fck",
  1778. .prcm = {
  1779. .omap4 = {
  1780. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1781. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1782. .modulemode = MODULEMODE_SWCTRL,
  1783. },
  1784. },
  1785. .opt_clks = mcbsp2_opt_clks,
  1786. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1787. };
  1788. /* mcbsp3 */
  1789. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1790. { .name = "common", .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1791. { .irq = -1 }
  1792. };
  1793. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1794. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1795. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1796. { .dma_req = -1 }
  1797. };
  1798. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1799. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1800. { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },
  1801. };
  1802. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1803. .name = "mcbsp3",
  1804. .class = &omap44xx_mcbsp_hwmod_class,
  1805. .clkdm_name = "abe_clkdm",
  1806. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1807. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1808. .main_clk = "mcbsp3_fck",
  1809. .prcm = {
  1810. .omap4 = {
  1811. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1812. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1813. .modulemode = MODULEMODE_SWCTRL,
  1814. },
  1815. },
  1816. .opt_clks = mcbsp3_opt_clks,
  1817. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1818. };
  1819. /* mcbsp4 */
  1820. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1821. { .name = "common", .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1822. { .irq = -1 }
  1823. };
  1824. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1825. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1826. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1827. { .dma_req = -1 }
  1828. };
  1829. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1830. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1831. { .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" },
  1832. };
  1833. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1834. .name = "mcbsp4",
  1835. .class = &omap44xx_mcbsp_hwmod_class,
  1836. .clkdm_name = "l4_per_clkdm",
  1837. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1838. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1839. .main_clk = "mcbsp4_fck",
  1840. .prcm = {
  1841. .omap4 = {
  1842. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1843. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1844. .modulemode = MODULEMODE_SWCTRL,
  1845. },
  1846. },
  1847. .opt_clks = mcbsp4_opt_clks,
  1848. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1849. };
  1850. /*
  1851. * 'mcpdm' class
  1852. * multi channel pdm controller (proprietary interface with phoenix power
  1853. * ic)
  1854. */
  1855. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1856. .rev_offs = 0x0000,
  1857. .sysc_offs = 0x0010,
  1858. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1859. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1860. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1861. SIDLE_SMART_WKUP),
  1862. .sysc_fields = &omap_hwmod_sysc_type2,
  1863. };
  1864. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1865. .name = "mcpdm",
  1866. .sysc = &omap44xx_mcpdm_sysc,
  1867. };
  1868. /* mcpdm */
  1869. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1870. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1871. { .irq = -1 }
  1872. };
  1873. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1874. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1875. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1876. { .dma_req = -1 }
  1877. };
  1878. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1879. .name = "mcpdm",
  1880. .class = &omap44xx_mcpdm_hwmod_class,
  1881. .clkdm_name = "abe_clkdm",
  1882. /*
  1883. * It's suspected that the McPDM requires an off-chip main
  1884. * functional clock, controlled via I2C. This IP block is
  1885. * currently reset very early during boot, before I2C is
  1886. * available, so it doesn't seem that we have any choice in
  1887. * the kernel other than to avoid resetting it.
  1888. */
  1889. .flags = HWMOD_EXT_OPT_MAIN_CLK,
  1890. .mpu_irqs = omap44xx_mcpdm_irqs,
  1891. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1892. .main_clk = "mcpdm_fck",
  1893. .prcm = {
  1894. .omap4 = {
  1895. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1896. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1897. .modulemode = MODULEMODE_SWCTRL,
  1898. },
  1899. },
  1900. };
  1901. /*
  1902. * 'mcspi' class
  1903. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1904. * bus
  1905. */
  1906. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1907. .rev_offs = 0x0000,
  1908. .sysc_offs = 0x0010,
  1909. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1910. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1911. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1912. SIDLE_SMART_WKUP),
  1913. .sysc_fields = &omap_hwmod_sysc_type2,
  1914. };
  1915. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1916. .name = "mcspi",
  1917. .sysc = &omap44xx_mcspi_sysc,
  1918. .rev = OMAP4_MCSPI_REV,
  1919. };
  1920. /* mcspi1 */
  1921. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1922. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1923. { .irq = -1 }
  1924. };
  1925. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1926. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1927. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1928. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1929. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1930. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1931. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1932. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1933. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1934. { .dma_req = -1 }
  1935. };
  1936. /* mcspi1 dev_attr */
  1937. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1938. .num_chipselect = 4,
  1939. };
  1940. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1941. .name = "mcspi1",
  1942. .class = &omap44xx_mcspi_hwmod_class,
  1943. .clkdm_name = "l4_per_clkdm",
  1944. .mpu_irqs = omap44xx_mcspi1_irqs,
  1945. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1946. .main_clk = "mcspi1_fck",
  1947. .prcm = {
  1948. .omap4 = {
  1949. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1950. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1951. .modulemode = MODULEMODE_SWCTRL,
  1952. },
  1953. },
  1954. .dev_attr = &mcspi1_dev_attr,
  1955. };
  1956. /* mcspi2 */
  1957. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1958. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1959. { .irq = -1 }
  1960. };
  1961. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1962. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1963. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1964. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1965. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1966. { .dma_req = -1 }
  1967. };
  1968. /* mcspi2 dev_attr */
  1969. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1970. .num_chipselect = 2,
  1971. };
  1972. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1973. .name = "mcspi2",
  1974. .class = &omap44xx_mcspi_hwmod_class,
  1975. .clkdm_name = "l4_per_clkdm",
  1976. .mpu_irqs = omap44xx_mcspi2_irqs,
  1977. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1978. .main_clk = "mcspi2_fck",
  1979. .prcm = {
  1980. .omap4 = {
  1981. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1982. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1983. .modulemode = MODULEMODE_SWCTRL,
  1984. },
  1985. },
  1986. .dev_attr = &mcspi2_dev_attr,
  1987. };
  1988. /* mcspi3 */
  1989. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1990. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1991. { .irq = -1 }
  1992. };
  1993. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1994. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  1995. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  1996. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  1997. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  1998. { .dma_req = -1 }
  1999. };
  2000. /* mcspi3 dev_attr */
  2001. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  2002. .num_chipselect = 2,
  2003. };
  2004. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  2005. .name = "mcspi3",
  2006. .class = &omap44xx_mcspi_hwmod_class,
  2007. .clkdm_name = "l4_per_clkdm",
  2008. .mpu_irqs = omap44xx_mcspi3_irqs,
  2009. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  2010. .main_clk = "mcspi3_fck",
  2011. .prcm = {
  2012. .omap4 = {
  2013. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  2014. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  2015. .modulemode = MODULEMODE_SWCTRL,
  2016. },
  2017. },
  2018. .dev_attr = &mcspi3_dev_attr,
  2019. };
  2020. /* mcspi4 */
  2021. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  2022. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  2023. { .irq = -1 }
  2024. };
  2025. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  2026. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  2027. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  2028. { .dma_req = -1 }
  2029. };
  2030. /* mcspi4 dev_attr */
  2031. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  2032. .num_chipselect = 1,
  2033. };
  2034. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  2035. .name = "mcspi4",
  2036. .class = &omap44xx_mcspi_hwmod_class,
  2037. .clkdm_name = "l4_per_clkdm",
  2038. .mpu_irqs = omap44xx_mcspi4_irqs,
  2039. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  2040. .main_clk = "mcspi4_fck",
  2041. .prcm = {
  2042. .omap4 = {
  2043. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  2044. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  2045. .modulemode = MODULEMODE_SWCTRL,
  2046. },
  2047. },
  2048. .dev_attr = &mcspi4_dev_attr,
  2049. };
  2050. /*
  2051. * 'mmc' class
  2052. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  2053. */
  2054. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  2055. .rev_offs = 0x0000,
  2056. .sysc_offs = 0x0010,
  2057. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  2058. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2059. SYSC_HAS_SOFTRESET),
  2060. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2061. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2062. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2063. .sysc_fields = &omap_hwmod_sysc_type2,
  2064. };
  2065. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  2066. .name = "mmc",
  2067. .sysc = &omap44xx_mmc_sysc,
  2068. };
  2069. /* mmc1 */
  2070. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  2071. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  2072. { .irq = -1 }
  2073. };
  2074. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  2075. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  2076. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  2077. { .dma_req = -1 }
  2078. };
  2079. /* mmc1 dev_attr */
  2080. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  2081. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  2082. };
  2083. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  2084. .name = "mmc1",
  2085. .class = &omap44xx_mmc_hwmod_class,
  2086. .clkdm_name = "l3_init_clkdm",
  2087. .mpu_irqs = omap44xx_mmc1_irqs,
  2088. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  2089. .main_clk = "mmc1_fck",
  2090. .prcm = {
  2091. .omap4 = {
  2092. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  2093. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  2094. .modulemode = MODULEMODE_SWCTRL,
  2095. },
  2096. },
  2097. .dev_attr = &mmc1_dev_attr,
  2098. };
  2099. /* mmc2 */
  2100. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  2101. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  2102. { .irq = -1 }
  2103. };
  2104. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  2105. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  2106. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  2107. { .dma_req = -1 }
  2108. };
  2109. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  2110. .name = "mmc2",
  2111. .class = &omap44xx_mmc_hwmod_class,
  2112. .clkdm_name = "l3_init_clkdm",
  2113. .mpu_irqs = omap44xx_mmc2_irqs,
  2114. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  2115. .main_clk = "mmc2_fck",
  2116. .prcm = {
  2117. .omap4 = {
  2118. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  2119. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  2120. .modulemode = MODULEMODE_SWCTRL,
  2121. },
  2122. },
  2123. };
  2124. /* mmc3 */
  2125. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  2126. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  2127. { .irq = -1 }
  2128. };
  2129. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  2130. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  2131. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  2132. { .dma_req = -1 }
  2133. };
  2134. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  2135. .name = "mmc3",
  2136. .class = &omap44xx_mmc_hwmod_class,
  2137. .clkdm_name = "l4_per_clkdm",
  2138. .mpu_irqs = omap44xx_mmc3_irqs,
  2139. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  2140. .main_clk = "mmc3_fck",
  2141. .prcm = {
  2142. .omap4 = {
  2143. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  2144. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  2145. .modulemode = MODULEMODE_SWCTRL,
  2146. },
  2147. },
  2148. };
  2149. /* mmc4 */
  2150. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  2151. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  2152. { .irq = -1 }
  2153. };
  2154. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  2155. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  2156. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  2157. { .dma_req = -1 }
  2158. };
  2159. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  2160. .name = "mmc4",
  2161. .class = &omap44xx_mmc_hwmod_class,
  2162. .clkdm_name = "l4_per_clkdm",
  2163. .mpu_irqs = omap44xx_mmc4_irqs,
  2164. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  2165. .main_clk = "mmc4_fck",
  2166. .prcm = {
  2167. .omap4 = {
  2168. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  2169. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  2170. .modulemode = MODULEMODE_SWCTRL,
  2171. },
  2172. },
  2173. };
  2174. /* mmc5 */
  2175. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  2176. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  2177. { .irq = -1 }
  2178. };
  2179. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  2180. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  2181. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  2182. { .dma_req = -1 }
  2183. };
  2184. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  2185. .name = "mmc5",
  2186. .class = &omap44xx_mmc_hwmod_class,
  2187. .clkdm_name = "l4_per_clkdm",
  2188. .mpu_irqs = omap44xx_mmc5_irqs,
  2189. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  2190. .main_clk = "mmc5_fck",
  2191. .prcm = {
  2192. .omap4 = {
  2193. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  2194. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  2195. .modulemode = MODULEMODE_SWCTRL,
  2196. },
  2197. },
  2198. };
  2199. /*
  2200. * 'mmu' class
  2201. * The memory management unit performs virtual to physical address translation
  2202. * for its requestors.
  2203. */
  2204. static struct omap_hwmod_class_sysconfig mmu_sysc = {
  2205. .rev_offs = 0x000,
  2206. .sysc_offs = 0x010,
  2207. .syss_offs = 0x014,
  2208. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  2209. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  2210. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2211. .sysc_fields = &omap_hwmod_sysc_type1,
  2212. };
  2213. static struct omap_hwmod_class omap44xx_mmu_hwmod_class = {
  2214. .name = "mmu",
  2215. .sysc = &mmu_sysc,
  2216. };
  2217. /* mmu ipu */
  2218. static struct omap_mmu_dev_attr mmu_ipu_dev_attr = {
  2219. .da_start = 0x0,
  2220. .da_end = 0xfffff000,
  2221. .nr_tlb_entries = 32,
  2222. };
  2223. static struct omap_hwmod omap44xx_mmu_ipu_hwmod;
  2224. static struct omap_hwmod_irq_info omap44xx_mmu_ipu_irqs[] = {
  2225. { .irq = 100 + OMAP44XX_IRQ_GIC_START, },
  2226. { .irq = -1 }
  2227. };
  2228. static struct omap_hwmod_rst_info omap44xx_mmu_ipu_resets[] = {
  2229. { .name = "mmu_cache", .rst_shift = 2 },
  2230. };
  2231. static struct omap_hwmod_addr_space omap44xx_mmu_ipu_addrs[] = {
  2232. {
  2233. .pa_start = 0x55082000,
  2234. .pa_end = 0x550820ff,
  2235. .flags = ADDR_TYPE_RT,
  2236. },
  2237. { }
  2238. };
  2239. /* l3_main_2 -> mmu_ipu */
  2240. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__mmu_ipu = {
  2241. .master = &omap44xx_l3_main_2_hwmod,
  2242. .slave = &omap44xx_mmu_ipu_hwmod,
  2243. .clk = "l3_div_ck",
  2244. .addr = omap44xx_mmu_ipu_addrs,
  2245. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2246. };
  2247. static struct omap_hwmod omap44xx_mmu_ipu_hwmod = {
  2248. .name = "mmu_ipu",
  2249. .class = &omap44xx_mmu_hwmod_class,
  2250. .clkdm_name = "ducati_clkdm",
  2251. .mpu_irqs = omap44xx_mmu_ipu_irqs,
  2252. .rst_lines = omap44xx_mmu_ipu_resets,
  2253. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_ipu_resets),
  2254. .main_clk = "ducati_clk_mux_ck",
  2255. .prcm = {
  2256. .omap4 = {
  2257. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  2258. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2259. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  2260. .modulemode = MODULEMODE_HWCTRL,
  2261. },
  2262. },
  2263. .dev_attr = &mmu_ipu_dev_attr,
  2264. };
  2265. /* mmu dsp */
  2266. static struct omap_mmu_dev_attr mmu_dsp_dev_attr = {
  2267. .da_start = 0x0,
  2268. .da_end = 0xfffff000,
  2269. .nr_tlb_entries = 32,
  2270. };
  2271. static struct omap_hwmod omap44xx_mmu_dsp_hwmod;
  2272. static struct omap_hwmod_irq_info omap44xx_mmu_dsp_irqs[] = {
  2273. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  2274. { .irq = -1 }
  2275. };
  2276. static struct omap_hwmod_rst_info omap44xx_mmu_dsp_resets[] = {
  2277. { .name = "mmu_cache", .rst_shift = 1 },
  2278. };
  2279. static struct omap_hwmod_addr_space omap44xx_mmu_dsp_addrs[] = {
  2280. {
  2281. .pa_start = 0x4a066000,
  2282. .pa_end = 0x4a0660ff,
  2283. .flags = ADDR_TYPE_RT,
  2284. },
  2285. { }
  2286. };
  2287. /* l4_cfg -> dsp */
  2288. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mmu_dsp = {
  2289. .master = &omap44xx_l4_cfg_hwmod,
  2290. .slave = &omap44xx_mmu_dsp_hwmod,
  2291. .clk = "l4_div_ck",
  2292. .addr = omap44xx_mmu_dsp_addrs,
  2293. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2294. };
  2295. static struct omap_hwmod omap44xx_mmu_dsp_hwmod = {
  2296. .name = "mmu_dsp",
  2297. .class = &omap44xx_mmu_hwmod_class,
  2298. .clkdm_name = "tesla_clkdm",
  2299. .mpu_irqs = omap44xx_mmu_dsp_irqs,
  2300. .rst_lines = omap44xx_mmu_dsp_resets,
  2301. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_dsp_resets),
  2302. .main_clk = "dpll_iva_m4x2_ck",
  2303. .prcm = {
  2304. .omap4 = {
  2305. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  2306. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  2307. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  2308. .modulemode = MODULEMODE_HWCTRL,
  2309. },
  2310. },
  2311. .dev_attr = &mmu_dsp_dev_attr,
  2312. };
  2313. /*
  2314. * 'mpu' class
  2315. * mpu sub-system
  2316. */
  2317. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  2318. .name = "mpu",
  2319. };
  2320. /* mpu */
  2321. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  2322. { .name = "pmu0", .irq = 54 + OMAP44XX_IRQ_GIC_START },
  2323. { .name = "pmu1", .irq = 55 + OMAP44XX_IRQ_GIC_START },
  2324. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  2325. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  2326. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  2327. { .irq = -1 }
  2328. };
  2329. static struct omap_hwmod omap44xx_mpu_hwmod = {
  2330. .name = "mpu",
  2331. .class = &omap44xx_mpu_hwmod_class,
  2332. .clkdm_name = "mpuss_clkdm",
  2333. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2334. .mpu_irqs = omap44xx_mpu_irqs,
  2335. .main_clk = "dpll_mpu_m2_ck",
  2336. .prcm = {
  2337. .omap4 = {
  2338. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  2339. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  2340. },
  2341. },
  2342. };
  2343. /*
  2344. * 'ocmc_ram' class
  2345. * top-level core on-chip ram
  2346. */
  2347. static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = {
  2348. .name = "ocmc_ram",
  2349. };
  2350. /* ocmc_ram */
  2351. static struct omap_hwmod omap44xx_ocmc_ram_hwmod = {
  2352. .name = "ocmc_ram",
  2353. .class = &omap44xx_ocmc_ram_hwmod_class,
  2354. .clkdm_name = "l3_2_clkdm",
  2355. .prcm = {
  2356. .omap4 = {
  2357. .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET,
  2358. .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET,
  2359. },
  2360. },
  2361. };
  2362. /*
  2363. * 'ocp2scp' class
  2364. * bridge to transform ocp interface protocol to scp (serial control port)
  2365. * protocol
  2366. */
  2367. static struct omap_hwmod_class_sysconfig omap44xx_ocp2scp_sysc = {
  2368. .rev_offs = 0x0000,
  2369. .sysc_offs = 0x0010,
  2370. .syss_offs = 0x0014,
  2371. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  2372. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2373. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2374. .sysc_fields = &omap_hwmod_sysc_type1,
  2375. };
  2376. static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {
  2377. .name = "ocp2scp",
  2378. .sysc = &omap44xx_ocp2scp_sysc,
  2379. };
  2380. /* ocp2scp dev_attr */
  2381. static struct resource omap44xx_usb_phy_and_pll_addrs[] = {
  2382. {
  2383. .name = "usb_phy",
  2384. .start = 0x4a0ad080,
  2385. .end = 0x4a0ae000,
  2386. .flags = IORESOURCE_MEM,
  2387. },
  2388. {
  2389. /* XXX: Remove this once control module driver is in place */
  2390. .name = "ctrl_dev",
  2391. .start = 0x4a002300,
  2392. .end = 0x4a002303,
  2393. .flags = IORESOURCE_MEM,
  2394. },
  2395. { }
  2396. };
  2397. static struct omap_ocp2scp_dev ocp2scp_dev_attr[] = {
  2398. {
  2399. .drv_name = "omap-usb2",
  2400. .res = omap44xx_usb_phy_and_pll_addrs,
  2401. },
  2402. { }
  2403. };
  2404. /* ocp2scp_usb_phy */
  2405. static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {
  2406. .name = "ocp2scp_usb_phy",
  2407. .class = &omap44xx_ocp2scp_hwmod_class,
  2408. .clkdm_name = "l3_init_clkdm",
  2409. .main_clk = "ocp2scp_usb_phy_phy_48m",
  2410. .prcm = {
  2411. .omap4 = {
  2412. .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,
  2413. .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,
  2414. .modulemode = MODULEMODE_HWCTRL,
  2415. },
  2416. },
  2417. .dev_attr = ocp2scp_dev_attr,
  2418. };
  2419. /*
  2420. * 'prcm' class
  2421. * power and reset manager (part of the prcm infrastructure) + clock manager 2
  2422. * + clock manager 1 (in always on power domain) + local prm in mpu
  2423. */
  2424. static struct omap_hwmod_class omap44xx_prcm_hwmod_class = {
  2425. .name = "prcm",
  2426. };
  2427. /* prcm_mpu */
  2428. static struct omap_hwmod omap44xx_prcm_mpu_hwmod = {
  2429. .name = "prcm_mpu",
  2430. .class = &omap44xx_prcm_hwmod_class,
  2431. .clkdm_name = "l4_wkup_clkdm",
  2432. .flags = HWMOD_NO_IDLEST,
  2433. .prcm = {
  2434. .omap4 = {
  2435. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2436. },
  2437. },
  2438. };
  2439. /* cm_core_aon */
  2440. static struct omap_hwmod omap44xx_cm_core_aon_hwmod = {
  2441. .name = "cm_core_aon",
  2442. .class = &omap44xx_prcm_hwmod_class,
  2443. .flags = HWMOD_NO_IDLEST,
  2444. .prcm = {
  2445. .omap4 = {
  2446. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2447. },
  2448. },
  2449. };
  2450. /* cm_core */
  2451. static struct omap_hwmod omap44xx_cm_core_hwmod = {
  2452. .name = "cm_core",
  2453. .class = &omap44xx_prcm_hwmod_class,
  2454. .flags = HWMOD_NO_IDLEST,
  2455. .prcm = {
  2456. .omap4 = {
  2457. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2458. },
  2459. },
  2460. };
  2461. /* prm */
  2462. static struct omap_hwmod_irq_info omap44xx_prm_irqs[] = {
  2463. { .irq = 11 + OMAP44XX_IRQ_GIC_START },
  2464. { .irq = -1 }
  2465. };
  2466. static struct omap_hwmod_rst_info omap44xx_prm_resets[] = {
  2467. { .name = "rst_global_warm_sw", .rst_shift = 0 },
  2468. { .name = "rst_global_cold_sw", .rst_shift = 1 },
  2469. };
  2470. static struct omap_hwmod omap44xx_prm_hwmod = {
  2471. .name = "prm",
  2472. .class = &omap44xx_prcm_hwmod_class,
  2473. .mpu_irqs = omap44xx_prm_irqs,
  2474. .rst_lines = omap44xx_prm_resets,
  2475. .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets),
  2476. };
  2477. /*
  2478. * 'scrm' class
  2479. * system clock and reset manager
  2480. */
  2481. static struct omap_hwmod_class omap44xx_scrm_hwmod_class = {
  2482. .name = "scrm",
  2483. };
  2484. /* scrm */
  2485. static struct omap_hwmod omap44xx_scrm_hwmod = {
  2486. .name = "scrm",
  2487. .class = &omap44xx_scrm_hwmod_class,
  2488. .clkdm_name = "l4_wkup_clkdm",
  2489. .prcm = {
  2490. .omap4 = {
  2491. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2492. },
  2493. },
  2494. };
  2495. /*
  2496. * 'sl2if' class
  2497. * shared level 2 memory interface
  2498. */
  2499. static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
  2500. .name = "sl2if",
  2501. };
  2502. /* sl2if */
  2503. static struct omap_hwmod omap44xx_sl2if_hwmod = {
  2504. .name = "sl2if",
  2505. .class = &omap44xx_sl2if_hwmod_class,
  2506. .clkdm_name = "ivahd_clkdm",
  2507. .prcm = {
  2508. .omap4 = {
  2509. .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
  2510. .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
  2511. .modulemode = MODULEMODE_HWCTRL,
  2512. },
  2513. },
  2514. };
  2515. /*
  2516. * 'slimbus' class
  2517. * bidirectional, multi-drop, multi-channel two-line serial interface between
  2518. * the device and external components
  2519. */
  2520. static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
  2521. .rev_offs = 0x0000,
  2522. .sysc_offs = 0x0010,
  2523. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2524. SYSC_HAS_SOFTRESET),
  2525. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2526. SIDLE_SMART_WKUP),
  2527. .sysc_fields = &omap_hwmod_sysc_type2,
  2528. };
  2529. static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
  2530. .name = "slimbus",
  2531. .sysc = &omap44xx_slimbus_sysc,
  2532. };
  2533. /* slimbus1 */
  2534. static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
  2535. { .irq = 97 + OMAP44XX_IRQ_GIC_START },
  2536. { .irq = -1 }
  2537. };
  2538. static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
  2539. { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
  2540. { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
  2541. { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
  2542. { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
  2543. { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
  2544. { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
  2545. { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
  2546. { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
  2547. { .dma_req = -1 }
  2548. };
  2549. static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
  2550. { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
  2551. { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
  2552. { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
  2553. { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
  2554. };
  2555. static struct omap_hwmod omap44xx_slimbus1_hwmod = {
  2556. .name = "slimbus1",
  2557. .class = &omap44xx_slimbus_hwmod_class,
  2558. .clkdm_name = "abe_clkdm",
  2559. .mpu_irqs = omap44xx_slimbus1_irqs,
  2560. .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
  2561. .prcm = {
  2562. .omap4 = {
  2563. .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
  2564. .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
  2565. .modulemode = MODULEMODE_SWCTRL,
  2566. },
  2567. },
  2568. .opt_clks = slimbus1_opt_clks,
  2569. .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
  2570. };
  2571. /* slimbus2 */
  2572. static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
  2573. { .irq = 98 + OMAP44XX_IRQ_GIC_START },
  2574. { .irq = -1 }
  2575. };
  2576. static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
  2577. { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
  2578. { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
  2579. { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
  2580. { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
  2581. { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
  2582. { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
  2583. { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
  2584. { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
  2585. { .dma_req = -1 }
  2586. };
  2587. static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
  2588. { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
  2589. { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
  2590. { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
  2591. };
  2592. static struct omap_hwmod omap44xx_slimbus2_hwmod = {
  2593. .name = "slimbus2",
  2594. .class = &omap44xx_slimbus_hwmod_class,
  2595. .clkdm_name = "l4_per_clkdm",
  2596. .mpu_irqs = omap44xx_slimbus2_irqs,
  2597. .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
  2598. .prcm = {
  2599. .omap4 = {
  2600. .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
  2601. .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
  2602. .modulemode = MODULEMODE_SWCTRL,
  2603. },
  2604. },
  2605. .opt_clks = slimbus2_opt_clks,
  2606. .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
  2607. };
  2608. /*
  2609. * 'smartreflex' class
  2610. * smartreflex module (monitor silicon performance and outputs a measure of
  2611. * performance error)
  2612. */
  2613. /* The IP is not compliant to type1 / type2 scheme */
  2614. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  2615. .sidle_shift = 24,
  2616. .enwkup_shift = 26,
  2617. };
  2618. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  2619. .sysc_offs = 0x0038,
  2620. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  2621. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2622. SIDLE_SMART_WKUP),
  2623. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  2624. };
  2625. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  2626. .name = "smartreflex",
  2627. .sysc = &omap44xx_smartreflex_sysc,
  2628. .rev = 2,
  2629. };
  2630. /* smartreflex_core */
  2631. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  2632. .sensor_voltdm_name = "core",
  2633. };
  2634. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  2635. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  2636. { .irq = -1 }
  2637. };
  2638. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  2639. .name = "smartreflex_core",
  2640. .class = &omap44xx_smartreflex_hwmod_class,
  2641. .clkdm_name = "l4_ao_clkdm",
  2642. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  2643. .main_clk = "smartreflex_core_fck",
  2644. .prcm = {
  2645. .omap4 = {
  2646. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  2647. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  2648. .modulemode = MODULEMODE_SWCTRL,
  2649. },
  2650. },
  2651. .dev_attr = &smartreflex_core_dev_attr,
  2652. };
  2653. /* smartreflex_iva */
  2654. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  2655. .sensor_voltdm_name = "iva",
  2656. };
  2657. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  2658. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  2659. { .irq = -1 }
  2660. };
  2661. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  2662. .name = "smartreflex_iva",
  2663. .class = &omap44xx_smartreflex_hwmod_class,
  2664. .clkdm_name = "l4_ao_clkdm",
  2665. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  2666. .main_clk = "smartreflex_iva_fck",
  2667. .prcm = {
  2668. .omap4 = {
  2669. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  2670. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  2671. .modulemode = MODULEMODE_SWCTRL,
  2672. },
  2673. },
  2674. .dev_attr = &smartreflex_iva_dev_attr,
  2675. };
  2676. /* smartreflex_mpu */
  2677. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  2678. .sensor_voltdm_name = "mpu",
  2679. };
  2680. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  2681. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  2682. { .irq = -1 }
  2683. };
  2684. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  2685. .name = "smartreflex_mpu",
  2686. .class = &omap44xx_smartreflex_hwmod_class,
  2687. .clkdm_name = "l4_ao_clkdm",
  2688. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  2689. .main_clk = "smartreflex_mpu_fck",
  2690. .prcm = {
  2691. .omap4 = {
  2692. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  2693. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  2694. .modulemode = MODULEMODE_SWCTRL,
  2695. },
  2696. },
  2697. .dev_attr = &smartreflex_mpu_dev_attr,
  2698. };
  2699. /*
  2700. * 'spinlock' class
  2701. * spinlock provides hardware assistance for synchronizing the processes
  2702. * running on multiple processors
  2703. */
  2704. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  2705. .rev_offs = 0x0000,
  2706. .sysc_offs = 0x0010,
  2707. .syss_offs = 0x0014,
  2708. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2709. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2710. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2711. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2712. SIDLE_SMART_WKUP),
  2713. .sysc_fields = &omap_hwmod_sysc_type1,
  2714. };
  2715. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  2716. .name = "spinlock",
  2717. .sysc = &omap44xx_spinlock_sysc,
  2718. };
  2719. /* spinlock */
  2720. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  2721. .name = "spinlock",
  2722. .class = &omap44xx_spinlock_hwmod_class,
  2723. .clkdm_name = "l4_cfg_clkdm",
  2724. .prcm = {
  2725. .omap4 = {
  2726. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  2727. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  2728. },
  2729. },
  2730. };
  2731. /*
  2732. * 'timer' class
  2733. * general purpose timer module with accurate 1ms tick
  2734. * This class contains several variants: ['timer_1ms', 'timer']
  2735. */
  2736. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  2737. .rev_offs = 0x0000,
  2738. .sysc_offs = 0x0010,
  2739. .syss_offs = 0x0014,
  2740. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2741. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2742. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2743. SYSS_HAS_RESET_STATUS),
  2744. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2745. .clockact = CLOCKACT_TEST_ICLK,
  2746. .sysc_fields = &omap_hwmod_sysc_type1,
  2747. };
  2748. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2749. .name = "timer",
  2750. .sysc = &omap44xx_timer_1ms_sysc,
  2751. };
  2752. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2753. .rev_offs = 0x0000,
  2754. .sysc_offs = 0x0010,
  2755. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2756. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2757. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2758. SIDLE_SMART_WKUP),
  2759. .sysc_fields = &omap_hwmod_sysc_type2,
  2760. };
  2761. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2762. .name = "timer",
  2763. .sysc = &omap44xx_timer_sysc,
  2764. };
  2765. /* always-on timers dev attribute */
  2766. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2767. .timer_capability = OMAP_TIMER_ALWON,
  2768. };
  2769. /* pwm timers dev attribute */
  2770. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2771. .timer_capability = OMAP_TIMER_HAS_PWM,
  2772. };
  2773. /* timers with DSP interrupt dev attribute */
  2774. static struct omap_timer_capability_dev_attr capability_dsp_dev_attr = {
  2775. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ,
  2776. };
  2777. /* pwm timers with DSP interrupt dev attribute */
  2778. static struct omap_timer_capability_dev_attr capability_dsp_pwm_dev_attr = {
  2779. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ | OMAP_TIMER_HAS_PWM,
  2780. };
  2781. /* timer1 */
  2782. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2783. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2784. { .irq = -1 }
  2785. };
  2786. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2787. .name = "timer1",
  2788. .class = &omap44xx_timer_1ms_hwmod_class,
  2789. .clkdm_name = "l4_wkup_clkdm",
  2790. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2791. .mpu_irqs = omap44xx_timer1_irqs,
  2792. .main_clk = "timer1_fck",
  2793. .prcm = {
  2794. .omap4 = {
  2795. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2796. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2797. .modulemode = MODULEMODE_SWCTRL,
  2798. },
  2799. },
  2800. .dev_attr = &capability_alwon_dev_attr,
  2801. };
  2802. /* timer2 */
  2803. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2804. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2805. { .irq = -1 }
  2806. };
  2807. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2808. .name = "timer2",
  2809. .class = &omap44xx_timer_1ms_hwmod_class,
  2810. .clkdm_name = "l4_per_clkdm",
  2811. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2812. .mpu_irqs = omap44xx_timer2_irqs,
  2813. .main_clk = "timer2_fck",
  2814. .prcm = {
  2815. .omap4 = {
  2816. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2817. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2818. .modulemode = MODULEMODE_SWCTRL,
  2819. },
  2820. },
  2821. };
  2822. /* timer3 */
  2823. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2824. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2825. { .irq = -1 }
  2826. };
  2827. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2828. .name = "timer3",
  2829. .class = &omap44xx_timer_hwmod_class,
  2830. .clkdm_name = "l4_per_clkdm",
  2831. .mpu_irqs = omap44xx_timer3_irqs,
  2832. .main_clk = "timer3_fck",
  2833. .prcm = {
  2834. .omap4 = {
  2835. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2836. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2837. .modulemode = MODULEMODE_SWCTRL,
  2838. },
  2839. },
  2840. };
  2841. /* timer4 */
  2842. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2843. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2844. { .irq = -1 }
  2845. };
  2846. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2847. .name = "timer4",
  2848. .class = &omap44xx_timer_hwmod_class,
  2849. .clkdm_name = "l4_per_clkdm",
  2850. .mpu_irqs = omap44xx_timer4_irqs,
  2851. .main_clk = "timer4_fck",
  2852. .prcm = {
  2853. .omap4 = {
  2854. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2855. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2856. .modulemode = MODULEMODE_SWCTRL,
  2857. },
  2858. },
  2859. };
  2860. /* timer5 */
  2861. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2862. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2863. { .irq = -1 }
  2864. };
  2865. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2866. .name = "timer5",
  2867. .class = &omap44xx_timer_hwmod_class,
  2868. .clkdm_name = "abe_clkdm",
  2869. .mpu_irqs = omap44xx_timer5_irqs,
  2870. .main_clk = "timer5_fck",
  2871. .prcm = {
  2872. .omap4 = {
  2873. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2874. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2875. .modulemode = MODULEMODE_SWCTRL,
  2876. },
  2877. },
  2878. .dev_attr = &capability_dsp_dev_attr,
  2879. };
  2880. /* timer6 */
  2881. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2882. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2883. { .irq = -1 }
  2884. };
  2885. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2886. .name = "timer6",
  2887. .class = &omap44xx_timer_hwmod_class,
  2888. .clkdm_name = "abe_clkdm",
  2889. .mpu_irqs = omap44xx_timer6_irqs,
  2890. .main_clk = "timer6_fck",
  2891. .prcm = {
  2892. .omap4 = {
  2893. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2894. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2895. .modulemode = MODULEMODE_SWCTRL,
  2896. },
  2897. },
  2898. .dev_attr = &capability_dsp_dev_attr,
  2899. };
  2900. /* timer7 */
  2901. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2902. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2903. { .irq = -1 }
  2904. };
  2905. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2906. .name = "timer7",
  2907. .class = &omap44xx_timer_hwmod_class,
  2908. .clkdm_name = "abe_clkdm",
  2909. .mpu_irqs = omap44xx_timer7_irqs,
  2910. .main_clk = "timer7_fck",
  2911. .prcm = {
  2912. .omap4 = {
  2913. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2914. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2915. .modulemode = MODULEMODE_SWCTRL,
  2916. },
  2917. },
  2918. .dev_attr = &capability_dsp_dev_attr,
  2919. };
  2920. /* timer8 */
  2921. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2922. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2923. { .irq = -1 }
  2924. };
  2925. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2926. .name = "timer8",
  2927. .class = &omap44xx_timer_hwmod_class,
  2928. .clkdm_name = "abe_clkdm",
  2929. .mpu_irqs = omap44xx_timer8_irqs,
  2930. .main_clk = "timer8_fck",
  2931. .prcm = {
  2932. .omap4 = {
  2933. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2934. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2935. .modulemode = MODULEMODE_SWCTRL,
  2936. },
  2937. },
  2938. .dev_attr = &capability_dsp_pwm_dev_attr,
  2939. };
  2940. /* timer9 */
  2941. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2942. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2943. { .irq = -1 }
  2944. };
  2945. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2946. .name = "timer9",
  2947. .class = &omap44xx_timer_hwmod_class,
  2948. .clkdm_name = "l4_per_clkdm",
  2949. .mpu_irqs = omap44xx_timer9_irqs,
  2950. .main_clk = "timer9_fck",
  2951. .prcm = {
  2952. .omap4 = {
  2953. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2954. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2955. .modulemode = MODULEMODE_SWCTRL,
  2956. },
  2957. },
  2958. .dev_attr = &capability_pwm_dev_attr,
  2959. };
  2960. /* timer10 */
  2961. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2962. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2963. { .irq = -1 }
  2964. };
  2965. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2966. .name = "timer10",
  2967. .class = &omap44xx_timer_1ms_hwmod_class,
  2968. .clkdm_name = "l4_per_clkdm",
  2969. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2970. .mpu_irqs = omap44xx_timer10_irqs,
  2971. .main_clk = "timer10_fck",
  2972. .prcm = {
  2973. .omap4 = {
  2974. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2975. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2976. .modulemode = MODULEMODE_SWCTRL,
  2977. },
  2978. },
  2979. .dev_attr = &capability_pwm_dev_attr,
  2980. };
  2981. /* timer11 */
  2982. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2983. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2984. { .irq = -1 }
  2985. };
  2986. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2987. .name = "timer11",
  2988. .class = &omap44xx_timer_hwmod_class,
  2989. .clkdm_name = "l4_per_clkdm",
  2990. .mpu_irqs = omap44xx_timer11_irqs,
  2991. .main_clk = "timer11_fck",
  2992. .prcm = {
  2993. .omap4 = {
  2994. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  2995. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  2996. .modulemode = MODULEMODE_SWCTRL,
  2997. },
  2998. },
  2999. .dev_attr = &capability_pwm_dev_attr,
  3000. };
  3001. /*
  3002. * 'uart' class
  3003. * universal asynchronous receiver/transmitter (uart)
  3004. */
  3005. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  3006. .rev_offs = 0x0050,
  3007. .sysc_offs = 0x0054,
  3008. .syss_offs = 0x0058,
  3009. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3010. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  3011. SYSS_HAS_RESET_STATUS),
  3012. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3013. SIDLE_SMART_WKUP),
  3014. .sysc_fields = &omap_hwmod_sysc_type1,
  3015. };
  3016. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  3017. .name = "uart",
  3018. .sysc = &omap44xx_uart_sysc,
  3019. };
  3020. /* uart1 */
  3021. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  3022. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  3023. { .irq = -1 }
  3024. };
  3025. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  3026. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  3027. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  3028. { .dma_req = -1 }
  3029. };
  3030. static struct omap_hwmod omap44xx_uart1_hwmod = {
  3031. .name = "uart1",
  3032. .class = &omap44xx_uart_hwmod_class,
  3033. .clkdm_name = "l4_per_clkdm",
  3034. .mpu_irqs = omap44xx_uart1_irqs,
  3035. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  3036. .main_clk = "uart1_fck",
  3037. .prcm = {
  3038. .omap4 = {
  3039. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  3040. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  3041. .modulemode = MODULEMODE_SWCTRL,
  3042. },
  3043. },
  3044. };
  3045. /* uart2 */
  3046. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  3047. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  3048. { .irq = -1 }
  3049. };
  3050. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  3051. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  3052. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  3053. { .dma_req = -1 }
  3054. };
  3055. static struct omap_hwmod omap44xx_uart2_hwmod = {
  3056. .name = "uart2",
  3057. .class = &omap44xx_uart_hwmod_class,
  3058. .clkdm_name = "l4_per_clkdm",
  3059. .mpu_irqs = omap44xx_uart2_irqs,
  3060. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  3061. .main_clk = "uart2_fck",
  3062. .prcm = {
  3063. .omap4 = {
  3064. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  3065. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  3066. .modulemode = MODULEMODE_SWCTRL,
  3067. },
  3068. },
  3069. };
  3070. /* uart3 */
  3071. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  3072. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  3073. { .irq = -1 }
  3074. };
  3075. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  3076. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  3077. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  3078. { .dma_req = -1 }
  3079. };
  3080. static struct omap_hwmod omap44xx_uart3_hwmod = {
  3081. .name = "uart3",
  3082. .class = &omap44xx_uart_hwmod_class,
  3083. .clkdm_name = "l4_per_clkdm",
  3084. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  3085. .mpu_irqs = omap44xx_uart3_irqs,
  3086. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  3087. .main_clk = "uart3_fck",
  3088. .prcm = {
  3089. .omap4 = {
  3090. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  3091. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  3092. .modulemode = MODULEMODE_SWCTRL,
  3093. },
  3094. },
  3095. };
  3096. /* uart4 */
  3097. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  3098. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  3099. { .irq = -1 }
  3100. };
  3101. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  3102. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  3103. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  3104. { .dma_req = -1 }
  3105. };
  3106. static struct omap_hwmod omap44xx_uart4_hwmod = {
  3107. .name = "uart4",
  3108. .class = &omap44xx_uart_hwmod_class,
  3109. .clkdm_name = "l4_per_clkdm",
  3110. .mpu_irqs = omap44xx_uart4_irqs,
  3111. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  3112. .main_clk = "uart4_fck",
  3113. .prcm = {
  3114. .omap4 = {
  3115. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  3116. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  3117. .modulemode = MODULEMODE_SWCTRL,
  3118. },
  3119. },
  3120. };
  3121. /*
  3122. * 'usb_host_fs' class
  3123. * full-speed usb host controller
  3124. */
  3125. /* The IP is not compliant to type1 / type2 scheme */
  3126. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {
  3127. .midle_shift = 4,
  3128. .sidle_shift = 2,
  3129. .srst_shift = 1,
  3130. };
  3131. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {
  3132. .rev_offs = 0x0000,
  3133. .sysc_offs = 0x0210,
  3134. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3135. SYSC_HAS_SOFTRESET),
  3136. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3137. SIDLE_SMART_WKUP),
  3138. .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs,
  3139. };
  3140. static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {
  3141. .name = "usb_host_fs",
  3142. .sysc = &omap44xx_usb_host_fs_sysc,
  3143. };
  3144. /* usb_host_fs */
  3145. static struct omap_hwmod_irq_info omap44xx_usb_host_fs_irqs[] = {
  3146. { .name = "std", .irq = 89 + OMAP44XX_IRQ_GIC_START },
  3147. { .name = "smi", .irq = 90 + OMAP44XX_IRQ_GIC_START },
  3148. { .irq = -1 }
  3149. };
  3150. static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {
  3151. .name = "usb_host_fs",
  3152. .class = &omap44xx_usb_host_fs_hwmod_class,
  3153. .clkdm_name = "l3_init_clkdm",
  3154. .mpu_irqs = omap44xx_usb_host_fs_irqs,
  3155. .main_clk = "usb_host_fs_fck",
  3156. .prcm = {
  3157. .omap4 = {
  3158. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,
  3159. .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,
  3160. .modulemode = MODULEMODE_SWCTRL,
  3161. },
  3162. },
  3163. };
  3164. /*
  3165. * 'usb_host_hs' class
  3166. * high-speed multi-port usb host controller
  3167. */
  3168. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  3169. .rev_offs = 0x0000,
  3170. .sysc_offs = 0x0010,
  3171. .syss_offs = 0x0014,
  3172. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3173. SYSC_HAS_SOFTRESET),
  3174. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3175. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3176. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3177. .sysc_fields = &omap_hwmod_sysc_type2,
  3178. };
  3179. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  3180. .name = "usb_host_hs",
  3181. .sysc = &omap44xx_usb_host_hs_sysc,
  3182. };
  3183. /* usb_host_hs */
  3184. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  3185. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  3186. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  3187. { .irq = -1 }
  3188. };
  3189. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  3190. .name = "usb_host_hs",
  3191. .class = &omap44xx_usb_host_hs_hwmod_class,
  3192. .clkdm_name = "l3_init_clkdm",
  3193. .main_clk = "usb_host_hs_fck",
  3194. .prcm = {
  3195. .omap4 = {
  3196. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  3197. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  3198. .modulemode = MODULEMODE_SWCTRL,
  3199. },
  3200. },
  3201. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  3202. /*
  3203. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  3204. * id: i660
  3205. *
  3206. * Description:
  3207. * In the following configuration :
  3208. * - USBHOST module is set to smart-idle mode
  3209. * - PRCM asserts idle_req to the USBHOST module ( This typically
  3210. * happens when the system is going to a low power mode : all ports
  3211. * have been suspended, the master part of the USBHOST module has
  3212. * entered the standby state, and SW has cut the functional clocks)
  3213. * - an USBHOST interrupt occurs before the module is able to answer
  3214. * idle_ack, typically a remote wakeup IRQ.
  3215. * Then the USB HOST module will enter a deadlock situation where it
  3216. * is no more accessible nor functional.
  3217. *
  3218. * Workaround:
  3219. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  3220. */
  3221. /*
  3222. * Errata: USB host EHCI may stall when entering smart-standby mode
  3223. * Id: i571
  3224. *
  3225. * Description:
  3226. * When the USBHOST module is set to smart-standby mode, and when it is
  3227. * ready to enter the standby state (i.e. all ports are suspended and
  3228. * all attached devices are in suspend mode), then it can wrongly assert
  3229. * the Mstandby signal too early while there are still some residual OCP
  3230. * transactions ongoing. If this condition occurs, the internal state
  3231. * machine may go to an undefined state and the USB link may be stuck
  3232. * upon the next resume.
  3233. *
  3234. * Workaround:
  3235. * Don't use smart standby; use only force standby,
  3236. * hence HWMOD_SWSUP_MSTANDBY
  3237. */
  3238. /*
  3239. * During system boot; If the hwmod framework resets the module
  3240. * the module will have smart idle settings; which can lead to deadlock
  3241. * (above Errata Id:i660); so, dont reset the module during boot;
  3242. * Use HWMOD_INIT_NO_RESET.
  3243. */
  3244. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  3245. HWMOD_INIT_NO_RESET,
  3246. };
  3247. /*
  3248. * 'usb_otg_hs' class
  3249. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  3250. */
  3251. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  3252. .rev_offs = 0x0400,
  3253. .sysc_offs = 0x0404,
  3254. .syss_offs = 0x0408,
  3255. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3256. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3257. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3258. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3259. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3260. MSTANDBY_SMART),
  3261. .sysc_fields = &omap_hwmod_sysc_type1,
  3262. };
  3263. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  3264. .name = "usb_otg_hs",
  3265. .sysc = &omap44xx_usb_otg_hs_sysc,
  3266. };
  3267. /* usb_otg_hs */
  3268. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  3269. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  3270. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  3271. { .irq = -1 }
  3272. };
  3273. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  3274. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  3275. };
  3276. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  3277. .name = "usb_otg_hs",
  3278. .class = &omap44xx_usb_otg_hs_hwmod_class,
  3279. .clkdm_name = "l3_init_clkdm",
  3280. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  3281. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  3282. .main_clk = "usb_otg_hs_ick",
  3283. .prcm = {
  3284. .omap4 = {
  3285. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  3286. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  3287. .modulemode = MODULEMODE_HWCTRL,
  3288. },
  3289. },
  3290. .opt_clks = usb_otg_hs_opt_clks,
  3291. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  3292. };
  3293. /*
  3294. * 'usb_tll_hs' class
  3295. * usb_tll_hs module is the adapter on the usb_host_hs ports
  3296. */
  3297. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  3298. .rev_offs = 0x0000,
  3299. .sysc_offs = 0x0010,
  3300. .syss_offs = 0x0014,
  3301. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  3302. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  3303. SYSC_HAS_AUTOIDLE),
  3304. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3305. .sysc_fields = &omap_hwmod_sysc_type1,
  3306. };
  3307. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  3308. .name = "usb_tll_hs",
  3309. .sysc = &omap44xx_usb_tll_hs_sysc,
  3310. };
  3311. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  3312. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  3313. { .irq = -1 }
  3314. };
  3315. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  3316. .name = "usb_tll_hs",
  3317. .class = &omap44xx_usb_tll_hs_hwmod_class,
  3318. .clkdm_name = "l3_init_clkdm",
  3319. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  3320. .main_clk = "usb_tll_hs_ick",
  3321. .prcm = {
  3322. .omap4 = {
  3323. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  3324. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  3325. .modulemode = MODULEMODE_HWCTRL,
  3326. },
  3327. },
  3328. };
  3329. /*
  3330. * 'wd_timer' class
  3331. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  3332. * overflow condition
  3333. */
  3334. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  3335. .rev_offs = 0x0000,
  3336. .sysc_offs = 0x0010,
  3337. .syss_offs = 0x0014,
  3338. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  3339. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3340. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3341. SIDLE_SMART_WKUP),
  3342. .sysc_fields = &omap_hwmod_sysc_type1,
  3343. };
  3344. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  3345. .name = "wd_timer",
  3346. .sysc = &omap44xx_wd_timer_sysc,
  3347. .pre_shutdown = &omap2_wd_timer_disable,
  3348. .reset = &omap2_wd_timer_reset,
  3349. };
  3350. /* wd_timer2 */
  3351. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  3352. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  3353. { .irq = -1 }
  3354. };
  3355. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  3356. .name = "wd_timer2",
  3357. .class = &omap44xx_wd_timer_hwmod_class,
  3358. .clkdm_name = "l4_wkup_clkdm",
  3359. .mpu_irqs = omap44xx_wd_timer2_irqs,
  3360. .main_clk = "wd_timer2_fck",
  3361. .prcm = {
  3362. .omap4 = {
  3363. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  3364. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  3365. .modulemode = MODULEMODE_SWCTRL,
  3366. },
  3367. },
  3368. };
  3369. /* wd_timer3 */
  3370. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  3371. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  3372. { .irq = -1 }
  3373. };
  3374. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  3375. .name = "wd_timer3",
  3376. .class = &omap44xx_wd_timer_hwmod_class,
  3377. .clkdm_name = "abe_clkdm",
  3378. .mpu_irqs = omap44xx_wd_timer3_irqs,
  3379. .main_clk = "wd_timer3_fck",
  3380. .prcm = {
  3381. .omap4 = {
  3382. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  3383. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  3384. .modulemode = MODULEMODE_SWCTRL,
  3385. },
  3386. },
  3387. };
  3388. /*
  3389. * interfaces
  3390. */
  3391. static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {
  3392. {
  3393. .pa_start = 0x4a204000,
  3394. .pa_end = 0x4a2040ff,
  3395. .flags = ADDR_TYPE_RT
  3396. },
  3397. { }
  3398. };
  3399. /* c2c -> c2c_target_fw */
  3400. static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {
  3401. .master = &omap44xx_c2c_hwmod,
  3402. .slave = &omap44xx_c2c_target_fw_hwmod,
  3403. .clk = "div_core_ck",
  3404. .addr = omap44xx_c2c_target_fw_addrs,
  3405. .user = OCP_USER_MPU,
  3406. };
  3407. /* l4_cfg -> c2c_target_fw */
  3408. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {
  3409. .master = &omap44xx_l4_cfg_hwmod,
  3410. .slave = &omap44xx_c2c_target_fw_hwmod,
  3411. .clk = "l4_div_ck",
  3412. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3413. };
  3414. /* l3_main_1 -> dmm */
  3415. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  3416. .master = &omap44xx_l3_main_1_hwmod,
  3417. .slave = &omap44xx_dmm_hwmod,
  3418. .clk = "l3_div_ck",
  3419. .user = OCP_USER_SDMA,
  3420. };
  3421. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  3422. {
  3423. .pa_start = 0x4e000000,
  3424. .pa_end = 0x4e0007ff,
  3425. .flags = ADDR_TYPE_RT
  3426. },
  3427. { }
  3428. };
  3429. /* mpu -> dmm */
  3430. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  3431. .master = &omap44xx_mpu_hwmod,
  3432. .slave = &omap44xx_dmm_hwmod,
  3433. .clk = "l3_div_ck",
  3434. .addr = omap44xx_dmm_addrs,
  3435. .user = OCP_USER_MPU,
  3436. };
  3437. /* c2c -> emif_fw */
  3438. static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {
  3439. .master = &omap44xx_c2c_hwmod,
  3440. .slave = &omap44xx_emif_fw_hwmod,
  3441. .clk = "div_core_ck",
  3442. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3443. };
  3444. /* dmm -> emif_fw */
  3445. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  3446. .master = &omap44xx_dmm_hwmod,
  3447. .slave = &omap44xx_emif_fw_hwmod,
  3448. .clk = "l3_div_ck",
  3449. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3450. };
  3451. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  3452. {
  3453. .pa_start = 0x4a20c000,
  3454. .pa_end = 0x4a20c0ff,
  3455. .flags = ADDR_TYPE_RT
  3456. },
  3457. { }
  3458. };
  3459. /* l4_cfg -> emif_fw */
  3460. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  3461. .master = &omap44xx_l4_cfg_hwmod,
  3462. .slave = &omap44xx_emif_fw_hwmod,
  3463. .clk = "l4_div_ck",
  3464. .addr = omap44xx_emif_fw_addrs,
  3465. .user = OCP_USER_MPU,
  3466. };
  3467. /* iva -> l3_instr */
  3468. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  3469. .master = &omap44xx_iva_hwmod,
  3470. .slave = &omap44xx_l3_instr_hwmod,
  3471. .clk = "l3_div_ck",
  3472. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3473. };
  3474. /* l3_main_3 -> l3_instr */
  3475. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  3476. .master = &omap44xx_l3_main_3_hwmod,
  3477. .slave = &omap44xx_l3_instr_hwmod,
  3478. .clk = "l3_div_ck",
  3479. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3480. };
  3481. /* ocp_wp_noc -> l3_instr */
  3482. static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = {
  3483. .master = &omap44xx_ocp_wp_noc_hwmod,
  3484. .slave = &omap44xx_l3_instr_hwmod,
  3485. .clk = "l3_div_ck",
  3486. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3487. };
  3488. /* dsp -> l3_main_1 */
  3489. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  3490. .master = &omap44xx_dsp_hwmod,
  3491. .slave = &omap44xx_l3_main_1_hwmod,
  3492. .clk = "l3_div_ck",
  3493. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3494. };
  3495. /* dss -> l3_main_1 */
  3496. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  3497. .master = &omap44xx_dss_hwmod,
  3498. .slave = &omap44xx_l3_main_1_hwmod,
  3499. .clk = "l3_div_ck",
  3500. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3501. };
  3502. /* l3_main_2 -> l3_main_1 */
  3503. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  3504. .master = &omap44xx_l3_main_2_hwmod,
  3505. .slave = &omap44xx_l3_main_1_hwmod,
  3506. .clk = "l3_div_ck",
  3507. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3508. };
  3509. /* l4_cfg -> l3_main_1 */
  3510. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  3511. .master = &omap44xx_l4_cfg_hwmod,
  3512. .slave = &omap44xx_l3_main_1_hwmod,
  3513. .clk = "l4_div_ck",
  3514. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3515. };
  3516. /* mmc1 -> l3_main_1 */
  3517. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  3518. .master = &omap44xx_mmc1_hwmod,
  3519. .slave = &omap44xx_l3_main_1_hwmod,
  3520. .clk = "l3_div_ck",
  3521. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3522. };
  3523. /* mmc2 -> l3_main_1 */
  3524. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  3525. .master = &omap44xx_mmc2_hwmod,
  3526. .slave = &omap44xx_l3_main_1_hwmod,
  3527. .clk = "l3_div_ck",
  3528. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3529. };
  3530. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  3531. {
  3532. .pa_start = 0x44000000,
  3533. .pa_end = 0x44000fff,
  3534. .flags = ADDR_TYPE_RT
  3535. },
  3536. { }
  3537. };
  3538. /* mpu -> l3_main_1 */
  3539. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  3540. .master = &omap44xx_mpu_hwmod,
  3541. .slave = &omap44xx_l3_main_1_hwmod,
  3542. .clk = "l3_div_ck",
  3543. .addr = omap44xx_l3_main_1_addrs,
  3544. .user = OCP_USER_MPU,
  3545. };
  3546. /* c2c_target_fw -> l3_main_2 */
  3547. static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {
  3548. .master = &omap44xx_c2c_target_fw_hwmod,
  3549. .slave = &omap44xx_l3_main_2_hwmod,
  3550. .clk = "l3_div_ck",
  3551. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3552. };
  3553. /* debugss -> l3_main_2 */
  3554. static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = {
  3555. .master = &omap44xx_debugss_hwmod,
  3556. .slave = &omap44xx_l3_main_2_hwmod,
  3557. .clk = "dbgclk_mux_ck",
  3558. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3559. };
  3560. /* dma_system -> l3_main_2 */
  3561. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  3562. .master = &omap44xx_dma_system_hwmod,
  3563. .slave = &omap44xx_l3_main_2_hwmod,
  3564. .clk = "l3_div_ck",
  3565. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3566. };
  3567. /* fdif -> l3_main_2 */
  3568. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  3569. .master = &omap44xx_fdif_hwmod,
  3570. .slave = &omap44xx_l3_main_2_hwmod,
  3571. .clk = "l3_div_ck",
  3572. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3573. };
  3574. /* gpu -> l3_main_2 */
  3575. static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
  3576. .master = &omap44xx_gpu_hwmod,
  3577. .slave = &omap44xx_l3_main_2_hwmod,
  3578. .clk = "l3_div_ck",
  3579. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3580. };
  3581. /* hsi -> l3_main_2 */
  3582. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  3583. .master = &omap44xx_hsi_hwmod,
  3584. .slave = &omap44xx_l3_main_2_hwmod,
  3585. .clk = "l3_div_ck",
  3586. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3587. };
  3588. /* ipu -> l3_main_2 */
  3589. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  3590. .master = &omap44xx_ipu_hwmod,
  3591. .slave = &omap44xx_l3_main_2_hwmod,
  3592. .clk = "l3_div_ck",
  3593. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3594. };
  3595. /* iss -> l3_main_2 */
  3596. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  3597. .master = &omap44xx_iss_hwmod,
  3598. .slave = &omap44xx_l3_main_2_hwmod,
  3599. .clk = "l3_div_ck",
  3600. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3601. };
  3602. /* iva -> l3_main_2 */
  3603. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  3604. .master = &omap44xx_iva_hwmod,
  3605. .slave = &omap44xx_l3_main_2_hwmod,
  3606. .clk = "l3_div_ck",
  3607. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3608. };
  3609. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  3610. {
  3611. .pa_start = 0x44800000,
  3612. .pa_end = 0x44801fff,
  3613. .flags = ADDR_TYPE_RT
  3614. },
  3615. { }
  3616. };
  3617. /* l3_main_1 -> l3_main_2 */
  3618. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  3619. .master = &omap44xx_l3_main_1_hwmod,
  3620. .slave = &omap44xx_l3_main_2_hwmod,
  3621. .clk = "l3_div_ck",
  3622. .addr = omap44xx_l3_main_2_addrs,
  3623. .user = OCP_USER_MPU,
  3624. };
  3625. /* l4_cfg -> l3_main_2 */
  3626. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  3627. .master = &omap44xx_l4_cfg_hwmod,
  3628. .slave = &omap44xx_l3_main_2_hwmod,
  3629. .clk = "l4_div_ck",
  3630. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3631. };
  3632. /* usb_host_fs -> l3_main_2 */
  3633. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2 = {
  3634. .master = &omap44xx_usb_host_fs_hwmod,
  3635. .slave = &omap44xx_l3_main_2_hwmod,
  3636. .clk = "l3_div_ck",
  3637. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3638. };
  3639. /* usb_host_hs -> l3_main_2 */
  3640. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  3641. .master = &omap44xx_usb_host_hs_hwmod,
  3642. .slave = &omap44xx_l3_main_2_hwmod,
  3643. .clk = "l3_div_ck",
  3644. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3645. };
  3646. /* usb_otg_hs -> l3_main_2 */
  3647. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  3648. .master = &omap44xx_usb_otg_hs_hwmod,
  3649. .slave = &omap44xx_l3_main_2_hwmod,
  3650. .clk = "l3_div_ck",
  3651. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3652. };
  3653. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  3654. {
  3655. .pa_start = 0x45000000,
  3656. .pa_end = 0x45000fff,
  3657. .flags = ADDR_TYPE_RT
  3658. },
  3659. { }
  3660. };
  3661. /* l3_main_1 -> l3_main_3 */
  3662. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  3663. .master = &omap44xx_l3_main_1_hwmod,
  3664. .slave = &omap44xx_l3_main_3_hwmod,
  3665. .clk = "l3_div_ck",
  3666. .addr = omap44xx_l3_main_3_addrs,
  3667. .user = OCP_USER_MPU,
  3668. };
  3669. /* l3_main_2 -> l3_main_3 */
  3670. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  3671. .master = &omap44xx_l3_main_2_hwmod,
  3672. .slave = &omap44xx_l3_main_3_hwmod,
  3673. .clk = "l3_div_ck",
  3674. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3675. };
  3676. /* l4_cfg -> l3_main_3 */
  3677. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  3678. .master = &omap44xx_l4_cfg_hwmod,
  3679. .slave = &omap44xx_l3_main_3_hwmod,
  3680. .clk = "l4_div_ck",
  3681. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3682. };
  3683. /* aess -> l4_abe */
  3684. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe = {
  3685. .master = &omap44xx_aess_hwmod,
  3686. .slave = &omap44xx_l4_abe_hwmod,
  3687. .clk = "ocp_abe_iclk",
  3688. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3689. };
  3690. /* dsp -> l4_abe */
  3691. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  3692. .master = &omap44xx_dsp_hwmod,
  3693. .slave = &omap44xx_l4_abe_hwmod,
  3694. .clk = "ocp_abe_iclk",
  3695. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3696. };
  3697. /* l3_main_1 -> l4_abe */
  3698. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  3699. .master = &omap44xx_l3_main_1_hwmod,
  3700. .slave = &omap44xx_l4_abe_hwmod,
  3701. .clk = "l3_div_ck",
  3702. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3703. };
  3704. /* mpu -> l4_abe */
  3705. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  3706. .master = &omap44xx_mpu_hwmod,
  3707. .slave = &omap44xx_l4_abe_hwmod,
  3708. .clk = "ocp_abe_iclk",
  3709. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3710. };
  3711. /* l3_main_1 -> l4_cfg */
  3712. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  3713. .master = &omap44xx_l3_main_1_hwmod,
  3714. .slave = &omap44xx_l4_cfg_hwmod,
  3715. .clk = "l3_div_ck",
  3716. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3717. };
  3718. /* l3_main_2 -> l4_per */
  3719. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  3720. .master = &omap44xx_l3_main_2_hwmod,
  3721. .slave = &omap44xx_l4_per_hwmod,
  3722. .clk = "l3_div_ck",
  3723. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3724. };
  3725. /* l4_cfg -> l4_wkup */
  3726. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  3727. .master = &omap44xx_l4_cfg_hwmod,
  3728. .slave = &omap44xx_l4_wkup_hwmod,
  3729. .clk = "l4_div_ck",
  3730. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3731. };
  3732. /* mpu -> mpu_private */
  3733. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  3734. .master = &omap44xx_mpu_hwmod,
  3735. .slave = &omap44xx_mpu_private_hwmod,
  3736. .clk = "l3_div_ck",
  3737. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3738. };
  3739. static struct omap_hwmod_addr_space omap44xx_ocp_wp_noc_addrs[] = {
  3740. {
  3741. .pa_start = 0x4a102000,
  3742. .pa_end = 0x4a10207f,
  3743. .flags = ADDR_TYPE_RT
  3744. },
  3745. { }
  3746. };
  3747. /* l4_cfg -> ocp_wp_noc */
  3748. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = {
  3749. .master = &omap44xx_l4_cfg_hwmod,
  3750. .slave = &omap44xx_ocp_wp_noc_hwmod,
  3751. .clk = "l4_div_ck",
  3752. .addr = omap44xx_ocp_wp_noc_addrs,
  3753. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3754. };
  3755. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  3756. {
  3757. .pa_start = 0x401f1000,
  3758. .pa_end = 0x401f13ff,
  3759. .flags = ADDR_TYPE_RT
  3760. },
  3761. { }
  3762. };
  3763. /* l4_abe -> aess */
  3764. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess = {
  3765. .master = &omap44xx_l4_abe_hwmod,
  3766. .slave = &omap44xx_aess_hwmod,
  3767. .clk = "ocp_abe_iclk",
  3768. .addr = omap44xx_aess_addrs,
  3769. .user = OCP_USER_MPU,
  3770. };
  3771. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  3772. {
  3773. .pa_start = 0x490f1000,
  3774. .pa_end = 0x490f13ff,
  3775. .flags = ADDR_TYPE_RT
  3776. },
  3777. { }
  3778. };
  3779. /* l4_abe -> aess (dma) */
  3780. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma = {
  3781. .master = &omap44xx_l4_abe_hwmod,
  3782. .slave = &omap44xx_aess_hwmod,
  3783. .clk = "ocp_abe_iclk",
  3784. .addr = omap44xx_aess_dma_addrs,
  3785. .user = OCP_USER_SDMA,
  3786. };
  3787. /* l3_main_2 -> c2c */
  3788. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
  3789. .master = &omap44xx_l3_main_2_hwmod,
  3790. .slave = &omap44xx_c2c_hwmod,
  3791. .clk = "l3_div_ck",
  3792. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3793. };
  3794. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  3795. {
  3796. .pa_start = 0x4a304000,
  3797. .pa_end = 0x4a30401f,
  3798. .flags = ADDR_TYPE_RT
  3799. },
  3800. { }
  3801. };
  3802. /* l4_wkup -> counter_32k */
  3803. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  3804. .master = &omap44xx_l4_wkup_hwmod,
  3805. .slave = &omap44xx_counter_32k_hwmod,
  3806. .clk = "l4_wkup_clk_mux_ck",
  3807. .addr = omap44xx_counter_32k_addrs,
  3808. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3809. };
  3810. static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs[] = {
  3811. {
  3812. .pa_start = 0x4a002000,
  3813. .pa_end = 0x4a0027ff,
  3814. .flags = ADDR_TYPE_RT
  3815. },
  3816. { }
  3817. };
  3818. /* l4_cfg -> ctrl_module_core */
  3819. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = {
  3820. .master = &omap44xx_l4_cfg_hwmod,
  3821. .slave = &omap44xx_ctrl_module_core_hwmod,
  3822. .clk = "l4_div_ck",
  3823. .addr = omap44xx_ctrl_module_core_addrs,
  3824. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3825. };
  3826. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs[] = {
  3827. {
  3828. .pa_start = 0x4a100000,
  3829. .pa_end = 0x4a1007ff,
  3830. .flags = ADDR_TYPE_RT
  3831. },
  3832. { }
  3833. };
  3834. /* l4_cfg -> ctrl_module_pad_core */
  3835. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = {
  3836. .master = &omap44xx_l4_cfg_hwmod,
  3837. .slave = &omap44xx_ctrl_module_pad_core_hwmod,
  3838. .clk = "l4_div_ck",
  3839. .addr = omap44xx_ctrl_module_pad_core_addrs,
  3840. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3841. };
  3842. static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs[] = {
  3843. {
  3844. .pa_start = 0x4a30c000,
  3845. .pa_end = 0x4a30c7ff,
  3846. .flags = ADDR_TYPE_RT
  3847. },
  3848. { }
  3849. };
  3850. /* l4_wkup -> ctrl_module_wkup */
  3851. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = {
  3852. .master = &omap44xx_l4_wkup_hwmod,
  3853. .slave = &omap44xx_ctrl_module_wkup_hwmod,
  3854. .clk = "l4_wkup_clk_mux_ck",
  3855. .addr = omap44xx_ctrl_module_wkup_addrs,
  3856. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3857. };
  3858. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs[] = {
  3859. {
  3860. .pa_start = 0x4a31e000,
  3861. .pa_end = 0x4a31e7ff,
  3862. .flags = ADDR_TYPE_RT
  3863. },
  3864. { }
  3865. };
  3866. /* l4_wkup -> ctrl_module_pad_wkup */
  3867. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = {
  3868. .master = &omap44xx_l4_wkup_hwmod,
  3869. .slave = &omap44xx_ctrl_module_pad_wkup_hwmod,
  3870. .clk = "l4_wkup_clk_mux_ck",
  3871. .addr = omap44xx_ctrl_module_pad_wkup_addrs,
  3872. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3873. };
  3874. static struct omap_hwmod_addr_space omap44xx_debugss_addrs[] = {
  3875. {
  3876. .pa_start = 0x54160000,
  3877. .pa_end = 0x54167fff,
  3878. .flags = ADDR_TYPE_RT
  3879. },
  3880. { }
  3881. };
  3882. /* l3_instr -> debugss */
  3883. static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = {
  3884. .master = &omap44xx_l3_instr_hwmod,
  3885. .slave = &omap44xx_debugss_hwmod,
  3886. .clk = "l3_div_ck",
  3887. .addr = omap44xx_debugss_addrs,
  3888. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3889. };
  3890. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  3891. {
  3892. .pa_start = 0x4a056000,
  3893. .pa_end = 0x4a056fff,
  3894. .flags = ADDR_TYPE_RT
  3895. },
  3896. { }
  3897. };
  3898. /* l4_cfg -> dma_system */
  3899. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  3900. .master = &omap44xx_l4_cfg_hwmod,
  3901. .slave = &omap44xx_dma_system_hwmod,
  3902. .clk = "l4_div_ck",
  3903. .addr = omap44xx_dma_system_addrs,
  3904. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3905. };
  3906. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  3907. {
  3908. .name = "mpu",
  3909. .pa_start = 0x4012e000,
  3910. .pa_end = 0x4012e07f,
  3911. .flags = ADDR_TYPE_RT
  3912. },
  3913. { }
  3914. };
  3915. /* l4_abe -> dmic */
  3916. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  3917. .master = &omap44xx_l4_abe_hwmod,
  3918. .slave = &omap44xx_dmic_hwmod,
  3919. .clk = "ocp_abe_iclk",
  3920. .addr = omap44xx_dmic_addrs,
  3921. .user = OCP_USER_MPU,
  3922. };
  3923. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  3924. {
  3925. .name = "dma",
  3926. .pa_start = 0x4902e000,
  3927. .pa_end = 0x4902e07f,
  3928. .flags = ADDR_TYPE_RT
  3929. },
  3930. { }
  3931. };
  3932. /* l4_abe -> dmic (dma) */
  3933. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  3934. .master = &omap44xx_l4_abe_hwmod,
  3935. .slave = &omap44xx_dmic_hwmod,
  3936. .clk = "ocp_abe_iclk",
  3937. .addr = omap44xx_dmic_dma_addrs,
  3938. .user = OCP_USER_SDMA,
  3939. };
  3940. /* dsp -> iva */
  3941. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  3942. .master = &omap44xx_dsp_hwmod,
  3943. .slave = &omap44xx_iva_hwmod,
  3944. .clk = "dpll_iva_m5x2_ck",
  3945. .user = OCP_USER_DSP,
  3946. };
  3947. /* dsp -> sl2if */
  3948. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_dsp__sl2if = {
  3949. .master = &omap44xx_dsp_hwmod,
  3950. .slave = &omap44xx_sl2if_hwmod,
  3951. .clk = "dpll_iva_m5x2_ck",
  3952. .user = OCP_USER_DSP,
  3953. };
  3954. /* l4_cfg -> dsp */
  3955. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  3956. .master = &omap44xx_l4_cfg_hwmod,
  3957. .slave = &omap44xx_dsp_hwmod,
  3958. .clk = "l4_div_ck",
  3959. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3960. };
  3961. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  3962. {
  3963. .pa_start = 0x58000000,
  3964. .pa_end = 0x5800007f,
  3965. .flags = ADDR_TYPE_RT
  3966. },
  3967. { }
  3968. };
  3969. /* l3_main_2 -> dss */
  3970. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  3971. .master = &omap44xx_l3_main_2_hwmod,
  3972. .slave = &omap44xx_dss_hwmod,
  3973. .clk = "dss_fck",
  3974. .addr = omap44xx_dss_dma_addrs,
  3975. .user = OCP_USER_SDMA,
  3976. };
  3977. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  3978. {
  3979. .pa_start = 0x48040000,
  3980. .pa_end = 0x4804007f,
  3981. .flags = ADDR_TYPE_RT
  3982. },
  3983. { }
  3984. };
  3985. /* l4_per -> dss */
  3986. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  3987. .master = &omap44xx_l4_per_hwmod,
  3988. .slave = &omap44xx_dss_hwmod,
  3989. .clk = "l4_div_ck",
  3990. .addr = omap44xx_dss_addrs,
  3991. .user = OCP_USER_MPU,
  3992. };
  3993. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  3994. {
  3995. .pa_start = 0x58001000,
  3996. .pa_end = 0x58001fff,
  3997. .flags = ADDR_TYPE_RT
  3998. },
  3999. { }
  4000. };
  4001. /* l3_main_2 -> dss_dispc */
  4002. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  4003. .master = &omap44xx_l3_main_2_hwmod,
  4004. .slave = &omap44xx_dss_dispc_hwmod,
  4005. .clk = "dss_fck",
  4006. .addr = omap44xx_dss_dispc_dma_addrs,
  4007. .user = OCP_USER_SDMA,
  4008. };
  4009. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  4010. {
  4011. .pa_start = 0x48041000,
  4012. .pa_end = 0x48041fff,
  4013. .flags = ADDR_TYPE_RT
  4014. },
  4015. { }
  4016. };
  4017. /* l4_per -> dss_dispc */
  4018. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  4019. .master = &omap44xx_l4_per_hwmod,
  4020. .slave = &omap44xx_dss_dispc_hwmod,
  4021. .clk = "l4_div_ck",
  4022. .addr = omap44xx_dss_dispc_addrs,
  4023. .user = OCP_USER_MPU,
  4024. };
  4025. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  4026. {
  4027. .pa_start = 0x58004000,
  4028. .pa_end = 0x580041ff,
  4029. .flags = ADDR_TYPE_RT
  4030. },
  4031. { }
  4032. };
  4033. /* l3_main_2 -> dss_dsi1 */
  4034. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  4035. .master = &omap44xx_l3_main_2_hwmod,
  4036. .slave = &omap44xx_dss_dsi1_hwmod,
  4037. .clk = "dss_fck",
  4038. .addr = omap44xx_dss_dsi1_dma_addrs,
  4039. .user = OCP_USER_SDMA,
  4040. };
  4041. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  4042. {
  4043. .pa_start = 0x48044000,
  4044. .pa_end = 0x480441ff,
  4045. .flags = ADDR_TYPE_RT
  4046. },
  4047. { }
  4048. };
  4049. /* l4_per -> dss_dsi1 */
  4050. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  4051. .master = &omap44xx_l4_per_hwmod,
  4052. .slave = &omap44xx_dss_dsi1_hwmod,
  4053. .clk = "l4_div_ck",
  4054. .addr = omap44xx_dss_dsi1_addrs,
  4055. .user = OCP_USER_MPU,
  4056. };
  4057. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  4058. {
  4059. .pa_start = 0x58005000,
  4060. .pa_end = 0x580051ff,
  4061. .flags = ADDR_TYPE_RT
  4062. },
  4063. { }
  4064. };
  4065. /* l3_main_2 -> dss_dsi2 */
  4066. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  4067. .master = &omap44xx_l3_main_2_hwmod,
  4068. .slave = &omap44xx_dss_dsi2_hwmod,
  4069. .clk = "dss_fck",
  4070. .addr = omap44xx_dss_dsi2_dma_addrs,
  4071. .user = OCP_USER_SDMA,
  4072. };
  4073. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  4074. {
  4075. .pa_start = 0x48045000,
  4076. .pa_end = 0x480451ff,
  4077. .flags = ADDR_TYPE_RT
  4078. },
  4079. { }
  4080. };
  4081. /* l4_per -> dss_dsi2 */
  4082. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  4083. .master = &omap44xx_l4_per_hwmod,
  4084. .slave = &omap44xx_dss_dsi2_hwmod,
  4085. .clk = "l4_div_ck",
  4086. .addr = omap44xx_dss_dsi2_addrs,
  4087. .user = OCP_USER_MPU,
  4088. };
  4089. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  4090. {
  4091. .pa_start = 0x58006000,
  4092. .pa_end = 0x58006fff,
  4093. .flags = ADDR_TYPE_RT
  4094. },
  4095. { }
  4096. };
  4097. /* l3_main_2 -> dss_hdmi */
  4098. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  4099. .master = &omap44xx_l3_main_2_hwmod,
  4100. .slave = &omap44xx_dss_hdmi_hwmod,
  4101. .clk = "dss_fck",
  4102. .addr = omap44xx_dss_hdmi_dma_addrs,
  4103. .user = OCP_USER_SDMA,
  4104. };
  4105. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  4106. {
  4107. .pa_start = 0x48046000,
  4108. .pa_end = 0x48046fff,
  4109. .flags = ADDR_TYPE_RT
  4110. },
  4111. { }
  4112. };
  4113. /* l4_per -> dss_hdmi */
  4114. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  4115. .master = &omap44xx_l4_per_hwmod,
  4116. .slave = &omap44xx_dss_hdmi_hwmod,
  4117. .clk = "l4_div_ck",
  4118. .addr = omap44xx_dss_hdmi_addrs,
  4119. .user = OCP_USER_MPU,
  4120. };
  4121. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  4122. {
  4123. .pa_start = 0x58002000,
  4124. .pa_end = 0x580020ff,
  4125. .flags = ADDR_TYPE_RT
  4126. },
  4127. { }
  4128. };
  4129. /* l3_main_2 -> dss_rfbi */
  4130. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  4131. .master = &omap44xx_l3_main_2_hwmod,
  4132. .slave = &omap44xx_dss_rfbi_hwmod,
  4133. .clk = "dss_fck",
  4134. .addr = omap44xx_dss_rfbi_dma_addrs,
  4135. .user = OCP_USER_SDMA,
  4136. };
  4137. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  4138. {
  4139. .pa_start = 0x48042000,
  4140. .pa_end = 0x480420ff,
  4141. .flags = ADDR_TYPE_RT
  4142. },
  4143. { }
  4144. };
  4145. /* l4_per -> dss_rfbi */
  4146. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  4147. .master = &omap44xx_l4_per_hwmod,
  4148. .slave = &omap44xx_dss_rfbi_hwmod,
  4149. .clk = "l4_div_ck",
  4150. .addr = omap44xx_dss_rfbi_addrs,
  4151. .user = OCP_USER_MPU,
  4152. };
  4153. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  4154. {
  4155. .pa_start = 0x58003000,
  4156. .pa_end = 0x580030ff,
  4157. .flags = ADDR_TYPE_RT
  4158. },
  4159. { }
  4160. };
  4161. /* l3_main_2 -> dss_venc */
  4162. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  4163. .master = &omap44xx_l3_main_2_hwmod,
  4164. .slave = &omap44xx_dss_venc_hwmod,
  4165. .clk = "dss_fck",
  4166. .addr = omap44xx_dss_venc_dma_addrs,
  4167. .user = OCP_USER_SDMA,
  4168. };
  4169. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  4170. {
  4171. .pa_start = 0x48043000,
  4172. .pa_end = 0x480430ff,
  4173. .flags = ADDR_TYPE_RT
  4174. },
  4175. { }
  4176. };
  4177. /* l4_per -> dss_venc */
  4178. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  4179. .master = &omap44xx_l4_per_hwmod,
  4180. .slave = &omap44xx_dss_venc_hwmod,
  4181. .clk = "l4_div_ck",
  4182. .addr = omap44xx_dss_venc_addrs,
  4183. .user = OCP_USER_MPU,
  4184. };
  4185. static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
  4186. {
  4187. .pa_start = 0x48078000,
  4188. .pa_end = 0x48078fff,
  4189. .flags = ADDR_TYPE_RT
  4190. },
  4191. { }
  4192. };
  4193. /* l4_per -> elm */
  4194. static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
  4195. .master = &omap44xx_l4_per_hwmod,
  4196. .slave = &omap44xx_elm_hwmod,
  4197. .clk = "l4_div_ck",
  4198. .addr = omap44xx_elm_addrs,
  4199. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4200. };
  4201. static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
  4202. {
  4203. .pa_start = 0x4c000000,
  4204. .pa_end = 0x4c0000ff,
  4205. .flags = ADDR_TYPE_RT
  4206. },
  4207. { }
  4208. };
  4209. /* emif_fw -> emif1 */
  4210. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
  4211. .master = &omap44xx_emif_fw_hwmod,
  4212. .slave = &omap44xx_emif1_hwmod,
  4213. .clk = "l3_div_ck",
  4214. .addr = omap44xx_emif1_addrs,
  4215. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4216. };
  4217. static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
  4218. {
  4219. .pa_start = 0x4d000000,
  4220. .pa_end = 0x4d0000ff,
  4221. .flags = ADDR_TYPE_RT
  4222. },
  4223. { }
  4224. };
  4225. /* emif_fw -> emif2 */
  4226. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
  4227. .master = &omap44xx_emif_fw_hwmod,
  4228. .slave = &omap44xx_emif2_hwmod,
  4229. .clk = "l3_div_ck",
  4230. .addr = omap44xx_emif2_addrs,
  4231. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4232. };
  4233. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  4234. {
  4235. .pa_start = 0x4a10a000,
  4236. .pa_end = 0x4a10a1ff,
  4237. .flags = ADDR_TYPE_RT
  4238. },
  4239. { }
  4240. };
  4241. /* l4_cfg -> fdif */
  4242. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  4243. .master = &omap44xx_l4_cfg_hwmod,
  4244. .slave = &omap44xx_fdif_hwmod,
  4245. .clk = "l4_div_ck",
  4246. .addr = omap44xx_fdif_addrs,
  4247. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4248. };
  4249. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  4250. {
  4251. .pa_start = 0x4a310000,
  4252. .pa_end = 0x4a3101ff,
  4253. .flags = ADDR_TYPE_RT
  4254. },
  4255. { }
  4256. };
  4257. /* l4_wkup -> gpio1 */
  4258. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  4259. .master = &omap44xx_l4_wkup_hwmod,
  4260. .slave = &omap44xx_gpio1_hwmod,
  4261. .clk = "l4_wkup_clk_mux_ck",
  4262. .addr = omap44xx_gpio1_addrs,
  4263. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4264. };
  4265. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  4266. {
  4267. .pa_start = 0x48055000,
  4268. .pa_end = 0x480551ff,
  4269. .flags = ADDR_TYPE_RT
  4270. },
  4271. { }
  4272. };
  4273. /* l4_per -> gpio2 */
  4274. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  4275. .master = &omap44xx_l4_per_hwmod,
  4276. .slave = &omap44xx_gpio2_hwmod,
  4277. .clk = "l4_div_ck",
  4278. .addr = omap44xx_gpio2_addrs,
  4279. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4280. };
  4281. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  4282. {
  4283. .pa_start = 0x48057000,
  4284. .pa_end = 0x480571ff,
  4285. .flags = ADDR_TYPE_RT
  4286. },
  4287. { }
  4288. };
  4289. /* l4_per -> gpio3 */
  4290. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  4291. .master = &omap44xx_l4_per_hwmod,
  4292. .slave = &omap44xx_gpio3_hwmod,
  4293. .clk = "l4_div_ck",
  4294. .addr = omap44xx_gpio3_addrs,
  4295. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4296. };
  4297. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  4298. {
  4299. .pa_start = 0x48059000,
  4300. .pa_end = 0x480591ff,
  4301. .flags = ADDR_TYPE_RT
  4302. },
  4303. { }
  4304. };
  4305. /* l4_per -> gpio4 */
  4306. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  4307. .master = &omap44xx_l4_per_hwmod,
  4308. .slave = &omap44xx_gpio4_hwmod,
  4309. .clk = "l4_div_ck",
  4310. .addr = omap44xx_gpio4_addrs,
  4311. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4312. };
  4313. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  4314. {
  4315. .pa_start = 0x4805b000,
  4316. .pa_end = 0x4805b1ff,
  4317. .flags = ADDR_TYPE_RT
  4318. },
  4319. { }
  4320. };
  4321. /* l4_per -> gpio5 */
  4322. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  4323. .master = &omap44xx_l4_per_hwmod,
  4324. .slave = &omap44xx_gpio5_hwmod,
  4325. .clk = "l4_div_ck",
  4326. .addr = omap44xx_gpio5_addrs,
  4327. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4328. };
  4329. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  4330. {
  4331. .pa_start = 0x4805d000,
  4332. .pa_end = 0x4805d1ff,
  4333. .flags = ADDR_TYPE_RT
  4334. },
  4335. { }
  4336. };
  4337. /* l4_per -> gpio6 */
  4338. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  4339. .master = &omap44xx_l4_per_hwmod,
  4340. .slave = &omap44xx_gpio6_hwmod,
  4341. .clk = "l4_div_ck",
  4342. .addr = omap44xx_gpio6_addrs,
  4343. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4344. };
  4345. static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
  4346. {
  4347. .pa_start = 0x50000000,
  4348. .pa_end = 0x500003ff,
  4349. .flags = ADDR_TYPE_RT
  4350. },
  4351. { }
  4352. };
  4353. /* l3_main_2 -> gpmc */
  4354. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
  4355. .master = &omap44xx_l3_main_2_hwmod,
  4356. .slave = &omap44xx_gpmc_hwmod,
  4357. .clk = "l3_div_ck",
  4358. .addr = omap44xx_gpmc_addrs,
  4359. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4360. };
  4361. static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
  4362. {
  4363. .pa_start = 0x56000000,
  4364. .pa_end = 0x5600ffff,
  4365. .flags = ADDR_TYPE_RT
  4366. },
  4367. { }
  4368. };
  4369. /* l3_main_2 -> gpu */
  4370. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
  4371. .master = &omap44xx_l3_main_2_hwmod,
  4372. .slave = &omap44xx_gpu_hwmod,
  4373. .clk = "l3_div_ck",
  4374. .addr = omap44xx_gpu_addrs,
  4375. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4376. };
  4377. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  4378. {
  4379. .pa_start = 0x480b2000,
  4380. .pa_end = 0x480b201f,
  4381. .flags = ADDR_TYPE_RT
  4382. },
  4383. { }
  4384. };
  4385. /* l4_per -> hdq1w */
  4386. static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
  4387. .master = &omap44xx_l4_per_hwmod,
  4388. .slave = &omap44xx_hdq1w_hwmod,
  4389. .clk = "l4_div_ck",
  4390. .addr = omap44xx_hdq1w_addrs,
  4391. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4392. };
  4393. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  4394. {
  4395. .pa_start = 0x4a058000,
  4396. .pa_end = 0x4a05bfff,
  4397. .flags = ADDR_TYPE_RT
  4398. },
  4399. { }
  4400. };
  4401. /* l4_cfg -> hsi */
  4402. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  4403. .master = &omap44xx_l4_cfg_hwmod,
  4404. .slave = &omap44xx_hsi_hwmod,
  4405. .clk = "l4_div_ck",
  4406. .addr = omap44xx_hsi_addrs,
  4407. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4408. };
  4409. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  4410. {
  4411. .pa_start = 0x48070000,
  4412. .pa_end = 0x480700ff,
  4413. .flags = ADDR_TYPE_RT
  4414. },
  4415. { }
  4416. };
  4417. /* l4_per -> i2c1 */
  4418. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  4419. .master = &omap44xx_l4_per_hwmod,
  4420. .slave = &omap44xx_i2c1_hwmod,
  4421. .clk = "l4_div_ck",
  4422. .addr = omap44xx_i2c1_addrs,
  4423. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4424. };
  4425. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  4426. {
  4427. .pa_start = 0x48072000,
  4428. .pa_end = 0x480720ff,
  4429. .flags = ADDR_TYPE_RT
  4430. },
  4431. { }
  4432. };
  4433. /* l4_per -> i2c2 */
  4434. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  4435. .master = &omap44xx_l4_per_hwmod,
  4436. .slave = &omap44xx_i2c2_hwmod,
  4437. .clk = "l4_div_ck",
  4438. .addr = omap44xx_i2c2_addrs,
  4439. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4440. };
  4441. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  4442. {
  4443. .pa_start = 0x48060000,
  4444. .pa_end = 0x480600ff,
  4445. .flags = ADDR_TYPE_RT
  4446. },
  4447. { }
  4448. };
  4449. /* l4_per -> i2c3 */
  4450. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  4451. .master = &omap44xx_l4_per_hwmod,
  4452. .slave = &omap44xx_i2c3_hwmod,
  4453. .clk = "l4_div_ck",
  4454. .addr = omap44xx_i2c3_addrs,
  4455. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4456. };
  4457. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  4458. {
  4459. .pa_start = 0x48350000,
  4460. .pa_end = 0x483500ff,
  4461. .flags = ADDR_TYPE_RT
  4462. },
  4463. { }
  4464. };
  4465. /* l4_per -> i2c4 */
  4466. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  4467. .master = &omap44xx_l4_per_hwmod,
  4468. .slave = &omap44xx_i2c4_hwmod,
  4469. .clk = "l4_div_ck",
  4470. .addr = omap44xx_i2c4_addrs,
  4471. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4472. };
  4473. /* l3_main_2 -> ipu */
  4474. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  4475. .master = &omap44xx_l3_main_2_hwmod,
  4476. .slave = &omap44xx_ipu_hwmod,
  4477. .clk = "l3_div_ck",
  4478. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4479. };
  4480. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  4481. {
  4482. .pa_start = 0x52000000,
  4483. .pa_end = 0x520000ff,
  4484. .flags = ADDR_TYPE_RT
  4485. },
  4486. { }
  4487. };
  4488. /* l3_main_2 -> iss */
  4489. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  4490. .master = &omap44xx_l3_main_2_hwmod,
  4491. .slave = &omap44xx_iss_hwmod,
  4492. .clk = "l3_div_ck",
  4493. .addr = omap44xx_iss_addrs,
  4494. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4495. };
  4496. /* iva -> sl2if */
  4497. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_iva__sl2if = {
  4498. .master = &omap44xx_iva_hwmod,
  4499. .slave = &omap44xx_sl2if_hwmod,
  4500. .clk = "dpll_iva_m5x2_ck",
  4501. .user = OCP_USER_IVA,
  4502. };
  4503. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  4504. {
  4505. .pa_start = 0x5a000000,
  4506. .pa_end = 0x5a07ffff,
  4507. .flags = ADDR_TYPE_RT
  4508. },
  4509. { }
  4510. };
  4511. /* l3_main_2 -> iva */
  4512. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  4513. .master = &omap44xx_l3_main_2_hwmod,
  4514. .slave = &omap44xx_iva_hwmod,
  4515. .clk = "l3_div_ck",
  4516. .addr = omap44xx_iva_addrs,
  4517. .user = OCP_USER_MPU,
  4518. };
  4519. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  4520. {
  4521. .pa_start = 0x4a31c000,
  4522. .pa_end = 0x4a31c07f,
  4523. .flags = ADDR_TYPE_RT
  4524. },
  4525. { }
  4526. };
  4527. /* l4_wkup -> kbd */
  4528. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  4529. .master = &omap44xx_l4_wkup_hwmod,
  4530. .slave = &omap44xx_kbd_hwmod,
  4531. .clk = "l4_wkup_clk_mux_ck",
  4532. .addr = omap44xx_kbd_addrs,
  4533. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4534. };
  4535. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  4536. {
  4537. .pa_start = 0x4a0f4000,
  4538. .pa_end = 0x4a0f41ff,
  4539. .flags = ADDR_TYPE_RT
  4540. },
  4541. { }
  4542. };
  4543. /* l4_cfg -> mailbox */
  4544. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  4545. .master = &omap44xx_l4_cfg_hwmod,
  4546. .slave = &omap44xx_mailbox_hwmod,
  4547. .clk = "l4_div_ck",
  4548. .addr = omap44xx_mailbox_addrs,
  4549. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4550. };
  4551. static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
  4552. {
  4553. .pa_start = 0x40128000,
  4554. .pa_end = 0x401283ff,
  4555. .flags = ADDR_TYPE_RT
  4556. },
  4557. { }
  4558. };
  4559. /* l4_abe -> mcasp */
  4560. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
  4561. .master = &omap44xx_l4_abe_hwmod,
  4562. .slave = &omap44xx_mcasp_hwmod,
  4563. .clk = "ocp_abe_iclk",
  4564. .addr = omap44xx_mcasp_addrs,
  4565. .user = OCP_USER_MPU,
  4566. };
  4567. static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
  4568. {
  4569. .pa_start = 0x49028000,
  4570. .pa_end = 0x490283ff,
  4571. .flags = ADDR_TYPE_RT
  4572. },
  4573. { }
  4574. };
  4575. /* l4_abe -> mcasp (dma) */
  4576. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
  4577. .master = &omap44xx_l4_abe_hwmod,
  4578. .slave = &omap44xx_mcasp_hwmod,
  4579. .clk = "ocp_abe_iclk",
  4580. .addr = omap44xx_mcasp_dma_addrs,
  4581. .user = OCP_USER_SDMA,
  4582. };
  4583. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  4584. {
  4585. .name = "mpu",
  4586. .pa_start = 0x40122000,
  4587. .pa_end = 0x401220ff,
  4588. .flags = ADDR_TYPE_RT
  4589. },
  4590. { }
  4591. };
  4592. /* l4_abe -> mcbsp1 */
  4593. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  4594. .master = &omap44xx_l4_abe_hwmod,
  4595. .slave = &omap44xx_mcbsp1_hwmod,
  4596. .clk = "ocp_abe_iclk",
  4597. .addr = omap44xx_mcbsp1_addrs,
  4598. .user = OCP_USER_MPU,
  4599. };
  4600. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  4601. {
  4602. .name = "dma",
  4603. .pa_start = 0x49022000,
  4604. .pa_end = 0x490220ff,
  4605. .flags = ADDR_TYPE_RT
  4606. },
  4607. { }
  4608. };
  4609. /* l4_abe -> mcbsp1 (dma) */
  4610. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  4611. .master = &omap44xx_l4_abe_hwmod,
  4612. .slave = &omap44xx_mcbsp1_hwmod,
  4613. .clk = "ocp_abe_iclk",
  4614. .addr = omap44xx_mcbsp1_dma_addrs,
  4615. .user = OCP_USER_SDMA,
  4616. };
  4617. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  4618. {
  4619. .name = "mpu",
  4620. .pa_start = 0x40124000,
  4621. .pa_end = 0x401240ff,
  4622. .flags = ADDR_TYPE_RT
  4623. },
  4624. { }
  4625. };
  4626. /* l4_abe -> mcbsp2 */
  4627. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  4628. .master = &omap44xx_l4_abe_hwmod,
  4629. .slave = &omap44xx_mcbsp2_hwmod,
  4630. .clk = "ocp_abe_iclk",
  4631. .addr = omap44xx_mcbsp2_addrs,
  4632. .user = OCP_USER_MPU,
  4633. };
  4634. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  4635. {
  4636. .name = "dma",
  4637. .pa_start = 0x49024000,
  4638. .pa_end = 0x490240ff,
  4639. .flags = ADDR_TYPE_RT
  4640. },
  4641. { }
  4642. };
  4643. /* l4_abe -> mcbsp2 (dma) */
  4644. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  4645. .master = &omap44xx_l4_abe_hwmod,
  4646. .slave = &omap44xx_mcbsp2_hwmod,
  4647. .clk = "ocp_abe_iclk",
  4648. .addr = omap44xx_mcbsp2_dma_addrs,
  4649. .user = OCP_USER_SDMA,
  4650. };
  4651. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  4652. {
  4653. .name = "mpu",
  4654. .pa_start = 0x40126000,
  4655. .pa_end = 0x401260ff,
  4656. .flags = ADDR_TYPE_RT
  4657. },
  4658. { }
  4659. };
  4660. /* l4_abe -> mcbsp3 */
  4661. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  4662. .master = &omap44xx_l4_abe_hwmod,
  4663. .slave = &omap44xx_mcbsp3_hwmod,
  4664. .clk = "ocp_abe_iclk",
  4665. .addr = omap44xx_mcbsp3_addrs,
  4666. .user = OCP_USER_MPU,
  4667. };
  4668. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  4669. {
  4670. .name = "dma",
  4671. .pa_start = 0x49026000,
  4672. .pa_end = 0x490260ff,
  4673. .flags = ADDR_TYPE_RT
  4674. },
  4675. { }
  4676. };
  4677. /* l4_abe -> mcbsp3 (dma) */
  4678. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  4679. .master = &omap44xx_l4_abe_hwmod,
  4680. .slave = &omap44xx_mcbsp3_hwmod,
  4681. .clk = "ocp_abe_iclk",
  4682. .addr = omap44xx_mcbsp3_dma_addrs,
  4683. .user = OCP_USER_SDMA,
  4684. };
  4685. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  4686. {
  4687. .pa_start = 0x48096000,
  4688. .pa_end = 0x480960ff,
  4689. .flags = ADDR_TYPE_RT
  4690. },
  4691. { }
  4692. };
  4693. /* l4_per -> mcbsp4 */
  4694. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  4695. .master = &omap44xx_l4_per_hwmod,
  4696. .slave = &omap44xx_mcbsp4_hwmod,
  4697. .clk = "l4_div_ck",
  4698. .addr = omap44xx_mcbsp4_addrs,
  4699. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4700. };
  4701. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  4702. {
  4703. .name = "mpu",
  4704. .pa_start = 0x40132000,
  4705. .pa_end = 0x4013207f,
  4706. .flags = ADDR_TYPE_RT
  4707. },
  4708. { }
  4709. };
  4710. /* l4_abe -> mcpdm */
  4711. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  4712. .master = &omap44xx_l4_abe_hwmod,
  4713. .slave = &omap44xx_mcpdm_hwmod,
  4714. .clk = "ocp_abe_iclk",
  4715. .addr = omap44xx_mcpdm_addrs,
  4716. .user = OCP_USER_MPU,
  4717. };
  4718. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  4719. {
  4720. .name = "dma",
  4721. .pa_start = 0x49032000,
  4722. .pa_end = 0x4903207f,
  4723. .flags = ADDR_TYPE_RT
  4724. },
  4725. { }
  4726. };
  4727. /* l4_abe -> mcpdm (dma) */
  4728. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  4729. .master = &omap44xx_l4_abe_hwmod,
  4730. .slave = &omap44xx_mcpdm_hwmod,
  4731. .clk = "ocp_abe_iclk",
  4732. .addr = omap44xx_mcpdm_dma_addrs,
  4733. .user = OCP_USER_SDMA,
  4734. };
  4735. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  4736. {
  4737. .pa_start = 0x48098000,
  4738. .pa_end = 0x480981ff,
  4739. .flags = ADDR_TYPE_RT
  4740. },
  4741. { }
  4742. };
  4743. /* l4_per -> mcspi1 */
  4744. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  4745. .master = &omap44xx_l4_per_hwmod,
  4746. .slave = &omap44xx_mcspi1_hwmod,
  4747. .clk = "l4_div_ck",
  4748. .addr = omap44xx_mcspi1_addrs,
  4749. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4750. };
  4751. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  4752. {
  4753. .pa_start = 0x4809a000,
  4754. .pa_end = 0x4809a1ff,
  4755. .flags = ADDR_TYPE_RT
  4756. },
  4757. { }
  4758. };
  4759. /* l4_per -> mcspi2 */
  4760. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  4761. .master = &omap44xx_l4_per_hwmod,
  4762. .slave = &omap44xx_mcspi2_hwmod,
  4763. .clk = "l4_div_ck",
  4764. .addr = omap44xx_mcspi2_addrs,
  4765. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4766. };
  4767. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  4768. {
  4769. .pa_start = 0x480b8000,
  4770. .pa_end = 0x480b81ff,
  4771. .flags = ADDR_TYPE_RT
  4772. },
  4773. { }
  4774. };
  4775. /* l4_per -> mcspi3 */
  4776. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  4777. .master = &omap44xx_l4_per_hwmod,
  4778. .slave = &omap44xx_mcspi3_hwmod,
  4779. .clk = "l4_div_ck",
  4780. .addr = omap44xx_mcspi3_addrs,
  4781. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4782. };
  4783. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  4784. {
  4785. .pa_start = 0x480ba000,
  4786. .pa_end = 0x480ba1ff,
  4787. .flags = ADDR_TYPE_RT
  4788. },
  4789. { }
  4790. };
  4791. /* l4_per -> mcspi4 */
  4792. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  4793. .master = &omap44xx_l4_per_hwmod,
  4794. .slave = &omap44xx_mcspi4_hwmod,
  4795. .clk = "l4_div_ck",
  4796. .addr = omap44xx_mcspi4_addrs,
  4797. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4798. };
  4799. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  4800. {
  4801. .pa_start = 0x4809c000,
  4802. .pa_end = 0x4809c3ff,
  4803. .flags = ADDR_TYPE_RT
  4804. },
  4805. { }
  4806. };
  4807. /* l4_per -> mmc1 */
  4808. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  4809. .master = &omap44xx_l4_per_hwmod,
  4810. .slave = &omap44xx_mmc1_hwmod,
  4811. .clk = "l4_div_ck",
  4812. .addr = omap44xx_mmc1_addrs,
  4813. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4814. };
  4815. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  4816. {
  4817. .pa_start = 0x480b4000,
  4818. .pa_end = 0x480b43ff,
  4819. .flags = ADDR_TYPE_RT
  4820. },
  4821. { }
  4822. };
  4823. /* l4_per -> mmc2 */
  4824. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  4825. .master = &omap44xx_l4_per_hwmod,
  4826. .slave = &omap44xx_mmc2_hwmod,
  4827. .clk = "l4_div_ck",
  4828. .addr = omap44xx_mmc2_addrs,
  4829. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4830. };
  4831. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  4832. {
  4833. .pa_start = 0x480ad000,
  4834. .pa_end = 0x480ad3ff,
  4835. .flags = ADDR_TYPE_RT
  4836. },
  4837. { }
  4838. };
  4839. /* l4_per -> mmc3 */
  4840. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  4841. .master = &omap44xx_l4_per_hwmod,
  4842. .slave = &omap44xx_mmc3_hwmod,
  4843. .clk = "l4_div_ck",
  4844. .addr = omap44xx_mmc3_addrs,
  4845. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4846. };
  4847. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  4848. {
  4849. .pa_start = 0x480d1000,
  4850. .pa_end = 0x480d13ff,
  4851. .flags = ADDR_TYPE_RT
  4852. },
  4853. { }
  4854. };
  4855. /* l4_per -> mmc4 */
  4856. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  4857. .master = &omap44xx_l4_per_hwmod,
  4858. .slave = &omap44xx_mmc4_hwmod,
  4859. .clk = "l4_div_ck",
  4860. .addr = omap44xx_mmc4_addrs,
  4861. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4862. };
  4863. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  4864. {
  4865. .pa_start = 0x480d5000,
  4866. .pa_end = 0x480d53ff,
  4867. .flags = ADDR_TYPE_RT
  4868. },
  4869. { }
  4870. };
  4871. /* l4_per -> mmc5 */
  4872. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  4873. .master = &omap44xx_l4_per_hwmod,
  4874. .slave = &omap44xx_mmc5_hwmod,
  4875. .clk = "l4_div_ck",
  4876. .addr = omap44xx_mmc5_addrs,
  4877. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4878. };
  4879. /* l3_main_2 -> ocmc_ram */
  4880. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = {
  4881. .master = &omap44xx_l3_main_2_hwmod,
  4882. .slave = &omap44xx_ocmc_ram_hwmod,
  4883. .clk = "l3_div_ck",
  4884. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4885. };
  4886. static struct omap_hwmod_addr_space omap44xx_ocp2scp_usb_phy_addrs[] = {
  4887. {
  4888. .pa_start = 0x4a0ad000,
  4889. .pa_end = 0x4a0ad01f,
  4890. .flags = ADDR_TYPE_RT
  4891. },
  4892. { }
  4893. };
  4894. /* l4_cfg -> ocp2scp_usb_phy */
  4895. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = {
  4896. .master = &omap44xx_l4_cfg_hwmod,
  4897. .slave = &omap44xx_ocp2scp_usb_phy_hwmod,
  4898. .clk = "l4_div_ck",
  4899. .addr = omap44xx_ocp2scp_usb_phy_addrs,
  4900. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4901. };
  4902. static struct omap_hwmod_addr_space omap44xx_prcm_mpu_addrs[] = {
  4903. {
  4904. .pa_start = 0x48243000,
  4905. .pa_end = 0x48243fff,
  4906. .flags = ADDR_TYPE_RT
  4907. },
  4908. { }
  4909. };
  4910. /* mpu_private -> prcm_mpu */
  4911. static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = {
  4912. .master = &omap44xx_mpu_private_hwmod,
  4913. .slave = &omap44xx_prcm_mpu_hwmod,
  4914. .clk = "l3_div_ck",
  4915. .addr = omap44xx_prcm_mpu_addrs,
  4916. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4917. };
  4918. static struct omap_hwmod_addr_space omap44xx_cm_core_aon_addrs[] = {
  4919. {
  4920. .pa_start = 0x4a004000,
  4921. .pa_end = 0x4a004fff,
  4922. .flags = ADDR_TYPE_RT
  4923. },
  4924. { }
  4925. };
  4926. /* l4_wkup -> cm_core_aon */
  4927. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = {
  4928. .master = &omap44xx_l4_wkup_hwmod,
  4929. .slave = &omap44xx_cm_core_aon_hwmod,
  4930. .clk = "l4_wkup_clk_mux_ck",
  4931. .addr = omap44xx_cm_core_aon_addrs,
  4932. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4933. };
  4934. static struct omap_hwmod_addr_space omap44xx_cm_core_addrs[] = {
  4935. {
  4936. .pa_start = 0x4a008000,
  4937. .pa_end = 0x4a009fff,
  4938. .flags = ADDR_TYPE_RT
  4939. },
  4940. { }
  4941. };
  4942. /* l4_cfg -> cm_core */
  4943. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = {
  4944. .master = &omap44xx_l4_cfg_hwmod,
  4945. .slave = &omap44xx_cm_core_hwmod,
  4946. .clk = "l4_div_ck",
  4947. .addr = omap44xx_cm_core_addrs,
  4948. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4949. };
  4950. static struct omap_hwmod_addr_space omap44xx_prm_addrs[] = {
  4951. {
  4952. .pa_start = 0x4a306000,
  4953. .pa_end = 0x4a307fff,
  4954. .flags = ADDR_TYPE_RT
  4955. },
  4956. { }
  4957. };
  4958. /* l4_wkup -> prm */
  4959. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = {
  4960. .master = &omap44xx_l4_wkup_hwmod,
  4961. .slave = &omap44xx_prm_hwmod,
  4962. .clk = "l4_wkup_clk_mux_ck",
  4963. .addr = omap44xx_prm_addrs,
  4964. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4965. };
  4966. static struct omap_hwmod_addr_space omap44xx_scrm_addrs[] = {
  4967. {
  4968. .pa_start = 0x4a30a000,
  4969. .pa_end = 0x4a30a7ff,
  4970. .flags = ADDR_TYPE_RT
  4971. },
  4972. { }
  4973. };
  4974. /* l4_wkup -> scrm */
  4975. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = {
  4976. .master = &omap44xx_l4_wkup_hwmod,
  4977. .slave = &omap44xx_scrm_hwmod,
  4978. .clk = "l4_wkup_clk_mux_ck",
  4979. .addr = omap44xx_scrm_addrs,
  4980. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4981. };
  4982. /* l3_main_2 -> sl2if */
  4983. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l3_main_2__sl2if = {
  4984. .master = &omap44xx_l3_main_2_hwmod,
  4985. .slave = &omap44xx_sl2if_hwmod,
  4986. .clk = "l3_div_ck",
  4987. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4988. };
  4989. static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
  4990. {
  4991. .pa_start = 0x4012c000,
  4992. .pa_end = 0x4012c3ff,
  4993. .flags = ADDR_TYPE_RT
  4994. },
  4995. { }
  4996. };
  4997. /* l4_abe -> slimbus1 */
  4998. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
  4999. .master = &omap44xx_l4_abe_hwmod,
  5000. .slave = &omap44xx_slimbus1_hwmod,
  5001. .clk = "ocp_abe_iclk",
  5002. .addr = omap44xx_slimbus1_addrs,
  5003. .user = OCP_USER_MPU,
  5004. };
  5005. static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
  5006. {
  5007. .pa_start = 0x4902c000,
  5008. .pa_end = 0x4902c3ff,
  5009. .flags = ADDR_TYPE_RT
  5010. },
  5011. { }
  5012. };
  5013. /* l4_abe -> slimbus1 (dma) */
  5014. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
  5015. .master = &omap44xx_l4_abe_hwmod,
  5016. .slave = &omap44xx_slimbus1_hwmod,
  5017. .clk = "ocp_abe_iclk",
  5018. .addr = omap44xx_slimbus1_dma_addrs,
  5019. .user = OCP_USER_SDMA,
  5020. };
  5021. static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
  5022. {
  5023. .pa_start = 0x48076000,
  5024. .pa_end = 0x480763ff,
  5025. .flags = ADDR_TYPE_RT
  5026. },
  5027. { }
  5028. };
  5029. /* l4_per -> slimbus2 */
  5030. static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
  5031. .master = &omap44xx_l4_per_hwmod,
  5032. .slave = &omap44xx_slimbus2_hwmod,
  5033. .clk = "l4_div_ck",
  5034. .addr = omap44xx_slimbus2_addrs,
  5035. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5036. };
  5037. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  5038. {
  5039. .pa_start = 0x4a0dd000,
  5040. .pa_end = 0x4a0dd03f,
  5041. .flags = ADDR_TYPE_RT
  5042. },
  5043. { }
  5044. };
  5045. /* l4_cfg -> smartreflex_core */
  5046. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  5047. .master = &omap44xx_l4_cfg_hwmod,
  5048. .slave = &omap44xx_smartreflex_core_hwmod,
  5049. .clk = "l4_div_ck",
  5050. .addr = omap44xx_smartreflex_core_addrs,
  5051. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5052. };
  5053. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  5054. {
  5055. .pa_start = 0x4a0db000,
  5056. .pa_end = 0x4a0db03f,
  5057. .flags = ADDR_TYPE_RT
  5058. },
  5059. { }
  5060. };
  5061. /* l4_cfg -> smartreflex_iva */
  5062. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  5063. .master = &omap44xx_l4_cfg_hwmod,
  5064. .slave = &omap44xx_smartreflex_iva_hwmod,
  5065. .clk = "l4_div_ck",
  5066. .addr = omap44xx_smartreflex_iva_addrs,
  5067. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5068. };
  5069. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  5070. {
  5071. .pa_start = 0x4a0d9000,
  5072. .pa_end = 0x4a0d903f,
  5073. .flags = ADDR_TYPE_RT
  5074. },
  5075. { }
  5076. };
  5077. /* l4_cfg -> smartreflex_mpu */
  5078. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  5079. .master = &omap44xx_l4_cfg_hwmod,
  5080. .slave = &omap44xx_smartreflex_mpu_hwmod,
  5081. .clk = "l4_div_ck",
  5082. .addr = omap44xx_smartreflex_mpu_addrs,
  5083. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5084. };
  5085. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  5086. {
  5087. .pa_start = 0x4a0f6000,
  5088. .pa_end = 0x4a0f6fff,
  5089. .flags = ADDR_TYPE_RT
  5090. },
  5091. { }
  5092. };
  5093. /* l4_cfg -> spinlock */
  5094. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  5095. .master = &omap44xx_l4_cfg_hwmod,
  5096. .slave = &omap44xx_spinlock_hwmod,
  5097. .clk = "l4_div_ck",
  5098. .addr = omap44xx_spinlock_addrs,
  5099. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5100. };
  5101. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  5102. {
  5103. .pa_start = 0x4a318000,
  5104. .pa_end = 0x4a31807f,
  5105. .flags = ADDR_TYPE_RT
  5106. },
  5107. { }
  5108. };
  5109. /* l4_wkup -> timer1 */
  5110. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  5111. .master = &omap44xx_l4_wkup_hwmod,
  5112. .slave = &omap44xx_timer1_hwmod,
  5113. .clk = "l4_wkup_clk_mux_ck",
  5114. .addr = omap44xx_timer1_addrs,
  5115. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5116. };
  5117. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  5118. {
  5119. .pa_start = 0x48032000,
  5120. .pa_end = 0x4803207f,
  5121. .flags = ADDR_TYPE_RT
  5122. },
  5123. { }
  5124. };
  5125. /* l4_per -> timer2 */
  5126. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  5127. .master = &omap44xx_l4_per_hwmod,
  5128. .slave = &omap44xx_timer2_hwmod,
  5129. .clk = "l4_div_ck",
  5130. .addr = omap44xx_timer2_addrs,
  5131. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5132. };
  5133. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  5134. {
  5135. .pa_start = 0x48034000,
  5136. .pa_end = 0x4803407f,
  5137. .flags = ADDR_TYPE_RT
  5138. },
  5139. { }
  5140. };
  5141. /* l4_per -> timer3 */
  5142. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  5143. .master = &omap44xx_l4_per_hwmod,
  5144. .slave = &omap44xx_timer3_hwmod,
  5145. .clk = "l4_div_ck",
  5146. .addr = omap44xx_timer3_addrs,
  5147. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5148. };
  5149. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  5150. {
  5151. .pa_start = 0x48036000,
  5152. .pa_end = 0x4803607f,
  5153. .flags = ADDR_TYPE_RT
  5154. },
  5155. { }
  5156. };
  5157. /* l4_per -> timer4 */
  5158. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  5159. .master = &omap44xx_l4_per_hwmod,
  5160. .slave = &omap44xx_timer4_hwmod,
  5161. .clk = "l4_div_ck",
  5162. .addr = omap44xx_timer4_addrs,
  5163. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5164. };
  5165. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  5166. {
  5167. .pa_start = 0x40138000,
  5168. .pa_end = 0x4013807f,
  5169. .flags = ADDR_TYPE_RT
  5170. },
  5171. { }
  5172. };
  5173. /* l4_abe -> timer5 */
  5174. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  5175. .master = &omap44xx_l4_abe_hwmod,
  5176. .slave = &omap44xx_timer5_hwmod,
  5177. .clk = "ocp_abe_iclk",
  5178. .addr = omap44xx_timer5_addrs,
  5179. .user = OCP_USER_MPU,
  5180. };
  5181. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  5182. {
  5183. .pa_start = 0x49038000,
  5184. .pa_end = 0x4903807f,
  5185. .flags = ADDR_TYPE_RT
  5186. },
  5187. { }
  5188. };
  5189. /* l4_abe -> timer5 (dma) */
  5190. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  5191. .master = &omap44xx_l4_abe_hwmod,
  5192. .slave = &omap44xx_timer5_hwmod,
  5193. .clk = "ocp_abe_iclk",
  5194. .addr = omap44xx_timer5_dma_addrs,
  5195. .user = OCP_USER_SDMA,
  5196. };
  5197. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  5198. {
  5199. .pa_start = 0x4013a000,
  5200. .pa_end = 0x4013a07f,
  5201. .flags = ADDR_TYPE_RT
  5202. },
  5203. { }
  5204. };
  5205. /* l4_abe -> timer6 */
  5206. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  5207. .master = &omap44xx_l4_abe_hwmod,
  5208. .slave = &omap44xx_timer6_hwmod,
  5209. .clk = "ocp_abe_iclk",
  5210. .addr = omap44xx_timer6_addrs,
  5211. .user = OCP_USER_MPU,
  5212. };
  5213. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  5214. {
  5215. .pa_start = 0x4903a000,
  5216. .pa_end = 0x4903a07f,
  5217. .flags = ADDR_TYPE_RT
  5218. },
  5219. { }
  5220. };
  5221. /* l4_abe -> timer6 (dma) */
  5222. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  5223. .master = &omap44xx_l4_abe_hwmod,
  5224. .slave = &omap44xx_timer6_hwmod,
  5225. .clk = "ocp_abe_iclk",
  5226. .addr = omap44xx_timer6_dma_addrs,
  5227. .user = OCP_USER_SDMA,
  5228. };
  5229. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  5230. {
  5231. .pa_start = 0x4013c000,
  5232. .pa_end = 0x4013c07f,
  5233. .flags = ADDR_TYPE_RT
  5234. },
  5235. { }
  5236. };
  5237. /* l4_abe -> timer7 */
  5238. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  5239. .master = &omap44xx_l4_abe_hwmod,
  5240. .slave = &omap44xx_timer7_hwmod,
  5241. .clk = "ocp_abe_iclk",
  5242. .addr = omap44xx_timer7_addrs,
  5243. .user = OCP_USER_MPU,
  5244. };
  5245. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  5246. {
  5247. .pa_start = 0x4903c000,
  5248. .pa_end = 0x4903c07f,
  5249. .flags = ADDR_TYPE_RT
  5250. },
  5251. { }
  5252. };
  5253. /* l4_abe -> timer7 (dma) */
  5254. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  5255. .master = &omap44xx_l4_abe_hwmod,
  5256. .slave = &omap44xx_timer7_hwmod,
  5257. .clk = "ocp_abe_iclk",
  5258. .addr = omap44xx_timer7_dma_addrs,
  5259. .user = OCP_USER_SDMA,
  5260. };
  5261. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  5262. {
  5263. .pa_start = 0x4013e000,
  5264. .pa_end = 0x4013e07f,
  5265. .flags = ADDR_TYPE_RT
  5266. },
  5267. { }
  5268. };
  5269. /* l4_abe -> timer8 */
  5270. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  5271. .master = &omap44xx_l4_abe_hwmod,
  5272. .slave = &omap44xx_timer8_hwmod,
  5273. .clk = "ocp_abe_iclk",
  5274. .addr = omap44xx_timer8_addrs,
  5275. .user = OCP_USER_MPU,
  5276. };
  5277. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  5278. {
  5279. .pa_start = 0x4903e000,
  5280. .pa_end = 0x4903e07f,
  5281. .flags = ADDR_TYPE_RT
  5282. },
  5283. { }
  5284. };
  5285. /* l4_abe -> timer8 (dma) */
  5286. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  5287. .master = &omap44xx_l4_abe_hwmod,
  5288. .slave = &omap44xx_timer8_hwmod,
  5289. .clk = "ocp_abe_iclk",
  5290. .addr = omap44xx_timer8_dma_addrs,
  5291. .user = OCP_USER_SDMA,
  5292. };
  5293. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  5294. {
  5295. .pa_start = 0x4803e000,
  5296. .pa_end = 0x4803e07f,
  5297. .flags = ADDR_TYPE_RT
  5298. },
  5299. { }
  5300. };
  5301. /* l4_per -> timer9 */
  5302. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  5303. .master = &omap44xx_l4_per_hwmod,
  5304. .slave = &omap44xx_timer9_hwmod,
  5305. .clk = "l4_div_ck",
  5306. .addr = omap44xx_timer9_addrs,
  5307. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5308. };
  5309. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  5310. {
  5311. .pa_start = 0x48086000,
  5312. .pa_end = 0x4808607f,
  5313. .flags = ADDR_TYPE_RT
  5314. },
  5315. { }
  5316. };
  5317. /* l4_per -> timer10 */
  5318. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  5319. .master = &omap44xx_l4_per_hwmod,
  5320. .slave = &omap44xx_timer10_hwmod,
  5321. .clk = "l4_div_ck",
  5322. .addr = omap44xx_timer10_addrs,
  5323. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5324. };
  5325. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  5326. {
  5327. .pa_start = 0x48088000,
  5328. .pa_end = 0x4808807f,
  5329. .flags = ADDR_TYPE_RT
  5330. },
  5331. { }
  5332. };
  5333. /* l4_per -> timer11 */
  5334. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  5335. .master = &omap44xx_l4_per_hwmod,
  5336. .slave = &omap44xx_timer11_hwmod,
  5337. .clk = "l4_div_ck",
  5338. .addr = omap44xx_timer11_addrs,
  5339. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5340. };
  5341. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  5342. {
  5343. .pa_start = 0x4806a000,
  5344. .pa_end = 0x4806a0ff,
  5345. .flags = ADDR_TYPE_RT
  5346. },
  5347. { }
  5348. };
  5349. /* l4_per -> uart1 */
  5350. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  5351. .master = &omap44xx_l4_per_hwmod,
  5352. .slave = &omap44xx_uart1_hwmod,
  5353. .clk = "l4_div_ck",
  5354. .addr = omap44xx_uart1_addrs,
  5355. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5356. };
  5357. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  5358. {
  5359. .pa_start = 0x4806c000,
  5360. .pa_end = 0x4806c0ff,
  5361. .flags = ADDR_TYPE_RT
  5362. },
  5363. { }
  5364. };
  5365. /* l4_per -> uart2 */
  5366. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  5367. .master = &omap44xx_l4_per_hwmod,
  5368. .slave = &omap44xx_uart2_hwmod,
  5369. .clk = "l4_div_ck",
  5370. .addr = omap44xx_uart2_addrs,
  5371. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5372. };
  5373. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  5374. {
  5375. .pa_start = 0x48020000,
  5376. .pa_end = 0x480200ff,
  5377. .flags = ADDR_TYPE_RT
  5378. },
  5379. { }
  5380. };
  5381. /* l4_per -> uart3 */
  5382. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  5383. .master = &omap44xx_l4_per_hwmod,
  5384. .slave = &omap44xx_uart3_hwmod,
  5385. .clk = "l4_div_ck",
  5386. .addr = omap44xx_uart3_addrs,
  5387. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5388. };
  5389. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  5390. {
  5391. .pa_start = 0x4806e000,
  5392. .pa_end = 0x4806e0ff,
  5393. .flags = ADDR_TYPE_RT
  5394. },
  5395. { }
  5396. };
  5397. /* l4_per -> uart4 */
  5398. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  5399. .master = &omap44xx_l4_per_hwmod,
  5400. .slave = &omap44xx_uart4_hwmod,
  5401. .clk = "l4_div_ck",
  5402. .addr = omap44xx_uart4_addrs,
  5403. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5404. };
  5405. static struct omap_hwmod_addr_space omap44xx_usb_host_fs_addrs[] = {
  5406. {
  5407. .pa_start = 0x4a0a9000,
  5408. .pa_end = 0x4a0a93ff,
  5409. .flags = ADDR_TYPE_RT
  5410. },
  5411. { }
  5412. };
  5413. /* l4_cfg -> usb_host_fs */
  5414. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_cfg__usb_host_fs = {
  5415. .master = &omap44xx_l4_cfg_hwmod,
  5416. .slave = &omap44xx_usb_host_fs_hwmod,
  5417. .clk = "l4_div_ck",
  5418. .addr = omap44xx_usb_host_fs_addrs,
  5419. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5420. };
  5421. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  5422. {
  5423. .name = "uhh",
  5424. .pa_start = 0x4a064000,
  5425. .pa_end = 0x4a0647ff,
  5426. .flags = ADDR_TYPE_RT
  5427. },
  5428. {
  5429. .name = "ohci",
  5430. .pa_start = 0x4a064800,
  5431. .pa_end = 0x4a064bff,
  5432. },
  5433. {
  5434. .name = "ehci",
  5435. .pa_start = 0x4a064c00,
  5436. .pa_end = 0x4a064fff,
  5437. },
  5438. {}
  5439. };
  5440. /* l4_cfg -> usb_host_hs */
  5441. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  5442. .master = &omap44xx_l4_cfg_hwmod,
  5443. .slave = &omap44xx_usb_host_hs_hwmod,
  5444. .clk = "l4_div_ck",
  5445. .addr = omap44xx_usb_host_hs_addrs,
  5446. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5447. };
  5448. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  5449. {
  5450. .pa_start = 0x4a0ab000,
  5451. .pa_end = 0x4a0ab7ff,
  5452. .flags = ADDR_TYPE_RT
  5453. },
  5454. {
  5455. /* XXX: Remove this once control module driver is in place */
  5456. .pa_start = 0x4a00233c,
  5457. .pa_end = 0x4a00233f,
  5458. .flags = ADDR_TYPE_RT
  5459. },
  5460. { }
  5461. };
  5462. /* l4_cfg -> usb_otg_hs */
  5463. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  5464. .master = &omap44xx_l4_cfg_hwmod,
  5465. .slave = &omap44xx_usb_otg_hs_hwmod,
  5466. .clk = "l4_div_ck",
  5467. .addr = omap44xx_usb_otg_hs_addrs,
  5468. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5469. };
  5470. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  5471. {
  5472. .name = "tll",
  5473. .pa_start = 0x4a062000,
  5474. .pa_end = 0x4a063fff,
  5475. .flags = ADDR_TYPE_RT
  5476. },
  5477. {}
  5478. };
  5479. /* l4_cfg -> usb_tll_hs */
  5480. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  5481. .master = &omap44xx_l4_cfg_hwmod,
  5482. .slave = &omap44xx_usb_tll_hs_hwmod,
  5483. .clk = "l4_div_ck",
  5484. .addr = omap44xx_usb_tll_hs_addrs,
  5485. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5486. };
  5487. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  5488. {
  5489. .pa_start = 0x4a314000,
  5490. .pa_end = 0x4a31407f,
  5491. .flags = ADDR_TYPE_RT
  5492. },
  5493. { }
  5494. };
  5495. /* l4_wkup -> wd_timer2 */
  5496. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  5497. .master = &omap44xx_l4_wkup_hwmod,
  5498. .slave = &omap44xx_wd_timer2_hwmod,
  5499. .clk = "l4_wkup_clk_mux_ck",
  5500. .addr = omap44xx_wd_timer2_addrs,
  5501. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5502. };
  5503. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  5504. {
  5505. .pa_start = 0x40130000,
  5506. .pa_end = 0x4013007f,
  5507. .flags = ADDR_TYPE_RT
  5508. },
  5509. { }
  5510. };
  5511. /* l4_abe -> wd_timer3 */
  5512. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  5513. .master = &omap44xx_l4_abe_hwmod,
  5514. .slave = &omap44xx_wd_timer3_hwmod,
  5515. .clk = "ocp_abe_iclk",
  5516. .addr = omap44xx_wd_timer3_addrs,
  5517. .user = OCP_USER_MPU,
  5518. };
  5519. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  5520. {
  5521. .pa_start = 0x49030000,
  5522. .pa_end = 0x4903007f,
  5523. .flags = ADDR_TYPE_RT
  5524. },
  5525. { }
  5526. };
  5527. /* l4_abe -> wd_timer3 (dma) */
  5528. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  5529. .master = &omap44xx_l4_abe_hwmod,
  5530. .slave = &omap44xx_wd_timer3_hwmod,
  5531. .clk = "ocp_abe_iclk",
  5532. .addr = omap44xx_wd_timer3_dma_addrs,
  5533. .user = OCP_USER_SDMA,
  5534. };
  5535. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  5536. &omap44xx_c2c__c2c_target_fw,
  5537. &omap44xx_l4_cfg__c2c_target_fw,
  5538. &omap44xx_l3_main_1__dmm,
  5539. &omap44xx_mpu__dmm,
  5540. &omap44xx_c2c__emif_fw,
  5541. &omap44xx_dmm__emif_fw,
  5542. &omap44xx_l4_cfg__emif_fw,
  5543. &omap44xx_iva__l3_instr,
  5544. &omap44xx_l3_main_3__l3_instr,
  5545. &omap44xx_ocp_wp_noc__l3_instr,
  5546. &omap44xx_dsp__l3_main_1,
  5547. &omap44xx_dss__l3_main_1,
  5548. &omap44xx_l3_main_2__l3_main_1,
  5549. &omap44xx_l4_cfg__l3_main_1,
  5550. &omap44xx_mmc1__l3_main_1,
  5551. &omap44xx_mmc2__l3_main_1,
  5552. &omap44xx_mpu__l3_main_1,
  5553. &omap44xx_c2c_target_fw__l3_main_2,
  5554. &omap44xx_debugss__l3_main_2,
  5555. &omap44xx_dma_system__l3_main_2,
  5556. &omap44xx_fdif__l3_main_2,
  5557. &omap44xx_gpu__l3_main_2,
  5558. &omap44xx_hsi__l3_main_2,
  5559. &omap44xx_ipu__l3_main_2,
  5560. &omap44xx_iss__l3_main_2,
  5561. &omap44xx_iva__l3_main_2,
  5562. &omap44xx_l3_main_1__l3_main_2,
  5563. &omap44xx_l4_cfg__l3_main_2,
  5564. /* &omap44xx_usb_host_fs__l3_main_2, */
  5565. &omap44xx_usb_host_hs__l3_main_2,
  5566. &omap44xx_usb_otg_hs__l3_main_2,
  5567. &omap44xx_l3_main_1__l3_main_3,
  5568. &omap44xx_l3_main_2__l3_main_3,
  5569. &omap44xx_l4_cfg__l3_main_3,
  5570. /* &omap44xx_aess__l4_abe, */
  5571. &omap44xx_dsp__l4_abe,
  5572. &omap44xx_l3_main_1__l4_abe,
  5573. &omap44xx_mpu__l4_abe,
  5574. &omap44xx_l3_main_1__l4_cfg,
  5575. &omap44xx_l3_main_2__l4_per,
  5576. &omap44xx_l4_cfg__l4_wkup,
  5577. &omap44xx_mpu__mpu_private,
  5578. &omap44xx_l4_cfg__ocp_wp_noc,
  5579. /* &omap44xx_l4_abe__aess, */
  5580. /* &omap44xx_l4_abe__aess_dma, */
  5581. &omap44xx_l3_main_2__c2c,
  5582. &omap44xx_l4_wkup__counter_32k,
  5583. &omap44xx_l4_cfg__ctrl_module_core,
  5584. &omap44xx_l4_cfg__ctrl_module_pad_core,
  5585. &omap44xx_l4_wkup__ctrl_module_wkup,
  5586. &omap44xx_l4_wkup__ctrl_module_pad_wkup,
  5587. &omap44xx_l3_instr__debugss,
  5588. &omap44xx_l4_cfg__dma_system,
  5589. &omap44xx_l4_abe__dmic,
  5590. &omap44xx_l4_abe__dmic_dma,
  5591. &omap44xx_dsp__iva,
  5592. /* &omap44xx_dsp__sl2if, */
  5593. &omap44xx_l4_cfg__dsp,
  5594. &omap44xx_l3_main_2__dss,
  5595. &omap44xx_l4_per__dss,
  5596. &omap44xx_l3_main_2__dss_dispc,
  5597. &omap44xx_l4_per__dss_dispc,
  5598. &omap44xx_l3_main_2__dss_dsi1,
  5599. &omap44xx_l4_per__dss_dsi1,
  5600. &omap44xx_l3_main_2__dss_dsi2,
  5601. &omap44xx_l4_per__dss_dsi2,
  5602. &omap44xx_l3_main_2__dss_hdmi,
  5603. &omap44xx_l4_per__dss_hdmi,
  5604. &omap44xx_l3_main_2__dss_rfbi,
  5605. &omap44xx_l4_per__dss_rfbi,
  5606. &omap44xx_l3_main_2__dss_venc,
  5607. &omap44xx_l4_per__dss_venc,
  5608. &omap44xx_l4_per__elm,
  5609. &omap44xx_emif_fw__emif1,
  5610. &omap44xx_emif_fw__emif2,
  5611. &omap44xx_l4_cfg__fdif,
  5612. &omap44xx_l4_wkup__gpio1,
  5613. &omap44xx_l4_per__gpio2,
  5614. &omap44xx_l4_per__gpio3,
  5615. &omap44xx_l4_per__gpio4,
  5616. &omap44xx_l4_per__gpio5,
  5617. &omap44xx_l4_per__gpio6,
  5618. &omap44xx_l3_main_2__gpmc,
  5619. &omap44xx_l3_main_2__gpu,
  5620. &omap44xx_l4_per__hdq1w,
  5621. &omap44xx_l4_cfg__hsi,
  5622. &omap44xx_l4_per__i2c1,
  5623. &omap44xx_l4_per__i2c2,
  5624. &omap44xx_l4_per__i2c3,
  5625. &omap44xx_l4_per__i2c4,
  5626. &omap44xx_l3_main_2__ipu,
  5627. &omap44xx_l3_main_2__iss,
  5628. /* &omap44xx_iva__sl2if, */
  5629. &omap44xx_l3_main_2__iva,
  5630. &omap44xx_l4_wkup__kbd,
  5631. &omap44xx_l4_cfg__mailbox,
  5632. &omap44xx_l4_abe__mcasp,
  5633. &omap44xx_l4_abe__mcasp_dma,
  5634. &omap44xx_l4_abe__mcbsp1,
  5635. &omap44xx_l4_abe__mcbsp1_dma,
  5636. &omap44xx_l4_abe__mcbsp2,
  5637. &omap44xx_l4_abe__mcbsp2_dma,
  5638. &omap44xx_l4_abe__mcbsp3,
  5639. &omap44xx_l4_abe__mcbsp3_dma,
  5640. &omap44xx_l4_per__mcbsp4,
  5641. &omap44xx_l4_abe__mcpdm,
  5642. &omap44xx_l4_abe__mcpdm_dma,
  5643. &omap44xx_l4_per__mcspi1,
  5644. &omap44xx_l4_per__mcspi2,
  5645. &omap44xx_l4_per__mcspi3,
  5646. &omap44xx_l4_per__mcspi4,
  5647. &omap44xx_l4_per__mmc1,
  5648. &omap44xx_l4_per__mmc2,
  5649. &omap44xx_l4_per__mmc3,
  5650. &omap44xx_l4_per__mmc4,
  5651. &omap44xx_l4_per__mmc5,
  5652. &omap44xx_l3_main_2__mmu_ipu,
  5653. &omap44xx_l4_cfg__mmu_dsp,
  5654. &omap44xx_l3_main_2__ocmc_ram,
  5655. &omap44xx_l4_cfg__ocp2scp_usb_phy,
  5656. &omap44xx_mpu_private__prcm_mpu,
  5657. &omap44xx_l4_wkup__cm_core_aon,
  5658. &omap44xx_l4_cfg__cm_core,
  5659. &omap44xx_l4_wkup__prm,
  5660. &omap44xx_l4_wkup__scrm,
  5661. /* &omap44xx_l3_main_2__sl2if, */
  5662. &omap44xx_l4_abe__slimbus1,
  5663. &omap44xx_l4_abe__slimbus1_dma,
  5664. &omap44xx_l4_per__slimbus2,
  5665. &omap44xx_l4_cfg__smartreflex_core,
  5666. &omap44xx_l4_cfg__smartreflex_iva,
  5667. &omap44xx_l4_cfg__smartreflex_mpu,
  5668. &omap44xx_l4_cfg__spinlock,
  5669. &omap44xx_l4_wkup__timer1,
  5670. &omap44xx_l4_per__timer2,
  5671. &omap44xx_l4_per__timer3,
  5672. &omap44xx_l4_per__timer4,
  5673. &omap44xx_l4_abe__timer5,
  5674. &omap44xx_l4_abe__timer5_dma,
  5675. &omap44xx_l4_abe__timer6,
  5676. &omap44xx_l4_abe__timer6_dma,
  5677. &omap44xx_l4_abe__timer7,
  5678. &omap44xx_l4_abe__timer7_dma,
  5679. &omap44xx_l4_abe__timer8,
  5680. &omap44xx_l4_abe__timer8_dma,
  5681. &omap44xx_l4_per__timer9,
  5682. &omap44xx_l4_per__timer10,
  5683. &omap44xx_l4_per__timer11,
  5684. &omap44xx_l4_per__uart1,
  5685. &omap44xx_l4_per__uart2,
  5686. &omap44xx_l4_per__uart3,
  5687. &omap44xx_l4_per__uart4,
  5688. /* &omap44xx_l4_cfg__usb_host_fs, */
  5689. &omap44xx_l4_cfg__usb_host_hs,
  5690. &omap44xx_l4_cfg__usb_otg_hs,
  5691. &omap44xx_l4_cfg__usb_tll_hs,
  5692. &omap44xx_l4_wkup__wd_timer2,
  5693. &omap44xx_l4_abe__wd_timer3,
  5694. &omap44xx_l4_abe__wd_timer3_dma,
  5695. NULL,
  5696. };
  5697. int __init omap44xx_hwmod_init(void)
  5698. {
  5699. omap_hwmod_init();
  5700. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  5701. }