omap_hwmod_3xxx_data.c 95 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791
  1. /*
  2. * omap_hwmod_3xxx_data.c - hardware modules present on the OMAP3xxx chips
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * The data in this file should be completely autogeneratable from
  13. * the TI hardware database or other technical documentation.
  14. *
  15. * XXX these should be marked initdata for multi-OMAP kernels
  16. */
  17. #include <linux/i2c-omap.h>
  18. #include <linux/power/smartreflex.h>
  19. #include <linux/platform_data/gpio-omap.h>
  20. #include <linux/omap-dma.h>
  21. #include "l3_3xxx.h"
  22. #include "l4_3xxx.h"
  23. #include <linux/platform_data/asoc-ti-mcbsp.h>
  24. #include <linux/platform_data/spi-omap2-mcspi.h>
  25. #include <linux/platform_data/iommu-omap.h>
  26. #include <plat/dmtimer.h>
  27. #include "am35xx.h"
  28. #include "soc.h"
  29. #include "omap_hwmod.h"
  30. #include "omap_hwmod_common_data.h"
  31. #include "prm-regbits-34xx.h"
  32. #include "cm-regbits-34xx.h"
  33. #include "dma.h"
  34. #include "i2c.h"
  35. #include "mmc.h"
  36. #include "wd_timer.h"
  37. #include "serial.h"
  38. /*
  39. * OMAP3xxx hardware module integration data
  40. *
  41. * All of the data in this section should be autogeneratable from the
  42. * TI hardware database or other technical documentation. Data that
  43. * is driver-specific or driver-kernel integration-specific belongs
  44. * elsewhere.
  45. */
  46. /*
  47. * IP blocks
  48. */
  49. /* L3 */
  50. static struct omap_hwmod_irq_info omap3xxx_l3_main_irqs[] = {
  51. { .irq = 9 + OMAP_INTC_START, },
  52. { .irq = 10 + OMAP_INTC_START, },
  53. { .irq = -1 },
  54. };
  55. static struct omap_hwmod omap3xxx_l3_main_hwmod = {
  56. .name = "l3_main",
  57. .class = &l3_hwmod_class,
  58. .mpu_irqs = omap3xxx_l3_main_irqs,
  59. .flags = HWMOD_NO_IDLEST,
  60. };
  61. /* L4 CORE */
  62. static struct omap_hwmod omap3xxx_l4_core_hwmod = {
  63. .name = "l4_core",
  64. .class = &l4_hwmod_class,
  65. .flags = HWMOD_NO_IDLEST,
  66. };
  67. /* L4 PER */
  68. static struct omap_hwmod omap3xxx_l4_per_hwmod = {
  69. .name = "l4_per",
  70. .class = &l4_hwmod_class,
  71. .flags = HWMOD_NO_IDLEST,
  72. };
  73. /* L4 WKUP */
  74. static struct omap_hwmod omap3xxx_l4_wkup_hwmod = {
  75. .name = "l4_wkup",
  76. .class = &l4_hwmod_class,
  77. .flags = HWMOD_NO_IDLEST,
  78. };
  79. /* L4 SEC */
  80. static struct omap_hwmod omap3xxx_l4_sec_hwmod = {
  81. .name = "l4_sec",
  82. .class = &l4_hwmod_class,
  83. .flags = HWMOD_NO_IDLEST,
  84. };
  85. /* MPU */
  86. static struct omap_hwmod_irq_info omap3xxx_mpu_irqs[] = {
  87. { .name = "pmu", .irq = 3 + OMAP_INTC_START },
  88. { .irq = -1 }
  89. };
  90. static struct omap_hwmod omap3xxx_mpu_hwmod = {
  91. .name = "mpu",
  92. .mpu_irqs = omap3xxx_mpu_irqs,
  93. .class = &mpu_hwmod_class,
  94. .main_clk = "arm_fck",
  95. };
  96. /* IVA2 (IVA2) */
  97. static struct omap_hwmod_rst_info omap3xxx_iva_resets[] = {
  98. { .name = "logic", .rst_shift = 0, .st_shift = 8 },
  99. { .name = "seq0", .rst_shift = 1, .st_shift = 9 },
  100. { .name = "seq1", .rst_shift = 2, .st_shift = 10 },
  101. };
  102. static struct omap_hwmod omap3xxx_iva_hwmod = {
  103. .name = "iva",
  104. .class = &iva_hwmod_class,
  105. .clkdm_name = "iva2_clkdm",
  106. .rst_lines = omap3xxx_iva_resets,
  107. .rst_lines_cnt = ARRAY_SIZE(omap3xxx_iva_resets),
  108. .main_clk = "iva2_ck",
  109. .prcm = {
  110. .omap2 = {
  111. .module_offs = OMAP3430_IVA2_MOD,
  112. .prcm_reg_id = 1,
  113. .module_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
  114. .idlest_reg_id = 1,
  115. .idlest_idle_bit = OMAP3430_ST_IVA2_SHIFT,
  116. }
  117. },
  118. };
  119. /*
  120. * 'debugss' class
  121. * debug and emulation sub system
  122. */
  123. static struct omap_hwmod_class omap3xxx_debugss_hwmod_class = {
  124. .name = "debugss",
  125. };
  126. /* debugss */
  127. static struct omap_hwmod omap3xxx_debugss_hwmod = {
  128. .name = "debugss",
  129. .class = &omap3xxx_debugss_hwmod_class,
  130. .clkdm_name = "emu_clkdm",
  131. .main_clk = "emu_src_ck",
  132. .flags = HWMOD_NO_IDLEST,
  133. };
  134. /* timer class */
  135. static struct omap_hwmod_class_sysconfig omap3xxx_timer_sysc = {
  136. .rev_offs = 0x0000,
  137. .sysc_offs = 0x0010,
  138. .syss_offs = 0x0014,
  139. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
  140. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  141. SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE |
  142. SYSS_HAS_RESET_STATUS),
  143. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  144. .clockact = CLOCKACT_TEST_ICLK,
  145. .sysc_fields = &omap_hwmod_sysc_type1,
  146. };
  147. static struct omap_hwmod_class omap3xxx_timer_hwmod_class = {
  148. .name = "timer",
  149. .sysc = &omap3xxx_timer_sysc,
  150. };
  151. /* secure timers dev attribute */
  152. static struct omap_timer_capability_dev_attr capability_secure_dev_attr = {
  153. .timer_capability = OMAP_TIMER_ALWON | OMAP_TIMER_SECURE,
  154. };
  155. /* always-on timers dev attribute */
  156. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  157. .timer_capability = OMAP_TIMER_ALWON,
  158. };
  159. /* pwm timers dev attribute */
  160. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  161. .timer_capability = OMAP_TIMER_HAS_PWM,
  162. };
  163. /* timers with DSP interrupt dev attribute */
  164. static struct omap_timer_capability_dev_attr capability_dsp_dev_attr = {
  165. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ,
  166. };
  167. /* pwm timers with DSP interrupt dev attribute */
  168. static struct omap_timer_capability_dev_attr capability_dsp_pwm_dev_attr = {
  169. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ | OMAP_TIMER_HAS_PWM,
  170. };
  171. /* timer1 */
  172. static struct omap_hwmod omap3xxx_timer1_hwmod = {
  173. .name = "timer1",
  174. .mpu_irqs = omap2_timer1_mpu_irqs,
  175. .main_clk = "gpt1_fck",
  176. .prcm = {
  177. .omap2 = {
  178. .prcm_reg_id = 1,
  179. .module_bit = OMAP3430_EN_GPT1_SHIFT,
  180. .module_offs = WKUP_MOD,
  181. .idlest_reg_id = 1,
  182. .idlest_idle_bit = OMAP3430_ST_GPT1_SHIFT,
  183. },
  184. },
  185. .dev_attr = &capability_alwon_dev_attr,
  186. .class = &omap3xxx_timer_hwmod_class,
  187. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  188. };
  189. /* timer2 */
  190. static struct omap_hwmod omap3xxx_timer2_hwmod = {
  191. .name = "timer2",
  192. .mpu_irqs = omap2_timer2_mpu_irqs,
  193. .main_clk = "gpt2_fck",
  194. .prcm = {
  195. .omap2 = {
  196. .prcm_reg_id = 1,
  197. .module_bit = OMAP3430_EN_GPT2_SHIFT,
  198. .module_offs = OMAP3430_PER_MOD,
  199. .idlest_reg_id = 1,
  200. .idlest_idle_bit = OMAP3430_ST_GPT2_SHIFT,
  201. },
  202. },
  203. .class = &omap3xxx_timer_hwmod_class,
  204. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  205. };
  206. /* timer3 */
  207. static struct omap_hwmod omap3xxx_timer3_hwmod = {
  208. .name = "timer3",
  209. .mpu_irqs = omap2_timer3_mpu_irqs,
  210. .main_clk = "gpt3_fck",
  211. .prcm = {
  212. .omap2 = {
  213. .prcm_reg_id = 1,
  214. .module_bit = OMAP3430_EN_GPT3_SHIFT,
  215. .module_offs = OMAP3430_PER_MOD,
  216. .idlest_reg_id = 1,
  217. .idlest_idle_bit = OMAP3430_ST_GPT3_SHIFT,
  218. },
  219. },
  220. .class = &omap3xxx_timer_hwmod_class,
  221. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  222. };
  223. /* timer4 */
  224. static struct omap_hwmod omap3xxx_timer4_hwmod = {
  225. .name = "timer4",
  226. .mpu_irqs = omap2_timer4_mpu_irqs,
  227. .main_clk = "gpt4_fck",
  228. .prcm = {
  229. .omap2 = {
  230. .prcm_reg_id = 1,
  231. .module_bit = OMAP3430_EN_GPT4_SHIFT,
  232. .module_offs = OMAP3430_PER_MOD,
  233. .idlest_reg_id = 1,
  234. .idlest_idle_bit = OMAP3430_ST_GPT4_SHIFT,
  235. },
  236. },
  237. .class = &omap3xxx_timer_hwmod_class,
  238. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  239. };
  240. /* timer5 */
  241. static struct omap_hwmod omap3xxx_timer5_hwmod = {
  242. .name = "timer5",
  243. .mpu_irqs = omap2_timer5_mpu_irqs,
  244. .main_clk = "gpt5_fck",
  245. .prcm = {
  246. .omap2 = {
  247. .prcm_reg_id = 1,
  248. .module_bit = OMAP3430_EN_GPT5_SHIFT,
  249. .module_offs = OMAP3430_PER_MOD,
  250. .idlest_reg_id = 1,
  251. .idlest_idle_bit = OMAP3430_ST_GPT5_SHIFT,
  252. },
  253. },
  254. .dev_attr = &capability_dsp_dev_attr,
  255. .class = &omap3xxx_timer_hwmod_class,
  256. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  257. };
  258. /* timer6 */
  259. static struct omap_hwmod omap3xxx_timer6_hwmod = {
  260. .name = "timer6",
  261. .mpu_irqs = omap2_timer6_mpu_irqs,
  262. .main_clk = "gpt6_fck",
  263. .prcm = {
  264. .omap2 = {
  265. .prcm_reg_id = 1,
  266. .module_bit = OMAP3430_EN_GPT6_SHIFT,
  267. .module_offs = OMAP3430_PER_MOD,
  268. .idlest_reg_id = 1,
  269. .idlest_idle_bit = OMAP3430_ST_GPT6_SHIFT,
  270. },
  271. },
  272. .dev_attr = &capability_dsp_dev_attr,
  273. .class = &omap3xxx_timer_hwmod_class,
  274. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  275. };
  276. /* timer7 */
  277. static struct omap_hwmod omap3xxx_timer7_hwmod = {
  278. .name = "timer7",
  279. .mpu_irqs = omap2_timer7_mpu_irqs,
  280. .main_clk = "gpt7_fck",
  281. .prcm = {
  282. .omap2 = {
  283. .prcm_reg_id = 1,
  284. .module_bit = OMAP3430_EN_GPT7_SHIFT,
  285. .module_offs = OMAP3430_PER_MOD,
  286. .idlest_reg_id = 1,
  287. .idlest_idle_bit = OMAP3430_ST_GPT7_SHIFT,
  288. },
  289. },
  290. .dev_attr = &capability_dsp_dev_attr,
  291. .class = &omap3xxx_timer_hwmod_class,
  292. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  293. };
  294. /* timer8 */
  295. static struct omap_hwmod omap3xxx_timer8_hwmod = {
  296. .name = "timer8",
  297. .mpu_irqs = omap2_timer8_mpu_irqs,
  298. .main_clk = "gpt8_fck",
  299. .prcm = {
  300. .omap2 = {
  301. .prcm_reg_id = 1,
  302. .module_bit = OMAP3430_EN_GPT8_SHIFT,
  303. .module_offs = OMAP3430_PER_MOD,
  304. .idlest_reg_id = 1,
  305. .idlest_idle_bit = OMAP3430_ST_GPT8_SHIFT,
  306. },
  307. },
  308. .dev_attr = &capability_dsp_pwm_dev_attr,
  309. .class = &omap3xxx_timer_hwmod_class,
  310. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  311. };
  312. /* timer9 */
  313. static struct omap_hwmod omap3xxx_timer9_hwmod = {
  314. .name = "timer9",
  315. .mpu_irqs = omap2_timer9_mpu_irqs,
  316. .main_clk = "gpt9_fck",
  317. .prcm = {
  318. .omap2 = {
  319. .prcm_reg_id = 1,
  320. .module_bit = OMAP3430_EN_GPT9_SHIFT,
  321. .module_offs = OMAP3430_PER_MOD,
  322. .idlest_reg_id = 1,
  323. .idlest_idle_bit = OMAP3430_ST_GPT9_SHIFT,
  324. },
  325. },
  326. .dev_attr = &capability_pwm_dev_attr,
  327. .class = &omap3xxx_timer_hwmod_class,
  328. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  329. };
  330. /* timer10 */
  331. static struct omap_hwmod omap3xxx_timer10_hwmod = {
  332. .name = "timer10",
  333. .mpu_irqs = omap2_timer10_mpu_irqs,
  334. .main_clk = "gpt10_fck",
  335. .prcm = {
  336. .omap2 = {
  337. .prcm_reg_id = 1,
  338. .module_bit = OMAP3430_EN_GPT10_SHIFT,
  339. .module_offs = CORE_MOD,
  340. .idlest_reg_id = 1,
  341. .idlest_idle_bit = OMAP3430_ST_GPT10_SHIFT,
  342. },
  343. },
  344. .dev_attr = &capability_pwm_dev_attr,
  345. .class = &omap3xxx_timer_hwmod_class,
  346. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  347. };
  348. /* timer11 */
  349. static struct omap_hwmod omap3xxx_timer11_hwmod = {
  350. .name = "timer11",
  351. .mpu_irqs = omap2_timer11_mpu_irqs,
  352. .main_clk = "gpt11_fck",
  353. .prcm = {
  354. .omap2 = {
  355. .prcm_reg_id = 1,
  356. .module_bit = OMAP3430_EN_GPT11_SHIFT,
  357. .module_offs = CORE_MOD,
  358. .idlest_reg_id = 1,
  359. .idlest_idle_bit = OMAP3430_ST_GPT11_SHIFT,
  360. },
  361. },
  362. .dev_attr = &capability_pwm_dev_attr,
  363. .class = &omap3xxx_timer_hwmod_class,
  364. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  365. };
  366. /* timer12 */
  367. static struct omap_hwmod_irq_info omap3xxx_timer12_mpu_irqs[] = {
  368. { .irq = 95 + OMAP_INTC_START, },
  369. { .irq = -1 },
  370. };
  371. static struct omap_hwmod omap3xxx_timer12_hwmod = {
  372. .name = "timer12",
  373. .mpu_irqs = omap3xxx_timer12_mpu_irqs,
  374. .main_clk = "gpt12_fck",
  375. .prcm = {
  376. .omap2 = {
  377. .prcm_reg_id = 1,
  378. .module_bit = OMAP3430_EN_GPT12_SHIFT,
  379. .module_offs = WKUP_MOD,
  380. .idlest_reg_id = 1,
  381. .idlest_idle_bit = OMAP3430_ST_GPT12_SHIFT,
  382. },
  383. },
  384. .dev_attr = &capability_secure_dev_attr,
  385. .class = &omap3xxx_timer_hwmod_class,
  386. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  387. };
  388. /*
  389. * 'wd_timer' class
  390. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  391. * overflow condition
  392. */
  393. static struct omap_hwmod_class_sysconfig omap3xxx_wd_timer_sysc = {
  394. .rev_offs = 0x0000,
  395. .sysc_offs = 0x0010,
  396. .syss_offs = 0x0014,
  397. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_EMUFREE |
  398. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  399. SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  400. SYSS_HAS_RESET_STATUS),
  401. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  402. .sysc_fields = &omap_hwmod_sysc_type1,
  403. };
  404. /* I2C common */
  405. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  406. .rev_offs = 0x00,
  407. .sysc_offs = 0x20,
  408. .syss_offs = 0x10,
  409. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  410. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  411. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  412. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  413. .clockact = CLOCKACT_TEST_ICLK,
  414. .sysc_fields = &omap_hwmod_sysc_type1,
  415. };
  416. static struct omap_hwmod_class omap3xxx_wd_timer_hwmod_class = {
  417. .name = "wd_timer",
  418. .sysc = &omap3xxx_wd_timer_sysc,
  419. .pre_shutdown = &omap2_wd_timer_disable,
  420. .reset = &omap2_wd_timer_reset,
  421. };
  422. static struct omap_hwmod omap3xxx_wd_timer2_hwmod = {
  423. .name = "wd_timer2",
  424. .class = &omap3xxx_wd_timer_hwmod_class,
  425. .main_clk = "wdt2_fck",
  426. .prcm = {
  427. .omap2 = {
  428. .prcm_reg_id = 1,
  429. .module_bit = OMAP3430_EN_WDT2_SHIFT,
  430. .module_offs = WKUP_MOD,
  431. .idlest_reg_id = 1,
  432. .idlest_idle_bit = OMAP3430_ST_WDT2_SHIFT,
  433. },
  434. },
  435. /*
  436. * XXX: Use software supervised mode, HW supervised smartidle seems to
  437. * block CORE power domain idle transitions. Maybe a HW bug in wdt2?
  438. */
  439. .flags = HWMOD_SWSUP_SIDLE,
  440. };
  441. /* UART1 */
  442. static struct omap_hwmod omap3xxx_uart1_hwmod = {
  443. .name = "uart1",
  444. .mpu_irqs = omap2_uart1_mpu_irqs,
  445. .sdma_reqs = omap2_uart1_sdma_reqs,
  446. .main_clk = "uart1_fck",
  447. .prcm = {
  448. .omap2 = {
  449. .module_offs = CORE_MOD,
  450. .prcm_reg_id = 1,
  451. .module_bit = OMAP3430_EN_UART1_SHIFT,
  452. .idlest_reg_id = 1,
  453. .idlest_idle_bit = OMAP3430_EN_UART1_SHIFT,
  454. },
  455. },
  456. .class = &omap2_uart_class,
  457. };
  458. /* UART2 */
  459. static struct omap_hwmod omap3xxx_uart2_hwmod = {
  460. .name = "uart2",
  461. .mpu_irqs = omap2_uart2_mpu_irqs,
  462. .sdma_reqs = omap2_uart2_sdma_reqs,
  463. .main_clk = "uart2_fck",
  464. .prcm = {
  465. .omap2 = {
  466. .module_offs = CORE_MOD,
  467. .prcm_reg_id = 1,
  468. .module_bit = OMAP3430_EN_UART2_SHIFT,
  469. .idlest_reg_id = 1,
  470. .idlest_idle_bit = OMAP3430_EN_UART2_SHIFT,
  471. },
  472. },
  473. .class = &omap2_uart_class,
  474. };
  475. /* UART3 */
  476. static struct omap_hwmod omap3xxx_uart3_hwmod = {
  477. .name = "uart3",
  478. .mpu_irqs = omap2_uart3_mpu_irqs,
  479. .sdma_reqs = omap2_uart3_sdma_reqs,
  480. .main_clk = "uart3_fck",
  481. .prcm = {
  482. .omap2 = {
  483. .module_offs = OMAP3430_PER_MOD,
  484. .prcm_reg_id = 1,
  485. .module_bit = OMAP3430_EN_UART3_SHIFT,
  486. .idlest_reg_id = 1,
  487. .idlest_idle_bit = OMAP3430_EN_UART3_SHIFT,
  488. },
  489. },
  490. .class = &omap2_uart_class,
  491. };
  492. /* UART4 */
  493. static struct omap_hwmod_irq_info uart4_mpu_irqs[] = {
  494. { .irq = 80 + OMAP_INTC_START, },
  495. { .irq = -1 },
  496. };
  497. static struct omap_hwmod_dma_info uart4_sdma_reqs[] = {
  498. { .name = "rx", .dma_req = OMAP36XX_DMA_UART4_RX, },
  499. { .name = "tx", .dma_req = OMAP36XX_DMA_UART4_TX, },
  500. { .dma_req = -1 }
  501. };
  502. static struct omap_hwmod omap36xx_uart4_hwmod = {
  503. .name = "uart4",
  504. .mpu_irqs = uart4_mpu_irqs,
  505. .sdma_reqs = uart4_sdma_reqs,
  506. .main_clk = "uart4_fck",
  507. .prcm = {
  508. .omap2 = {
  509. .module_offs = OMAP3430_PER_MOD,
  510. .prcm_reg_id = 1,
  511. .module_bit = OMAP3630_EN_UART4_SHIFT,
  512. .idlest_reg_id = 1,
  513. .idlest_idle_bit = OMAP3630_EN_UART4_SHIFT,
  514. },
  515. },
  516. .class = &omap2_uart_class,
  517. };
  518. static struct omap_hwmod_irq_info am35xx_uart4_mpu_irqs[] = {
  519. { .irq = 84 + OMAP_INTC_START, },
  520. { .irq = -1 },
  521. };
  522. static struct omap_hwmod_dma_info am35xx_uart4_sdma_reqs[] = {
  523. { .name = "rx", .dma_req = AM35XX_DMA_UART4_RX, },
  524. { .name = "tx", .dma_req = AM35XX_DMA_UART4_TX, },
  525. { .dma_req = -1 }
  526. };
  527. /*
  528. * XXX AM35xx UART4 cannot complete its softreset without uart1_fck or
  529. * uart2_fck being enabled. So we add uart1_fck as an optional clock,
  530. * below, and set the HWMOD_CONTROL_OPT_CLKS_IN_RESET. This really
  531. * should not be needed. The functional clock structure of the AM35xx
  532. * UART4 is extremely unclear and opaque; it is unclear what the role
  533. * of uart1/2_fck is for the UART4. Any clarification from either
  534. * empirical testing or the AM3505/3517 hardware designers would be
  535. * most welcome.
  536. */
  537. static struct omap_hwmod_opt_clk am35xx_uart4_opt_clks[] = {
  538. { .role = "softreset_uart1_fck", .clk = "uart1_fck" },
  539. };
  540. static struct omap_hwmod am35xx_uart4_hwmod = {
  541. .name = "uart4",
  542. .mpu_irqs = am35xx_uart4_mpu_irqs,
  543. .sdma_reqs = am35xx_uart4_sdma_reqs,
  544. .main_clk = "uart4_fck",
  545. .prcm = {
  546. .omap2 = {
  547. .module_offs = CORE_MOD,
  548. .prcm_reg_id = 1,
  549. .module_bit = AM35XX_EN_UART4_SHIFT,
  550. .idlest_reg_id = 1,
  551. .idlest_idle_bit = AM35XX_ST_UART4_SHIFT,
  552. },
  553. },
  554. .opt_clks = am35xx_uart4_opt_clks,
  555. .opt_clks_cnt = ARRAY_SIZE(am35xx_uart4_opt_clks),
  556. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  557. .class = &omap2_uart_class,
  558. };
  559. static struct omap_hwmod_class i2c_class = {
  560. .name = "i2c",
  561. .sysc = &i2c_sysc,
  562. .rev = OMAP_I2C_IP_VERSION_1,
  563. .reset = &omap_i2c_reset,
  564. };
  565. static struct omap_hwmod_dma_info omap3xxx_dss_sdma_chs[] = {
  566. { .name = "dispc", .dma_req = 5 },
  567. { .name = "dsi1", .dma_req = 74 },
  568. { .dma_req = -1 }
  569. };
  570. /* dss */
  571. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  572. /*
  573. * The DSS HW needs all DSS clocks enabled during reset. The dss_core
  574. * driver does not use these clocks.
  575. */
  576. { .role = "sys_clk", .clk = "dss2_alwon_fck" },
  577. { .role = "tv_clk", .clk = "dss_tv_fck" },
  578. /* required only on OMAP3430 */
  579. { .role = "tv_dac_clk", .clk = "dss_96m_fck" },
  580. };
  581. static struct omap_hwmod omap3430es1_dss_core_hwmod = {
  582. .name = "dss_core",
  583. .class = &omap2_dss_hwmod_class,
  584. .main_clk = "dss1_alwon_fck", /* instead of dss_fck */
  585. .sdma_reqs = omap3xxx_dss_sdma_chs,
  586. .prcm = {
  587. .omap2 = {
  588. .prcm_reg_id = 1,
  589. .module_bit = OMAP3430_EN_DSS1_SHIFT,
  590. .module_offs = OMAP3430_DSS_MOD,
  591. .idlest_reg_id = 1,
  592. .idlest_stdby_bit = OMAP3430ES1_ST_DSS_SHIFT,
  593. },
  594. },
  595. .opt_clks = dss_opt_clks,
  596. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  597. .flags = HWMOD_NO_IDLEST | HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  598. };
  599. static struct omap_hwmod omap3xxx_dss_core_hwmod = {
  600. .name = "dss_core",
  601. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  602. .class = &omap2_dss_hwmod_class,
  603. .main_clk = "dss1_alwon_fck", /* instead of dss_fck */
  604. .sdma_reqs = omap3xxx_dss_sdma_chs,
  605. .prcm = {
  606. .omap2 = {
  607. .prcm_reg_id = 1,
  608. .module_bit = OMAP3430_EN_DSS1_SHIFT,
  609. .module_offs = OMAP3430_DSS_MOD,
  610. .idlest_reg_id = 1,
  611. .idlest_idle_bit = OMAP3430ES2_ST_DSS_IDLE_SHIFT,
  612. .idlest_stdby_bit = OMAP3430ES2_ST_DSS_STDBY_SHIFT,
  613. },
  614. },
  615. .opt_clks = dss_opt_clks,
  616. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  617. };
  618. /*
  619. * 'dispc' class
  620. * display controller
  621. */
  622. static struct omap_hwmod_class_sysconfig omap3_dispc_sysc = {
  623. .rev_offs = 0x0000,
  624. .sysc_offs = 0x0010,
  625. .syss_offs = 0x0014,
  626. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
  627. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  628. SYSC_HAS_ENAWAKEUP),
  629. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  630. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  631. .sysc_fields = &omap_hwmod_sysc_type1,
  632. };
  633. static struct omap_hwmod_class omap3_dispc_hwmod_class = {
  634. .name = "dispc",
  635. .sysc = &omap3_dispc_sysc,
  636. };
  637. static struct omap_hwmod omap3xxx_dss_dispc_hwmod = {
  638. .name = "dss_dispc",
  639. .class = &omap3_dispc_hwmod_class,
  640. .mpu_irqs = omap2_dispc_irqs,
  641. .main_clk = "dss1_alwon_fck",
  642. .prcm = {
  643. .omap2 = {
  644. .prcm_reg_id = 1,
  645. .module_bit = OMAP3430_EN_DSS1_SHIFT,
  646. .module_offs = OMAP3430_DSS_MOD,
  647. },
  648. },
  649. .flags = HWMOD_NO_IDLEST,
  650. .dev_attr = &omap2_3_dss_dispc_dev_attr
  651. };
  652. /*
  653. * 'dsi' class
  654. * display serial interface controller
  655. */
  656. static struct omap_hwmod_class omap3xxx_dsi_hwmod_class = {
  657. .name = "dsi",
  658. };
  659. static struct omap_hwmod_irq_info omap3xxx_dsi1_irqs[] = {
  660. { .irq = 25 + OMAP_INTC_START, },
  661. { .irq = -1 },
  662. };
  663. /* dss_dsi1 */
  664. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  665. { .role = "sys_clk", .clk = "dss2_alwon_fck" },
  666. };
  667. static struct omap_hwmod omap3xxx_dss_dsi1_hwmod = {
  668. .name = "dss_dsi1",
  669. .class = &omap3xxx_dsi_hwmod_class,
  670. .mpu_irqs = omap3xxx_dsi1_irqs,
  671. .main_clk = "dss1_alwon_fck",
  672. .prcm = {
  673. .omap2 = {
  674. .prcm_reg_id = 1,
  675. .module_bit = OMAP3430_EN_DSS1_SHIFT,
  676. .module_offs = OMAP3430_DSS_MOD,
  677. },
  678. },
  679. .opt_clks = dss_dsi1_opt_clks,
  680. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  681. .flags = HWMOD_NO_IDLEST,
  682. };
  683. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  684. { .role = "ick", .clk = "dss_ick" },
  685. };
  686. static struct omap_hwmod omap3xxx_dss_rfbi_hwmod = {
  687. .name = "dss_rfbi",
  688. .class = &omap2_rfbi_hwmod_class,
  689. .main_clk = "dss1_alwon_fck",
  690. .prcm = {
  691. .omap2 = {
  692. .prcm_reg_id = 1,
  693. .module_bit = OMAP3430_EN_DSS1_SHIFT,
  694. .module_offs = OMAP3430_DSS_MOD,
  695. },
  696. },
  697. .opt_clks = dss_rfbi_opt_clks,
  698. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  699. .flags = HWMOD_NO_IDLEST,
  700. };
  701. static struct omap_hwmod_opt_clk dss_venc_opt_clks[] = {
  702. /* required only on OMAP3430 */
  703. { .role = "tv_dac_clk", .clk = "dss_96m_fck" },
  704. };
  705. static struct omap_hwmod omap3xxx_dss_venc_hwmod = {
  706. .name = "dss_venc",
  707. .class = &omap2_venc_hwmod_class,
  708. .main_clk = "dss_tv_fck",
  709. .prcm = {
  710. .omap2 = {
  711. .prcm_reg_id = 1,
  712. .module_bit = OMAP3430_EN_DSS1_SHIFT,
  713. .module_offs = OMAP3430_DSS_MOD,
  714. },
  715. },
  716. .opt_clks = dss_venc_opt_clks,
  717. .opt_clks_cnt = ARRAY_SIZE(dss_venc_opt_clks),
  718. .flags = HWMOD_NO_IDLEST,
  719. };
  720. /* I2C1 */
  721. static struct omap_i2c_dev_attr i2c1_dev_attr = {
  722. .fifo_depth = 8, /* bytes */
  723. .flags = OMAP_I2C_FLAG_BUS_SHIFT_2,
  724. };
  725. static struct omap_hwmod omap3xxx_i2c1_hwmod = {
  726. .name = "i2c1",
  727. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  728. .mpu_irqs = omap2_i2c1_mpu_irqs,
  729. .sdma_reqs = omap2_i2c1_sdma_reqs,
  730. .main_clk = "i2c1_fck",
  731. .prcm = {
  732. .omap2 = {
  733. .module_offs = CORE_MOD,
  734. .prcm_reg_id = 1,
  735. .module_bit = OMAP3430_EN_I2C1_SHIFT,
  736. .idlest_reg_id = 1,
  737. .idlest_idle_bit = OMAP3430_ST_I2C1_SHIFT,
  738. },
  739. },
  740. .class = &i2c_class,
  741. .dev_attr = &i2c1_dev_attr,
  742. };
  743. /* I2C2 */
  744. static struct omap_i2c_dev_attr i2c2_dev_attr = {
  745. .fifo_depth = 8, /* bytes */
  746. .flags = OMAP_I2C_FLAG_BUS_SHIFT_2,
  747. };
  748. static struct omap_hwmod omap3xxx_i2c2_hwmod = {
  749. .name = "i2c2",
  750. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  751. .mpu_irqs = omap2_i2c2_mpu_irqs,
  752. .sdma_reqs = omap2_i2c2_sdma_reqs,
  753. .main_clk = "i2c2_fck",
  754. .prcm = {
  755. .omap2 = {
  756. .module_offs = CORE_MOD,
  757. .prcm_reg_id = 1,
  758. .module_bit = OMAP3430_EN_I2C2_SHIFT,
  759. .idlest_reg_id = 1,
  760. .idlest_idle_bit = OMAP3430_ST_I2C2_SHIFT,
  761. },
  762. },
  763. .class = &i2c_class,
  764. .dev_attr = &i2c2_dev_attr,
  765. };
  766. /* I2C3 */
  767. static struct omap_i2c_dev_attr i2c3_dev_attr = {
  768. .fifo_depth = 64, /* bytes */
  769. .flags = OMAP_I2C_FLAG_BUS_SHIFT_2,
  770. };
  771. static struct omap_hwmod_irq_info i2c3_mpu_irqs[] = {
  772. { .irq = 61 + OMAP_INTC_START, },
  773. { .irq = -1 },
  774. };
  775. static struct omap_hwmod_dma_info i2c3_sdma_reqs[] = {
  776. { .name = "tx", .dma_req = OMAP34XX_DMA_I2C3_TX },
  777. { .name = "rx", .dma_req = OMAP34XX_DMA_I2C3_RX },
  778. { .dma_req = -1 }
  779. };
  780. static struct omap_hwmod omap3xxx_i2c3_hwmod = {
  781. .name = "i2c3",
  782. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  783. .mpu_irqs = i2c3_mpu_irqs,
  784. .sdma_reqs = i2c3_sdma_reqs,
  785. .main_clk = "i2c3_fck",
  786. .prcm = {
  787. .omap2 = {
  788. .module_offs = CORE_MOD,
  789. .prcm_reg_id = 1,
  790. .module_bit = OMAP3430_EN_I2C3_SHIFT,
  791. .idlest_reg_id = 1,
  792. .idlest_idle_bit = OMAP3430_ST_I2C3_SHIFT,
  793. },
  794. },
  795. .class = &i2c_class,
  796. .dev_attr = &i2c3_dev_attr,
  797. };
  798. /*
  799. * 'gpio' class
  800. * general purpose io module
  801. */
  802. static struct omap_hwmod_class_sysconfig omap3xxx_gpio_sysc = {
  803. .rev_offs = 0x0000,
  804. .sysc_offs = 0x0010,
  805. .syss_offs = 0x0014,
  806. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  807. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  808. SYSS_HAS_RESET_STATUS),
  809. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  810. .sysc_fields = &omap_hwmod_sysc_type1,
  811. };
  812. static struct omap_hwmod_class omap3xxx_gpio_hwmod_class = {
  813. .name = "gpio",
  814. .sysc = &omap3xxx_gpio_sysc,
  815. .rev = 1,
  816. };
  817. /* gpio_dev_attr */
  818. static struct omap_gpio_dev_attr gpio_dev_attr = {
  819. .bank_width = 32,
  820. .dbck_flag = true,
  821. };
  822. /* gpio1 */
  823. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  824. { .role = "dbclk", .clk = "gpio1_dbck", },
  825. };
  826. static struct omap_hwmod omap3xxx_gpio1_hwmod = {
  827. .name = "gpio1",
  828. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  829. .mpu_irqs = omap2_gpio1_irqs,
  830. .main_clk = "gpio1_ick",
  831. .opt_clks = gpio1_opt_clks,
  832. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  833. .prcm = {
  834. .omap2 = {
  835. .prcm_reg_id = 1,
  836. .module_bit = OMAP3430_EN_GPIO1_SHIFT,
  837. .module_offs = WKUP_MOD,
  838. .idlest_reg_id = 1,
  839. .idlest_idle_bit = OMAP3430_ST_GPIO1_SHIFT,
  840. },
  841. },
  842. .class = &omap3xxx_gpio_hwmod_class,
  843. .dev_attr = &gpio_dev_attr,
  844. };
  845. /* gpio2 */
  846. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  847. { .role = "dbclk", .clk = "gpio2_dbck", },
  848. };
  849. static struct omap_hwmod omap3xxx_gpio2_hwmod = {
  850. .name = "gpio2",
  851. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  852. .mpu_irqs = omap2_gpio2_irqs,
  853. .main_clk = "gpio2_ick",
  854. .opt_clks = gpio2_opt_clks,
  855. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  856. .prcm = {
  857. .omap2 = {
  858. .prcm_reg_id = 1,
  859. .module_bit = OMAP3430_EN_GPIO2_SHIFT,
  860. .module_offs = OMAP3430_PER_MOD,
  861. .idlest_reg_id = 1,
  862. .idlest_idle_bit = OMAP3430_ST_GPIO2_SHIFT,
  863. },
  864. },
  865. .class = &omap3xxx_gpio_hwmod_class,
  866. .dev_attr = &gpio_dev_attr,
  867. };
  868. /* gpio3 */
  869. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  870. { .role = "dbclk", .clk = "gpio3_dbck", },
  871. };
  872. static struct omap_hwmod omap3xxx_gpio3_hwmod = {
  873. .name = "gpio3",
  874. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  875. .mpu_irqs = omap2_gpio3_irqs,
  876. .main_clk = "gpio3_ick",
  877. .opt_clks = gpio3_opt_clks,
  878. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  879. .prcm = {
  880. .omap2 = {
  881. .prcm_reg_id = 1,
  882. .module_bit = OMAP3430_EN_GPIO3_SHIFT,
  883. .module_offs = OMAP3430_PER_MOD,
  884. .idlest_reg_id = 1,
  885. .idlest_idle_bit = OMAP3430_ST_GPIO3_SHIFT,
  886. },
  887. },
  888. .class = &omap3xxx_gpio_hwmod_class,
  889. .dev_attr = &gpio_dev_attr,
  890. };
  891. /* gpio4 */
  892. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  893. { .role = "dbclk", .clk = "gpio4_dbck", },
  894. };
  895. static struct omap_hwmod omap3xxx_gpio4_hwmod = {
  896. .name = "gpio4",
  897. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  898. .mpu_irqs = omap2_gpio4_irqs,
  899. .main_clk = "gpio4_ick",
  900. .opt_clks = gpio4_opt_clks,
  901. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  902. .prcm = {
  903. .omap2 = {
  904. .prcm_reg_id = 1,
  905. .module_bit = OMAP3430_EN_GPIO4_SHIFT,
  906. .module_offs = OMAP3430_PER_MOD,
  907. .idlest_reg_id = 1,
  908. .idlest_idle_bit = OMAP3430_ST_GPIO4_SHIFT,
  909. },
  910. },
  911. .class = &omap3xxx_gpio_hwmod_class,
  912. .dev_attr = &gpio_dev_attr,
  913. };
  914. /* gpio5 */
  915. static struct omap_hwmod_irq_info omap3xxx_gpio5_irqs[] = {
  916. { .irq = 33 + OMAP_INTC_START, }, /* INT_34XX_GPIO_BANK5 */
  917. { .irq = -1 },
  918. };
  919. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  920. { .role = "dbclk", .clk = "gpio5_dbck", },
  921. };
  922. static struct omap_hwmod omap3xxx_gpio5_hwmod = {
  923. .name = "gpio5",
  924. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  925. .mpu_irqs = omap3xxx_gpio5_irqs,
  926. .main_clk = "gpio5_ick",
  927. .opt_clks = gpio5_opt_clks,
  928. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  929. .prcm = {
  930. .omap2 = {
  931. .prcm_reg_id = 1,
  932. .module_bit = OMAP3430_EN_GPIO5_SHIFT,
  933. .module_offs = OMAP3430_PER_MOD,
  934. .idlest_reg_id = 1,
  935. .idlest_idle_bit = OMAP3430_ST_GPIO5_SHIFT,
  936. },
  937. },
  938. .class = &omap3xxx_gpio_hwmod_class,
  939. .dev_attr = &gpio_dev_attr,
  940. };
  941. /* gpio6 */
  942. static struct omap_hwmod_irq_info omap3xxx_gpio6_irqs[] = {
  943. { .irq = 34 + OMAP_INTC_START, }, /* INT_34XX_GPIO_BANK6 */
  944. { .irq = -1 },
  945. };
  946. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  947. { .role = "dbclk", .clk = "gpio6_dbck", },
  948. };
  949. static struct omap_hwmod omap3xxx_gpio6_hwmod = {
  950. .name = "gpio6",
  951. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  952. .mpu_irqs = omap3xxx_gpio6_irqs,
  953. .main_clk = "gpio6_ick",
  954. .opt_clks = gpio6_opt_clks,
  955. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  956. .prcm = {
  957. .omap2 = {
  958. .prcm_reg_id = 1,
  959. .module_bit = OMAP3430_EN_GPIO6_SHIFT,
  960. .module_offs = OMAP3430_PER_MOD,
  961. .idlest_reg_id = 1,
  962. .idlest_idle_bit = OMAP3430_ST_GPIO6_SHIFT,
  963. },
  964. },
  965. .class = &omap3xxx_gpio_hwmod_class,
  966. .dev_attr = &gpio_dev_attr,
  967. };
  968. /* dma attributes */
  969. static struct omap_dma_dev_attr dma_dev_attr = {
  970. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  971. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  972. .lch_count = 32,
  973. };
  974. static struct omap_hwmod_class_sysconfig omap3xxx_dma_sysc = {
  975. .rev_offs = 0x0000,
  976. .sysc_offs = 0x002c,
  977. .syss_offs = 0x0028,
  978. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  979. SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
  980. SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE |
  981. SYSS_HAS_RESET_STATUS),
  982. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  983. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  984. .sysc_fields = &omap_hwmod_sysc_type1,
  985. };
  986. static struct omap_hwmod_class omap3xxx_dma_hwmod_class = {
  987. .name = "dma",
  988. .sysc = &omap3xxx_dma_sysc,
  989. };
  990. /* dma_system */
  991. static struct omap_hwmod omap3xxx_dma_system_hwmod = {
  992. .name = "dma",
  993. .class = &omap3xxx_dma_hwmod_class,
  994. .mpu_irqs = omap2_dma_system_irqs,
  995. .main_clk = "core_l3_ick",
  996. .prcm = {
  997. .omap2 = {
  998. .module_offs = CORE_MOD,
  999. .prcm_reg_id = 1,
  1000. .module_bit = OMAP3430_ST_SDMA_SHIFT,
  1001. .idlest_reg_id = 1,
  1002. .idlest_idle_bit = OMAP3430_ST_SDMA_SHIFT,
  1003. },
  1004. },
  1005. .dev_attr = &dma_dev_attr,
  1006. .flags = HWMOD_NO_IDLEST,
  1007. };
  1008. /*
  1009. * 'mcbsp' class
  1010. * multi channel buffered serial port controller
  1011. */
  1012. static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sysc = {
  1013. .sysc_offs = 0x008c,
  1014. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1015. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1016. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1017. .sysc_fields = &omap_hwmod_sysc_type1,
  1018. .clockact = 0x2,
  1019. };
  1020. static struct omap_hwmod_class omap3xxx_mcbsp_hwmod_class = {
  1021. .name = "mcbsp",
  1022. .sysc = &omap3xxx_mcbsp_sysc,
  1023. .rev = MCBSP_CONFIG_TYPE3,
  1024. };
  1025. /* McBSP functional clock mapping */
  1026. static struct omap_hwmod_opt_clk mcbsp15_opt_clks[] = {
  1027. { .role = "pad_fck", .clk = "mcbsp_clks" },
  1028. { .role = "prcm_fck", .clk = "core_96m_fck" },
  1029. };
  1030. static struct omap_hwmod_opt_clk mcbsp234_opt_clks[] = {
  1031. { .role = "pad_fck", .clk = "mcbsp_clks" },
  1032. { .role = "prcm_fck", .clk = "per_96m_fck" },
  1033. };
  1034. /* mcbsp1 */
  1035. static struct omap_hwmod_irq_info omap3xxx_mcbsp1_irqs[] = {
  1036. { .name = "common", .irq = 16 + OMAP_INTC_START, },
  1037. { .name = "tx", .irq = 59 + OMAP_INTC_START, },
  1038. { .name = "rx", .irq = 60 + OMAP_INTC_START, },
  1039. { .irq = -1 },
  1040. };
  1041. static struct omap_hwmod omap3xxx_mcbsp1_hwmod = {
  1042. .name = "mcbsp1",
  1043. .class = &omap3xxx_mcbsp_hwmod_class,
  1044. .mpu_irqs = omap3xxx_mcbsp1_irqs,
  1045. .sdma_reqs = omap2_mcbsp1_sdma_reqs,
  1046. .main_clk = "mcbsp1_fck",
  1047. .prcm = {
  1048. .omap2 = {
  1049. .prcm_reg_id = 1,
  1050. .module_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1051. .module_offs = CORE_MOD,
  1052. .idlest_reg_id = 1,
  1053. .idlest_idle_bit = OMAP3430_ST_MCBSP1_SHIFT,
  1054. },
  1055. },
  1056. .opt_clks = mcbsp15_opt_clks,
  1057. .opt_clks_cnt = ARRAY_SIZE(mcbsp15_opt_clks),
  1058. };
  1059. /* mcbsp2 */
  1060. static struct omap_hwmod_irq_info omap3xxx_mcbsp2_irqs[] = {
  1061. { .name = "common", .irq = 17 + OMAP_INTC_START, },
  1062. { .name = "tx", .irq = 62 + OMAP_INTC_START, },
  1063. { .name = "rx", .irq = 63 + OMAP_INTC_START, },
  1064. { .irq = -1 },
  1065. };
  1066. static struct omap_mcbsp_dev_attr omap34xx_mcbsp2_dev_attr = {
  1067. .sidetone = "mcbsp2_sidetone",
  1068. };
  1069. static struct omap_hwmod omap3xxx_mcbsp2_hwmod = {
  1070. .name = "mcbsp2",
  1071. .class = &omap3xxx_mcbsp_hwmod_class,
  1072. .mpu_irqs = omap3xxx_mcbsp2_irqs,
  1073. .sdma_reqs = omap2_mcbsp2_sdma_reqs,
  1074. .main_clk = "mcbsp2_fck",
  1075. .prcm = {
  1076. .omap2 = {
  1077. .prcm_reg_id = 1,
  1078. .module_bit = OMAP3430_EN_MCBSP2_SHIFT,
  1079. .module_offs = OMAP3430_PER_MOD,
  1080. .idlest_reg_id = 1,
  1081. .idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,
  1082. },
  1083. },
  1084. .opt_clks = mcbsp234_opt_clks,
  1085. .opt_clks_cnt = ARRAY_SIZE(mcbsp234_opt_clks),
  1086. .dev_attr = &omap34xx_mcbsp2_dev_attr,
  1087. };
  1088. /* mcbsp3 */
  1089. static struct omap_hwmod_irq_info omap3xxx_mcbsp3_irqs[] = {
  1090. { .name = "common", .irq = 22 + OMAP_INTC_START, },
  1091. { .name = "tx", .irq = 89 + OMAP_INTC_START, },
  1092. { .name = "rx", .irq = 90 + OMAP_INTC_START, },
  1093. { .irq = -1 },
  1094. };
  1095. static struct omap_mcbsp_dev_attr omap34xx_mcbsp3_dev_attr = {
  1096. .sidetone = "mcbsp3_sidetone",
  1097. };
  1098. static struct omap_hwmod omap3xxx_mcbsp3_hwmod = {
  1099. .name = "mcbsp3",
  1100. .class = &omap3xxx_mcbsp_hwmod_class,
  1101. .mpu_irqs = omap3xxx_mcbsp3_irqs,
  1102. .sdma_reqs = omap2_mcbsp3_sdma_reqs,
  1103. .main_clk = "mcbsp3_fck",
  1104. .prcm = {
  1105. .omap2 = {
  1106. .prcm_reg_id = 1,
  1107. .module_bit = OMAP3430_EN_MCBSP3_SHIFT,
  1108. .module_offs = OMAP3430_PER_MOD,
  1109. .idlest_reg_id = 1,
  1110. .idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,
  1111. },
  1112. },
  1113. .opt_clks = mcbsp234_opt_clks,
  1114. .opt_clks_cnt = ARRAY_SIZE(mcbsp234_opt_clks),
  1115. .dev_attr = &omap34xx_mcbsp3_dev_attr,
  1116. };
  1117. /* mcbsp4 */
  1118. static struct omap_hwmod_irq_info omap3xxx_mcbsp4_irqs[] = {
  1119. { .name = "common", .irq = 23 + OMAP_INTC_START, },
  1120. { .name = "tx", .irq = 54 + OMAP_INTC_START, },
  1121. { .name = "rx", .irq = 55 + OMAP_INTC_START, },
  1122. { .irq = -1 },
  1123. };
  1124. static struct omap_hwmod_dma_info omap3xxx_mcbsp4_sdma_chs[] = {
  1125. { .name = "rx", .dma_req = 20 },
  1126. { .name = "tx", .dma_req = 19 },
  1127. { .dma_req = -1 }
  1128. };
  1129. static struct omap_hwmod omap3xxx_mcbsp4_hwmod = {
  1130. .name = "mcbsp4",
  1131. .class = &omap3xxx_mcbsp_hwmod_class,
  1132. .mpu_irqs = omap3xxx_mcbsp4_irqs,
  1133. .sdma_reqs = omap3xxx_mcbsp4_sdma_chs,
  1134. .main_clk = "mcbsp4_fck",
  1135. .prcm = {
  1136. .omap2 = {
  1137. .prcm_reg_id = 1,
  1138. .module_bit = OMAP3430_EN_MCBSP4_SHIFT,
  1139. .module_offs = OMAP3430_PER_MOD,
  1140. .idlest_reg_id = 1,
  1141. .idlest_idle_bit = OMAP3430_ST_MCBSP4_SHIFT,
  1142. },
  1143. },
  1144. .opt_clks = mcbsp234_opt_clks,
  1145. .opt_clks_cnt = ARRAY_SIZE(mcbsp234_opt_clks),
  1146. };
  1147. /* mcbsp5 */
  1148. static struct omap_hwmod_irq_info omap3xxx_mcbsp5_irqs[] = {
  1149. { .name = "common", .irq = 27 + OMAP_INTC_START, },
  1150. { .name = "tx", .irq = 81 + OMAP_INTC_START, },
  1151. { .name = "rx", .irq = 82 + OMAP_INTC_START, },
  1152. { .irq = -1 },
  1153. };
  1154. static struct omap_hwmod_dma_info omap3xxx_mcbsp5_sdma_chs[] = {
  1155. { .name = "rx", .dma_req = 22 },
  1156. { .name = "tx", .dma_req = 21 },
  1157. { .dma_req = -1 }
  1158. };
  1159. static struct omap_hwmod omap3xxx_mcbsp5_hwmod = {
  1160. .name = "mcbsp5",
  1161. .class = &omap3xxx_mcbsp_hwmod_class,
  1162. .mpu_irqs = omap3xxx_mcbsp5_irqs,
  1163. .sdma_reqs = omap3xxx_mcbsp5_sdma_chs,
  1164. .main_clk = "mcbsp5_fck",
  1165. .prcm = {
  1166. .omap2 = {
  1167. .prcm_reg_id = 1,
  1168. .module_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1169. .module_offs = CORE_MOD,
  1170. .idlest_reg_id = 1,
  1171. .idlest_idle_bit = OMAP3430_ST_MCBSP5_SHIFT,
  1172. },
  1173. },
  1174. .opt_clks = mcbsp15_opt_clks,
  1175. .opt_clks_cnt = ARRAY_SIZE(mcbsp15_opt_clks),
  1176. };
  1177. /* 'mcbsp sidetone' class */
  1178. static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sidetone_sysc = {
  1179. .sysc_offs = 0x0010,
  1180. .sysc_flags = SYSC_HAS_AUTOIDLE,
  1181. .sysc_fields = &omap_hwmod_sysc_type1,
  1182. };
  1183. static struct omap_hwmod_class omap3xxx_mcbsp_sidetone_hwmod_class = {
  1184. .name = "mcbsp_sidetone",
  1185. .sysc = &omap3xxx_mcbsp_sidetone_sysc,
  1186. };
  1187. /* mcbsp2_sidetone */
  1188. static struct omap_hwmod_irq_info omap3xxx_mcbsp2_sidetone_irqs[] = {
  1189. { .name = "irq", .irq = 4 + OMAP_INTC_START, },
  1190. { .irq = -1 },
  1191. };
  1192. static struct omap_hwmod omap3xxx_mcbsp2_sidetone_hwmod = {
  1193. .name = "mcbsp2_sidetone",
  1194. .class = &omap3xxx_mcbsp_sidetone_hwmod_class,
  1195. .mpu_irqs = omap3xxx_mcbsp2_sidetone_irqs,
  1196. .main_clk = "mcbsp2_fck",
  1197. .prcm = {
  1198. .omap2 = {
  1199. .prcm_reg_id = 1,
  1200. .module_bit = OMAP3430_EN_MCBSP2_SHIFT,
  1201. .module_offs = OMAP3430_PER_MOD,
  1202. .idlest_reg_id = 1,
  1203. .idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,
  1204. },
  1205. },
  1206. };
  1207. /* mcbsp3_sidetone */
  1208. static struct omap_hwmod_irq_info omap3xxx_mcbsp3_sidetone_irqs[] = {
  1209. { .name = "irq", .irq = 5 + OMAP_INTC_START, },
  1210. { .irq = -1 },
  1211. };
  1212. static struct omap_hwmod omap3xxx_mcbsp3_sidetone_hwmod = {
  1213. .name = "mcbsp3_sidetone",
  1214. .class = &omap3xxx_mcbsp_sidetone_hwmod_class,
  1215. .mpu_irqs = omap3xxx_mcbsp3_sidetone_irqs,
  1216. .main_clk = "mcbsp3_fck",
  1217. .prcm = {
  1218. .omap2 = {
  1219. .prcm_reg_id = 1,
  1220. .module_bit = OMAP3430_EN_MCBSP3_SHIFT,
  1221. .module_offs = OMAP3430_PER_MOD,
  1222. .idlest_reg_id = 1,
  1223. .idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,
  1224. },
  1225. },
  1226. };
  1227. /* SR common */
  1228. static struct omap_hwmod_sysc_fields omap34xx_sr_sysc_fields = {
  1229. .clkact_shift = 20,
  1230. };
  1231. static struct omap_hwmod_class_sysconfig omap34xx_sr_sysc = {
  1232. .sysc_offs = 0x24,
  1233. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_NO_CACHE),
  1234. .clockact = CLOCKACT_TEST_ICLK,
  1235. .sysc_fields = &omap34xx_sr_sysc_fields,
  1236. };
  1237. static struct omap_hwmod_class omap34xx_smartreflex_hwmod_class = {
  1238. .name = "smartreflex",
  1239. .sysc = &omap34xx_sr_sysc,
  1240. .rev = 1,
  1241. };
  1242. static struct omap_hwmod_sysc_fields omap36xx_sr_sysc_fields = {
  1243. .sidle_shift = 24,
  1244. .enwkup_shift = 26,
  1245. };
  1246. static struct omap_hwmod_class_sysconfig omap36xx_sr_sysc = {
  1247. .sysc_offs = 0x38,
  1248. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1249. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
  1250. SYSC_NO_CACHE),
  1251. .sysc_fields = &omap36xx_sr_sysc_fields,
  1252. };
  1253. static struct omap_hwmod_class omap36xx_smartreflex_hwmod_class = {
  1254. .name = "smartreflex",
  1255. .sysc = &omap36xx_sr_sysc,
  1256. .rev = 2,
  1257. };
  1258. /* SR1 */
  1259. static struct omap_smartreflex_dev_attr sr1_dev_attr = {
  1260. .sensor_voltdm_name = "mpu_iva",
  1261. };
  1262. static struct omap_hwmod_irq_info omap3_smartreflex_mpu_irqs[] = {
  1263. { .irq = 18 + OMAP_INTC_START, },
  1264. { .irq = -1 },
  1265. };
  1266. static struct omap_hwmod omap34xx_sr1_hwmod = {
  1267. .name = "smartreflex_mpu_iva",
  1268. .class = &omap34xx_smartreflex_hwmod_class,
  1269. .main_clk = "sr1_fck",
  1270. .prcm = {
  1271. .omap2 = {
  1272. .prcm_reg_id = 1,
  1273. .module_bit = OMAP3430_EN_SR1_SHIFT,
  1274. .module_offs = WKUP_MOD,
  1275. .idlest_reg_id = 1,
  1276. .idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
  1277. },
  1278. },
  1279. .dev_attr = &sr1_dev_attr,
  1280. .mpu_irqs = omap3_smartreflex_mpu_irqs,
  1281. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  1282. };
  1283. static struct omap_hwmod omap36xx_sr1_hwmod = {
  1284. .name = "smartreflex_mpu_iva",
  1285. .class = &omap36xx_smartreflex_hwmod_class,
  1286. .main_clk = "sr1_fck",
  1287. .prcm = {
  1288. .omap2 = {
  1289. .prcm_reg_id = 1,
  1290. .module_bit = OMAP3430_EN_SR1_SHIFT,
  1291. .module_offs = WKUP_MOD,
  1292. .idlest_reg_id = 1,
  1293. .idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
  1294. },
  1295. },
  1296. .dev_attr = &sr1_dev_attr,
  1297. .mpu_irqs = omap3_smartreflex_mpu_irqs,
  1298. };
  1299. /* SR2 */
  1300. static struct omap_smartreflex_dev_attr sr2_dev_attr = {
  1301. .sensor_voltdm_name = "core",
  1302. };
  1303. static struct omap_hwmod_irq_info omap3_smartreflex_core_irqs[] = {
  1304. { .irq = 19 + OMAP_INTC_START, },
  1305. { .irq = -1 },
  1306. };
  1307. static struct omap_hwmod omap34xx_sr2_hwmod = {
  1308. .name = "smartreflex_core",
  1309. .class = &omap34xx_smartreflex_hwmod_class,
  1310. .main_clk = "sr2_fck",
  1311. .prcm = {
  1312. .omap2 = {
  1313. .prcm_reg_id = 1,
  1314. .module_bit = OMAP3430_EN_SR2_SHIFT,
  1315. .module_offs = WKUP_MOD,
  1316. .idlest_reg_id = 1,
  1317. .idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
  1318. },
  1319. },
  1320. .dev_attr = &sr2_dev_attr,
  1321. .mpu_irqs = omap3_smartreflex_core_irqs,
  1322. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  1323. };
  1324. static struct omap_hwmod omap36xx_sr2_hwmod = {
  1325. .name = "smartreflex_core",
  1326. .class = &omap36xx_smartreflex_hwmod_class,
  1327. .main_clk = "sr2_fck",
  1328. .prcm = {
  1329. .omap2 = {
  1330. .prcm_reg_id = 1,
  1331. .module_bit = OMAP3430_EN_SR2_SHIFT,
  1332. .module_offs = WKUP_MOD,
  1333. .idlest_reg_id = 1,
  1334. .idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
  1335. },
  1336. },
  1337. .dev_attr = &sr2_dev_attr,
  1338. .mpu_irqs = omap3_smartreflex_core_irqs,
  1339. };
  1340. /*
  1341. * 'mailbox' class
  1342. * mailbox module allowing communication between the on-chip processors
  1343. * using a queued mailbox-interrupt mechanism.
  1344. */
  1345. static struct omap_hwmod_class_sysconfig omap3xxx_mailbox_sysc = {
  1346. .rev_offs = 0x000,
  1347. .sysc_offs = 0x010,
  1348. .syss_offs = 0x014,
  1349. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  1350. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  1351. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1352. .sysc_fields = &omap_hwmod_sysc_type1,
  1353. };
  1354. static struct omap_hwmod_class omap3xxx_mailbox_hwmod_class = {
  1355. .name = "mailbox",
  1356. .sysc = &omap3xxx_mailbox_sysc,
  1357. };
  1358. static struct omap_hwmod_irq_info omap3xxx_mailbox_irqs[] = {
  1359. { .irq = 26 + OMAP_INTC_START, },
  1360. { .irq = -1 },
  1361. };
  1362. static struct omap_hwmod omap3xxx_mailbox_hwmod = {
  1363. .name = "mailbox",
  1364. .class = &omap3xxx_mailbox_hwmod_class,
  1365. .mpu_irqs = omap3xxx_mailbox_irqs,
  1366. .main_clk = "mailboxes_ick",
  1367. .prcm = {
  1368. .omap2 = {
  1369. .prcm_reg_id = 1,
  1370. .module_bit = OMAP3430_EN_MAILBOXES_SHIFT,
  1371. .module_offs = CORE_MOD,
  1372. .idlest_reg_id = 1,
  1373. .idlest_idle_bit = OMAP3430_ST_MAILBOXES_SHIFT,
  1374. },
  1375. },
  1376. };
  1377. /*
  1378. * 'mcspi' class
  1379. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1380. * bus
  1381. */
  1382. static struct omap_hwmod_class_sysconfig omap34xx_mcspi_sysc = {
  1383. .rev_offs = 0x0000,
  1384. .sysc_offs = 0x0010,
  1385. .syss_offs = 0x0014,
  1386. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  1387. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  1388. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  1389. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1390. .sysc_fields = &omap_hwmod_sysc_type1,
  1391. };
  1392. static struct omap_hwmod_class omap34xx_mcspi_class = {
  1393. .name = "mcspi",
  1394. .sysc = &omap34xx_mcspi_sysc,
  1395. .rev = OMAP3_MCSPI_REV,
  1396. };
  1397. /* mcspi1 */
  1398. static struct omap2_mcspi_dev_attr omap_mcspi1_dev_attr = {
  1399. .num_chipselect = 4,
  1400. };
  1401. static struct omap_hwmod omap34xx_mcspi1 = {
  1402. .name = "mcspi1",
  1403. .mpu_irqs = omap2_mcspi1_mpu_irqs,
  1404. .sdma_reqs = omap2_mcspi1_sdma_reqs,
  1405. .main_clk = "mcspi1_fck",
  1406. .prcm = {
  1407. .omap2 = {
  1408. .module_offs = CORE_MOD,
  1409. .prcm_reg_id = 1,
  1410. .module_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1411. .idlest_reg_id = 1,
  1412. .idlest_idle_bit = OMAP3430_ST_MCSPI1_SHIFT,
  1413. },
  1414. },
  1415. .class = &omap34xx_mcspi_class,
  1416. .dev_attr = &omap_mcspi1_dev_attr,
  1417. };
  1418. /* mcspi2 */
  1419. static struct omap2_mcspi_dev_attr omap_mcspi2_dev_attr = {
  1420. .num_chipselect = 2,
  1421. };
  1422. static struct omap_hwmod omap34xx_mcspi2 = {
  1423. .name = "mcspi2",
  1424. .mpu_irqs = omap2_mcspi2_mpu_irqs,
  1425. .sdma_reqs = omap2_mcspi2_sdma_reqs,
  1426. .main_clk = "mcspi2_fck",
  1427. .prcm = {
  1428. .omap2 = {
  1429. .module_offs = CORE_MOD,
  1430. .prcm_reg_id = 1,
  1431. .module_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1432. .idlest_reg_id = 1,
  1433. .idlest_idle_bit = OMAP3430_ST_MCSPI2_SHIFT,
  1434. },
  1435. },
  1436. .class = &omap34xx_mcspi_class,
  1437. .dev_attr = &omap_mcspi2_dev_attr,
  1438. };
  1439. /* mcspi3 */
  1440. static struct omap_hwmod_irq_info omap34xx_mcspi3_mpu_irqs[] = {
  1441. { .name = "irq", .irq = 91 + OMAP_INTC_START, }, /* 91 */
  1442. { .irq = -1 },
  1443. };
  1444. static struct omap_hwmod_dma_info omap34xx_mcspi3_sdma_reqs[] = {
  1445. { .name = "tx0", .dma_req = 15 },
  1446. { .name = "rx0", .dma_req = 16 },
  1447. { .name = "tx1", .dma_req = 23 },
  1448. { .name = "rx1", .dma_req = 24 },
  1449. { .dma_req = -1 }
  1450. };
  1451. static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
  1452. .num_chipselect = 2,
  1453. };
  1454. static struct omap_hwmod omap34xx_mcspi3 = {
  1455. .name = "mcspi3",
  1456. .mpu_irqs = omap34xx_mcspi3_mpu_irqs,
  1457. .sdma_reqs = omap34xx_mcspi3_sdma_reqs,
  1458. .main_clk = "mcspi3_fck",
  1459. .prcm = {
  1460. .omap2 = {
  1461. .module_offs = CORE_MOD,
  1462. .prcm_reg_id = 1,
  1463. .module_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1464. .idlest_reg_id = 1,
  1465. .idlest_idle_bit = OMAP3430_ST_MCSPI3_SHIFT,
  1466. },
  1467. },
  1468. .class = &omap34xx_mcspi_class,
  1469. .dev_attr = &omap_mcspi3_dev_attr,
  1470. };
  1471. /* mcspi4 */
  1472. static struct omap_hwmod_irq_info omap34xx_mcspi4_mpu_irqs[] = {
  1473. { .name = "irq", .irq = 48 + OMAP_INTC_START, },
  1474. { .irq = -1 },
  1475. };
  1476. static struct omap_hwmod_dma_info omap34xx_mcspi4_sdma_reqs[] = {
  1477. { .name = "tx0", .dma_req = 70 }, /* DMA_SPI4_TX0 */
  1478. { .name = "rx0", .dma_req = 71 }, /* DMA_SPI4_RX0 */
  1479. { .dma_req = -1 }
  1480. };
  1481. static struct omap2_mcspi_dev_attr omap_mcspi4_dev_attr = {
  1482. .num_chipselect = 1,
  1483. };
  1484. static struct omap_hwmod omap34xx_mcspi4 = {
  1485. .name = "mcspi4",
  1486. .mpu_irqs = omap34xx_mcspi4_mpu_irqs,
  1487. .sdma_reqs = omap34xx_mcspi4_sdma_reqs,
  1488. .main_clk = "mcspi4_fck",
  1489. .prcm = {
  1490. .omap2 = {
  1491. .module_offs = CORE_MOD,
  1492. .prcm_reg_id = 1,
  1493. .module_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1494. .idlest_reg_id = 1,
  1495. .idlest_idle_bit = OMAP3430_ST_MCSPI4_SHIFT,
  1496. },
  1497. },
  1498. .class = &omap34xx_mcspi_class,
  1499. .dev_attr = &omap_mcspi4_dev_attr,
  1500. };
  1501. /* usbhsotg */
  1502. static struct omap_hwmod_class_sysconfig omap3xxx_usbhsotg_sysc = {
  1503. .rev_offs = 0x0400,
  1504. .sysc_offs = 0x0404,
  1505. .syss_offs = 0x0408,
  1506. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
  1507. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  1508. SYSC_HAS_AUTOIDLE),
  1509. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1510. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1511. .sysc_fields = &omap_hwmod_sysc_type1,
  1512. };
  1513. static struct omap_hwmod_class usbotg_class = {
  1514. .name = "usbotg",
  1515. .sysc = &omap3xxx_usbhsotg_sysc,
  1516. };
  1517. /* usb_otg_hs */
  1518. static struct omap_hwmod_irq_info omap3xxx_usbhsotg_mpu_irqs[] = {
  1519. { .name = "mc", .irq = 92 + OMAP_INTC_START, },
  1520. { .name = "dma", .irq = 93 + OMAP_INTC_START, },
  1521. { .irq = -1 },
  1522. };
  1523. static struct omap_hwmod omap3xxx_usbhsotg_hwmod = {
  1524. .name = "usb_otg_hs",
  1525. .mpu_irqs = omap3xxx_usbhsotg_mpu_irqs,
  1526. .main_clk = "hsotgusb_ick",
  1527. .prcm = {
  1528. .omap2 = {
  1529. .prcm_reg_id = 1,
  1530. .module_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
  1531. .module_offs = CORE_MOD,
  1532. .idlest_reg_id = 1,
  1533. .idlest_idle_bit = OMAP3430ES2_ST_HSOTGUSB_IDLE_SHIFT,
  1534. .idlest_stdby_bit = OMAP3430ES2_ST_HSOTGUSB_STDBY_SHIFT
  1535. },
  1536. },
  1537. .class = &usbotg_class,
  1538. /*
  1539. * Erratum ID: i479 idle_req / idle_ack mechanism potentially
  1540. * broken when autoidle is enabled
  1541. * workaround is to disable the autoidle bit at module level.
  1542. */
  1543. .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
  1544. | HWMOD_SWSUP_MSTANDBY,
  1545. };
  1546. /* usb_otg_hs */
  1547. static struct omap_hwmod_irq_info am35xx_usbhsotg_mpu_irqs[] = {
  1548. { .name = "mc", .irq = 71 + OMAP_INTC_START, },
  1549. { .irq = -1 },
  1550. };
  1551. static struct omap_hwmod_class am35xx_usbotg_class = {
  1552. .name = "am35xx_usbotg",
  1553. };
  1554. static struct omap_hwmod am35xx_usbhsotg_hwmod = {
  1555. .name = "am35x_otg_hs",
  1556. .mpu_irqs = am35xx_usbhsotg_mpu_irqs,
  1557. .main_clk = "hsotgusb_fck",
  1558. .class = &am35xx_usbotg_class,
  1559. .flags = HWMOD_NO_IDLEST,
  1560. };
  1561. /* MMC/SD/SDIO common */
  1562. static struct omap_hwmod_class_sysconfig omap34xx_mmc_sysc = {
  1563. .rev_offs = 0x1fc,
  1564. .sysc_offs = 0x10,
  1565. .syss_offs = 0x14,
  1566. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  1567. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  1568. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  1569. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1570. .sysc_fields = &omap_hwmod_sysc_type1,
  1571. };
  1572. static struct omap_hwmod_class omap34xx_mmc_class = {
  1573. .name = "mmc",
  1574. .sysc = &omap34xx_mmc_sysc,
  1575. };
  1576. /* MMC/SD/SDIO1 */
  1577. static struct omap_hwmod_irq_info omap34xx_mmc1_mpu_irqs[] = {
  1578. { .irq = 83 + OMAP_INTC_START, },
  1579. { .irq = -1 },
  1580. };
  1581. static struct omap_hwmod_dma_info omap34xx_mmc1_sdma_reqs[] = {
  1582. { .name = "tx", .dma_req = 61, },
  1583. { .name = "rx", .dma_req = 62, },
  1584. { .dma_req = -1 }
  1585. };
  1586. static struct omap_hwmod_opt_clk omap34xx_mmc1_opt_clks[] = {
  1587. { .role = "dbck", .clk = "omap_32k_fck", },
  1588. };
  1589. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  1590. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  1591. };
  1592. /* See 35xx errata 2.1.1.128 in SPRZ278F */
  1593. static struct omap_mmc_dev_attr mmc1_pre_es3_dev_attr = {
  1594. .flags = (OMAP_HSMMC_SUPPORTS_DUAL_VOLT |
  1595. OMAP_HSMMC_BROKEN_MULTIBLOCK_READ),
  1596. };
  1597. static struct omap_hwmod omap3xxx_pre_es3_mmc1_hwmod = {
  1598. .name = "mmc1",
  1599. .mpu_irqs = omap34xx_mmc1_mpu_irqs,
  1600. .sdma_reqs = omap34xx_mmc1_sdma_reqs,
  1601. .opt_clks = omap34xx_mmc1_opt_clks,
  1602. .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc1_opt_clks),
  1603. .main_clk = "mmchs1_fck",
  1604. .prcm = {
  1605. .omap2 = {
  1606. .module_offs = CORE_MOD,
  1607. .prcm_reg_id = 1,
  1608. .module_bit = OMAP3430_EN_MMC1_SHIFT,
  1609. .idlest_reg_id = 1,
  1610. .idlest_idle_bit = OMAP3430_ST_MMC1_SHIFT,
  1611. },
  1612. },
  1613. .dev_attr = &mmc1_pre_es3_dev_attr,
  1614. .class = &omap34xx_mmc_class,
  1615. };
  1616. static struct omap_hwmod omap3xxx_es3plus_mmc1_hwmod = {
  1617. .name = "mmc1",
  1618. .mpu_irqs = omap34xx_mmc1_mpu_irqs,
  1619. .sdma_reqs = omap34xx_mmc1_sdma_reqs,
  1620. .opt_clks = omap34xx_mmc1_opt_clks,
  1621. .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc1_opt_clks),
  1622. .main_clk = "mmchs1_fck",
  1623. .prcm = {
  1624. .omap2 = {
  1625. .module_offs = CORE_MOD,
  1626. .prcm_reg_id = 1,
  1627. .module_bit = OMAP3430_EN_MMC1_SHIFT,
  1628. .idlest_reg_id = 1,
  1629. .idlest_idle_bit = OMAP3430_ST_MMC1_SHIFT,
  1630. },
  1631. },
  1632. .dev_attr = &mmc1_dev_attr,
  1633. .class = &omap34xx_mmc_class,
  1634. };
  1635. /* MMC/SD/SDIO2 */
  1636. static struct omap_hwmod_irq_info omap34xx_mmc2_mpu_irqs[] = {
  1637. { .irq = 86 + OMAP_INTC_START, },
  1638. { .irq = -1 },
  1639. };
  1640. static struct omap_hwmod_dma_info omap34xx_mmc2_sdma_reqs[] = {
  1641. { .name = "tx", .dma_req = 47, },
  1642. { .name = "rx", .dma_req = 48, },
  1643. { .dma_req = -1 }
  1644. };
  1645. static struct omap_hwmod_opt_clk omap34xx_mmc2_opt_clks[] = {
  1646. { .role = "dbck", .clk = "omap_32k_fck", },
  1647. };
  1648. /* See 35xx errata 2.1.1.128 in SPRZ278F */
  1649. static struct omap_mmc_dev_attr mmc2_pre_es3_dev_attr = {
  1650. .flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,
  1651. };
  1652. static struct omap_hwmod omap3xxx_pre_es3_mmc2_hwmod = {
  1653. .name = "mmc2",
  1654. .mpu_irqs = omap34xx_mmc2_mpu_irqs,
  1655. .sdma_reqs = omap34xx_mmc2_sdma_reqs,
  1656. .opt_clks = omap34xx_mmc2_opt_clks,
  1657. .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc2_opt_clks),
  1658. .main_clk = "mmchs2_fck",
  1659. .prcm = {
  1660. .omap2 = {
  1661. .module_offs = CORE_MOD,
  1662. .prcm_reg_id = 1,
  1663. .module_bit = OMAP3430_EN_MMC2_SHIFT,
  1664. .idlest_reg_id = 1,
  1665. .idlest_idle_bit = OMAP3430_ST_MMC2_SHIFT,
  1666. },
  1667. },
  1668. .dev_attr = &mmc2_pre_es3_dev_attr,
  1669. .class = &omap34xx_mmc_class,
  1670. };
  1671. static struct omap_hwmod omap3xxx_es3plus_mmc2_hwmod = {
  1672. .name = "mmc2",
  1673. .mpu_irqs = omap34xx_mmc2_mpu_irqs,
  1674. .sdma_reqs = omap34xx_mmc2_sdma_reqs,
  1675. .opt_clks = omap34xx_mmc2_opt_clks,
  1676. .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc2_opt_clks),
  1677. .main_clk = "mmchs2_fck",
  1678. .prcm = {
  1679. .omap2 = {
  1680. .module_offs = CORE_MOD,
  1681. .prcm_reg_id = 1,
  1682. .module_bit = OMAP3430_EN_MMC2_SHIFT,
  1683. .idlest_reg_id = 1,
  1684. .idlest_idle_bit = OMAP3430_ST_MMC2_SHIFT,
  1685. },
  1686. },
  1687. .class = &omap34xx_mmc_class,
  1688. };
  1689. /* MMC/SD/SDIO3 */
  1690. static struct omap_hwmod_irq_info omap34xx_mmc3_mpu_irqs[] = {
  1691. { .irq = 94 + OMAP_INTC_START, },
  1692. { .irq = -1 },
  1693. };
  1694. static struct omap_hwmod_dma_info omap34xx_mmc3_sdma_reqs[] = {
  1695. { .name = "tx", .dma_req = 77, },
  1696. { .name = "rx", .dma_req = 78, },
  1697. { .dma_req = -1 }
  1698. };
  1699. static struct omap_hwmod_opt_clk omap34xx_mmc3_opt_clks[] = {
  1700. { .role = "dbck", .clk = "omap_32k_fck", },
  1701. };
  1702. static struct omap_hwmod omap3xxx_mmc3_hwmod = {
  1703. .name = "mmc3",
  1704. .mpu_irqs = omap34xx_mmc3_mpu_irqs,
  1705. .sdma_reqs = omap34xx_mmc3_sdma_reqs,
  1706. .opt_clks = omap34xx_mmc3_opt_clks,
  1707. .opt_clks_cnt = ARRAY_SIZE(omap34xx_mmc3_opt_clks),
  1708. .main_clk = "mmchs3_fck",
  1709. .prcm = {
  1710. .omap2 = {
  1711. .prcm_reg_id = 1,
  1712. .module_bit = OMAP3430_EN_MMC3_SHIFT,
  1713. .idlest_reg_id = 1,
  1714. .idlest_idle_bit = OMAP3430_ST_MMC3_SHIFT,
  1715. },
  1716. },
  1717. .class = &omap34xx_mmc_class,
  1718. };
  1719. /*
  1720. * 'usb_host_hs' class
  1721. * high-speed multi-port usb host controller
  1722. */
  1723. static struct omap_hwmod_class_sysconfig omap3xxx_usb_host_hs_sysc = {
  1724. .rev_offs = 0x0000,
  1725. .sysc_offs = 0x0010,
  1726. .syss_offs = 0x0014,
  1727. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
  1728. SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
  1729. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  1730. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1731. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1732. .sysc_fields = &omap_hwmod_sysc_type1,
  1733. };
  1734. static struct omap_hwmod_class omap3xxx_usb_host_hs_hwmod_class = {
  1735. .name = "usb_host_hs",
  1736. .sysc = &omap3xxx_usb_host_hs_sysc,
  1737. };
  1738. static struct omap_hwmod_opt_clk omap3xxx_usb_host_hs_opt_clks[] = {
  1739. { .role = "ehci_logic_fck", .clk = "usbhost_120m_fck", },
  1740. };
  1741. static struct omap_hwmod_irq_info omap3xxx_usb_host_hs_irqs[] = {
  1742. { .name = "ohci-irq", .irq = 76 + OMAP_INTC_START, },
  1743. { .name = "ehci-irq", .irq = 77 + OMAP_INTC_START, },
  1744. { .irq = -1 },
  1745. };
  1746. static struct omap_hwmod omap3xxx_usb_host_hs_hwmod = {
  1747. .name = "usb_host_hs",
  1748. .class = &omap3xxx_usb_host_hs_hwmod_class,
  1749. .clkdm_name = "l3_init_clkdm",
  1750. .mpu_irqs = omap3xxx_usb_host_hs_irqs,
  1751. .main_clk = "usbhost_48m_fck",
  1752. .prcm = {
  1753. .omap2 = {
  1754. .module_offs = OMAP3430ES2_USBHOST_MOD,
  1755. .prcm_reg_id = 1,
  1756. .module_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
  1757. .idlest_reg_id = 1,
  1758. .idlest_idle_bit = OMAP3430ES2_ST_USBHOST_IDLE_SHIFT,
  1759. .idlest_stdby_bit = OMAP3430ES2_ST_USBHOST_STDBY_SHIFT,
  1760. },
  1761. },
  1762. .opt_clks = omap3xxx_usb_host_hs_opt_clks,
  1763. .opt_clks_cnt = ARRAY_SIZE(omap3xxx_usb_host_hs_opt_clks),
  1764. /*
  1765. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  1766. * id: i660
  1767. *
  1768. * Description:
  1769. * In the following configuration :
  1770. * - USBHOST module is set to smart-idle mode
  1771. * - PRCM asserts idle_req to the USBHOST module ( This typically
  1772. * happens when the system is going to a low power mode : all ports
  1773. * have been suspended, the master part of the USBHOST module has
  1774. * entered the standby state, and SW has cut the functional clocks)
  1775. * - an USBHOST interrupt occurs before the module is able to answer
  1776. * idle_ack, typically a remote wakeup IRQ.
  1777. * Then the USB HOST module will enter a deadlock situation where it
  1778. * is no more accessible nor functional.
  1779. *
  1780. * Workaround:
  1781. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  1782. */
  1783. /*
  1784. * Errata: USB host EHCI may stall when entering smart-standby mode
  1785. * Id: i571
  1786. *
  1787. * Description:
  1788. * When the USBHOST module is set to smart-standby mode, and when it is
  1789. * ready to enter the standby state (i.e. all ports are suspended and
  1790. * all attached devices are in suspend mode), then it can wrongly assert
  1791. * the Mstandby signal too early while there are still some residual OCP
  1792. * transactions ongoing. If this condition occurs, the internal state
  1793. * machine may go to an undefined state and the USB link may be stuck
  1794. * upon the next resume.
  1795. *
  1796. * Workaround:
  1797. * Don't use smart standby; use only force standby,
  1798. * hence HWMOD_SWSUP_MSTANDBY
  1799. */
  1800. /*
  1801. * During system boot; If the hwmod framework resets the module
  1802. * the module will have smart idle settings; which can lead to deadlock
  1803. * (above Errata Id:i660); so, dont reset the module during boot;
  1804. * Use HWMOD_INIT_NO_RESET.
  1805. */
  1806. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  1807. HWMOD_INIT_NO_RESET,
  1808. };
  1809. /*
  1810. * 'usb_tll_hs' class
  1811. * usb_tll_hs module is the adapter on the usb_host_hs ports
  1812. */
  1813. static struct omap_hwmod_class_sysconfig omap3xxx_usb_tll_hs_sysc = {
  1814. .rev_offs = 0x0000,
  1815. .sysc_offs = 0x0010,
  1816. .syss_offs = 0x0014,
  1817. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  1818. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  1819. SYSC_HAS_AUTOIDLE),
  1820. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1821. .sysc_fields = &omap_hwmod_sysc_type1,
  1822. };
  1823. static struct omap_hwmod_class omap3xxx_usb_tll_hs_hwmod_class = {
  1824. .name = "usb_tll_hs",
  1825. .sysc = &omap3xxx_usb_tll_hs_sysc,
  1826. };
  1827. static struct omap_hwmod_irq_info omap3xxx_usb_tll_hs_irqs[] = {
  1828. { .name = "tll-irq", .irq = 78 + OMAP_INTC_START, },
  1829. { .irq = -1 },
  1830. };
  1831. static struct omap_hwmod omap3xxx_usb_tll_hs_hwmod = {
  1832. .name = "usb_tll_hs",
  1833. .class = &omap3xxx_usb_tll_hs_hwmod_class,
  1834. .clkdm_name = "l3_init_clkdm",
  1835. .mpu_irqs = omap3xxx_usb_tll_hs_irqs,
  1836. .main_clk = "usbtll_fck",
  1837. .prcm = {
  1838. .omap2 = {
  1839. .module_offs = CORE_MOD,
  1840. .prcm_reg_id = 3,
  1841. .module_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1842. .idlest_reg_id = 3,
  1843. .idlest_idle_bit = OMAP3430ES2_ST_USBTLL_SHIFT,
  1844. },
  1845. },
  1846. };
  1847. static struct omap_hwmod omap3xxx_hdq1w_hwmod = {
  1848. .name = "hdq1w",
  1849. .mpu_irqs = omap2_hdq1w_mpu_irqs,
  1850. .main_clk = "hdq_fck",
  1851. .prcm = {
  1852. .omap2 = {
  1853. .module_offs = CORE_MOD,
  1854. .prcm_reg_id = 1,
  1855. .module_bit = OMAP3430_EN_HDQ_SHIFT,
  1856. .idlest_reg_id = 1,
  1857. .idlest_idle_bit = OMAP3430_ST_HDQ_SHIFT,
  1858. },
  1859. },
  1860. .class = &omap2_hdq1w_class,
  1861. };
  1862. /* SAD2D */
  1863. static struct omap_hwmod_rst_info omap3xxx_sad2d_resets[] = {
  1864. { .name = "rst_modem_pwron_sw", .rst_shift = 0 },
  1865. { .name = "rst_modem_sw", .rst_shift = 1 },
  1866. };
  1867. static struct omap_hwmod_class omap3xxx_sad2d_class = {
  1868. .name = "sad2d",
  1869. };
  1870. static struct omap_hwmod omap3xxx_sad2d_hwmod = {
  1871. .name = "sad2d",
  1872. .rst_lines = omap3xxx_sad2d_resets,
  1873. .rst_lines_cnt = ARRAY_SIZE(omap3xxx_sad2d_resets),
  1874. .main_clk = "sad2d_ick",
  1875. .prcm = {
  1876. .omap2 = {
  1877. .module_offs = CORE_MOD,
  1878. .prcm_reg_id = 1,
  1879. .module_bit = OMAP3430_EN_SAD2D_SHIFT,
  1880. .idlest_reg_id = 1,
  1881. .idlest_idle_bit = OMAP3430_ST_SAD2D_SHIFT,
  1882. },
  1883. },
  1884. .class = &omap3xxx_sad2d_class,
  1885. };
  1886. /*
  1887. * '32K sync counter' class
  1888. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  1889. */
  1890. static struct omap_hwmod_class_sysconfig omap3xxx_counter_sysc = {
  1891. .rev_offs = 0x0000,
  1892. .sysc_offs = 0x0004,
  1893. .sysc_flags = SYSC_HAS_SIDLEMODE,
  1894. .idlemodes = (SIDLE_FORCE | SIDLE_NO),
  1895. .sysc_fields = &omap_hwmod_sysc_type1,
  1896. };
  1897. static struct omap_hwmod_class omap3xxx_counter_hwmod_class = {
  1898. .name = "counter",
  1899. .sysc = &omap3xxx_counter_sysc,
  1900. };
  1901. static struct omap_hwmod omap3xxx_counter_32k_hwmod = {
  1902. .name = "counter_32k",
  1903. .class = &omap3xxx_counter_hwmod_class,
  1904. .clkdm_name = "wkup_clkdm",
  1905. .flags = HWMOD_SWSUP_SIDLE,
  1906. .main_clk = "wkup_32k_fck",
  1907. .prcm = {
  1908. .omap2 = {
  1909. .module_offs = WKUP_MOD,
  1910. .prcm_reg_id = 1,
  1911. .module_bit = OMAP3430_ST_32KSYNC_SHIFT,
  1912. .idlest_reg_id = 1,
  1913. .idlest_idle_bit = OMAP3430_ST_32KSYNC_SHIFT,
  1914. },
  1915. },
  1916. };
  1917. /*
  1918. * 'gpmc' class
  1919. * general purpose memory controller
  1920. */
  1921. static struct omap_hwmod_class_sysconfig omap3xxx_gpmc_sysc = {
  1922. .rev_offs = 0x0000,
  1923. .sysc_offs = 0x0010,
  1924. .syss_offs = 0x0014,
  1925. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1926. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1927. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1928. .sysc_fields = &omap_hwmod_sysc_type1,
  1929. };
  1930. static struct omap_hwmod_class omap3xxx_gpmc_hwmod_class = {
  1931. .name = "gpmc",
  1932. .sysc = &omap3xxx_gpmc_sysc,
  1933. };
  1934. static struct omap_hwmod_irq_info omap3xxx_gpmc_irqs[] = {
  1935. { .irq = 20 },
  1936. { .irq = -1 }
  1937. };
  1938. static struct omap_hwmod omap3xxx_gpmc_hwmod = {
  1939. .name = "gpmc",
  1940. .class = &omap3xxx_gpmc_hwmod_class,
  1941. .clkdm_name = "core_l3_clkdm",
  1942. .mpu_irqs = omap3xxx_gpmc_irqs,
  1943. .main_clk = "gpmc_fck",
  1944. /*
  1945. * XXX HWMOD_INIT_NO_RESET should not be needed for this IP
  1946. * block. It is not being added due to any known bugs with
  1947. * resetting the GPMC IP block, but rather because any timings
  1948. * set by the bootloader are not being correctly programmed by
  1949. * the kernel from the board file or DT data.
  1950. * HWMOD_INIT_NO_RESET should be removed ASAP.
  1951. */
  1952. .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET |
  1953. HWMOD_NO_IDLEST),
  1954. };
  1955. /*
  1956. * interfaces
  1957. */
  1958. /* L3 -> L4_CORE interface */
  1959. static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_core = {
  1960. .master = &omap3xxx_l3_main_hwmod,
  1961. .slave = &omap3xxx_l4_core_hwmod,
  1962. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1963. };
  1964. /* L3 -> L4_PER interface */
  1965. static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_per = {
  1966. .master = &omap3xxx_l3_main_hwmod,
  1967. .slave = &omap3xxx_l4_per_hwmod,
  1968. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1969. };
  1970. static struct omap_hwmod_addr_space omap3xxx_l3_main_addrs[] = {
  1971. {
  1972. .pa_start = 0x68000000,
  1973. .pa_end = 0x6800ffff,
  1974. .flags = ADDR_TYPE_RT,
  1975. },
  1976. { }
  1977. };
  1978. /* MPU -> L3 interface */
  1979. static struct omap_hwmod_ocp_if omap3xxx_mpu__l3_main = {
  1980. .master = &omap3xxx_mpu_hwmod,
  1981. .slave = &omap3xxx_l3_main_hwmod,
  1982. .addr = omap3xxx_l3_main_addrs,
  1983. .user = OCP_USER_MPU,
  1984. };
  1985. static struct omap_hwmod_addr_space omap3xxx_l4_emu_addrs[] = {
  1986. {
  1987. .pa_start = 0x54000000,
  1988. .pa_end = 0x547fffff,
  1989. .flags = ADDR_TYPE_RT,
  1990. },
  1991. { }
  1992. };
  1993. /* l3 -> debugss */
  1994. static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_debugss = {
  1995. .master = &omap3xxx_l3_main_hwmod,
  1996. .slave = &omap3xxx_debugss_hwmod,
  1997. .addr = omap3xxx_l4_emu_addrs,
  1998. .user = OCP_USER_MPU,
  1999. };
  2000. /* DSS -> l3 */
  2001. static struct omap_hwmod_ocp_if omap3430es1_dss__l3 = {
  2002. .master = &omap3430es1_dss_core_hwmod,
  2003. .slave = &omap3xxx_l3_main_hwmod,
  2004. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2005. };
  2006. static struct omap_hwmod_ocp_if omap3xxx_dss__l3 = {
  2007. .master = &omap3xxx_dss_core_hwmod,
  2008. .slave = &omap3xxx_l3_main_hwmod,
  2009. .fw = {
  2010. .omap2 = {
  2011. .l3_perm_bit = OMAP3_L3_CORE_FW_INIT_ID_DSS,
  2012. .flags = OMAP_FIREWALL_L3,
  2013. }
  2014. },
  2015. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2016. };
  2017. /* l3_core -> usbhsotg interface */
  2018. static struct omap_hwmod_ocp_if omap3xxx_usbhsotg__l3 = {
  2019. .master = &omap3xxx_usbhsotg_hwmod,
  2020. .slave = &omap3xxx_l3_main_hwmod,
  2021. .clk = "core_l3_ick",
  2022. .user = OCP_USER_MPU,
  2023. };
  2024. /* l3_core -> am35xx_usbhsotg interface */
  2025. static struct omap_hwmod_ocp_if am35xx_usbhsotg__l3 = {
  2026. .master = &am35xx_usbhsotg_hwmod,
  2027. .slave = &omap3xxx_l3_main_hwmod,
  2028. .clk = "hsotgusb_ick",
  2029. .user = OCP_USER_MPU,
  2030. };
  2031. /* l3_core -> sad2d interface */
  2032. static struct omap_hwmod_ocp_if omap3xxx_sad2d__l3 = {
  2033. .master = &omap3xxx_sad2d_hwmod,
  2034. .slave = &omap3xxx_l3_main_hwmod,
  2035. .clk = "core_l3_ick",
  2036. .user = OCP_USER_MPU,
  2037. };
  2038. /* L4_CORE -> L4_WKUP interface */
  2039. static struct omap_hwmod_ocp_if omap3xxx_l4_core__l4_wkup = {
  2040. .master = &omap3xxx_l4_core_hwmod,
  2041. .slave = &omap3xxx_l4_wkup_hwmod,
  2042. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2043. };
  2044. /* L4 CORE -> MMC1 interface */
  2045. static struct omap_hwmod_ocp_if omap3xxx_l4_core__pre_es3_mmc1 = {
  2046. .master = &omap3xxx_l4_core_hwmod,
  2047. .slave = &omap3xxx_pre_es3_mmc1_hwmod,
  2048. .clk = "mmchs1_ick",
  2049. .addr = omap2430_mmc1_addr_space,
  2050. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2051. .flags = OMAP_FIREWALL_L4
  2052. };
  2053. static struct omap_hwmod_ocp_if omap3xxx_l4_core__es3plus_mmc1 = {
  2054. .master = &omap3xxx_l4_core_hwmod,
  2055. .slave = &omap3xxx_es3plus_mmc1_hwmod,
  2056. .clk = "mmchs1_ick",
  2057. .addr = omap2430_mmc1_addr_space,
  2058. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2059. .flags = OMAP_FIREWALL_L4
  2060. };
  2061. /* L4 CORE -> MMC2 interface */
  2062. static struct omap_hwmod_ocp_if omap3xxx_l4_core__pre_es3_mmc2 = {
  2063. .master = &omap3xxx_l4_core_hwmod,
  2064. .slave = &omap3xxx_pre_es3_mmc2_hwmod,
  2065. .clk = "mmchs2_ick",
  2066. .addr = omap2430_mmc2_addr_space,
  2067. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2068. .flags = OMAP_FIREWALL_L4
  2069. };
  2070. static struct omap_hwmod_ocp_if omap3xxx_l4_core__es3plus_mmc2 = {
  2071. .master = &omap3xxx_l4_core_hwmod,
  2072. .slave = &omap3xxx_es3plus_mmc2_hwmod,
  2073. .clk = "mmchs2_ick",
  2074. .addr = omap2430_mmc2_addr_space,
  2075. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2076. .flags = OMAP_FIREWALL_L4
  2077. };
  2078. /* L4 CORE -> MMC3 interface */
  2079. static struct omap_hwmod_addr_space omap3xxx_mmc3_addr_space[] = {
  2080. {
  2081. .pa_start = 0x480ad000,
  2082. .pa_end = 0x480ad1ff,
  2083. .flags = ADDR_TYPE_RT,
  2084. },
  2085. { }
  2086. };
  2087. static struct omap_hwmod_ocp_if omap3xxx_l4_core__mmc3 = {
  2088. .master = &omap3xxx_l4_core_hwmod,
  2089. .slave = &omap3xxx_mmc3_hwmod,
  2090. .clk = "mmchs3_ick",
  2091. .addr = omap3xxx_mmc3_addr_space,
  2092. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2093. .flags = OMAP_FIREWALL_L4
  2094. };
  2095. /* L4 CORE -> UART1 interface */
  2096. static struct omap_hwmod_addr_space omap3xxx_uart1_addr_space[] = {
  2097. {
  2098. .pa_start = OMAP3_UART1_BASE,
  2099. .pa_end = OMAP3_UART1_BASE + SZ_8K - 1,
  2100. .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
  2101. },
  2102. { }
  2103. };
  2104. static struct omap_hwmod_ocp_if omap3_l4_core__uart1 = {
  2105. .master = &omap3xxx_l4_core_hwmod,
  2106. .slave = &omap3xxx_uart1_hwmod,
  2107. .clk = "uart1_ick",
  2108. .addr = omap3xxx_uart1_addr_space,
  2109. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2110. };
  2111. /* L4 CORE -> UART2 interface */
  2112. static struct omap_hwmod_addr_space omap3xxx_uart2_addr_space[] = {
  2113. {
  2114. .pa_start = OMAP3_UART2_BASE,
  2115. .pa_end = OMAP3_UART2_BASE + SZ_1K - 1,
  2116. .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
  2117. },
  2118. { }
  2119. };
  2120. static struct omap_hwmod_ocp_if omap3_l4_core__uart2 = {
  2121. .master = &omap3xxx_l4_core_hwmod,
  2122. .slave = &omap3xxx_uart2_hwmod,
  2123. .clk = "uart2_ick",
  2124. .addr = omap3xxx_uart2_addr_space,
  2125. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2126. };
  2127. /* L4 PER -> UART3 interface */
  2128. static struct omap_hwmod_addr_space omap3xxx_uart3_addr_space[] = {
  2129. {
  2130. .pa_start = OMAP3_UART3_BASE,
  2131. .pa_end = OMAP3_UART3_BASE + SZ_1K - 1,
  2132. .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
  2133. },
  2134. { }
  2135. };
  2136. static struct omap_hwmod_ocp_if omap3_l4_per__uart3 = {
  2137. .master = &omap3xxx_l4_per_hwmod,
  2138. .slave = &omap3xxx_uart3_hwmod,
  2139. .clk = "uart3_ick",
  2140. .addr = omap3xxx_uart3_addr_space,
  2141. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2142. };
  2143. /* L4 PER -> UART4 interface */
  2144. static struct omap_hwmod_addr_space omap36xx_uart4_addr_space[] = {
  2145. {
  2146. .pa_start = OMAP3_UART4_BASE,
  2147. .pa_end = OMAP3_UART4_BASE + SZ_1K - 1,
  2148. .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
  2149. },
  2150. { }
  2151. };
  2152. static struct omap_hwmod_ocp_if omap36xx_l4_per__uart4 = {
  2153. .master = &omap3xxx_l4_per_hwmod,
  2154. .slave = &omap36xx_uart4_hwmod,
  2155. .clk = "uart4_ick",
  2156. .addr = omap36xx_uart4_addr_space,
  2157. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2158. };
  2159. /* AM35xx: L4 CORE -> UART4 interface */
  2160. static struct omap_hwmod_addr_space am35xx_uart4_addr_space[] = {
  2161. {
  2162. .pa_start = OMAP3_UART4_AM35XX_BASE,
  2163. .pa_end = OMAP3_UART4_AM35XX_BASE + SZ_1K - 1,
  2164. .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
  2165. },
  2166. { }
  2167. };
  2168. static struct omap_hwmod_ocp_if am35xx_l4_core__uart4 = {
  2169. .master = &omap3xxx_l4_core_hwmod,
  2170. .slave = &am35xx_uart4_hwmod,
  2171. .clk = "uart4_ick",
  2172. .addr = am35xx_uart4_addr_space,
  2173. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2174. };
  2175. /* L4 CORE -> I2C1 interface */
  2176. static struct omap_hwmod_ocp_if omap3_l4_core__i2c1 = {
  2177. .master = &omap3xxx_l4_core_hwmod,
  2178. .slave = &omap3xxx_i2c1_hwmod,
  2179. .clk = "i2c1_ick",
  2180. .addr = omap2_i2c1_addr_space,
  2181. .fw = {
  2182. .omap2 = {
  2183. .l4_fw_region = OMAP3_L4_CORE_FW_I2C1_REGION,
  2184. .l4_prot_group = 7,
  2185. .flags = OMAP_FIREWALL_L4,
  2186. }
  2187. },
  2188. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2189. };
  2190. /* L4 CORE -> I2C2 interface */
  2191. static struct omap_hwmod_ocp_if omap3_l4_core__i2c2 = {
  2192. .master = &omap3xxx_l4_core_hwmod,
  2193. .slave = &omap3xxx_i2c2_hwmod,
  2194. .clk = "i2c2_ick",
  2195. .addr = omap2_i2c2_addr_space,
  2196. .fw = {
  2197. .omap2 = {
  2198. .l4_fw_region = OMAP3_L4_CORE_FW_I2C2_REGION,
  2199. .l4_prot_group = 7,
  2200. .flags = OMAP_FIREWALL_L4,
  2201. }
  2202. },
  2203. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2204. };
  2205. /* L4 CORE -> I2C3 interface */
  2206. static struct omap_hwmod_addr_space omap3xxx_i2c3_addr_space[] = {
  2207. {
  2208. .pa_start = 0x48060000,
  2209. .pa_end = 0x48060000 + SZ_128 - 1,
  2210. .flags = ADDR_TYPE_RT,
  2211. },
  2212. { }
  2213. };
  2214. static struct omap_hwmod_ocp_if omap3_l4_core__i2c3 = {
  2215. .master = &omap3xxx_l4_core_hwmod,
  2216. .slave = &omap3xxx_i2c3_hwmod,
  2217. .clk = "i2c3_ick",
  2218. .addr = omap3xxx_i2c3_addr_space,
  2219. .fw = {
  2220. .omap2 = {
  2221. .l4_fw_region = OMAP3_L4_CORE_FW_I2C3_REGION,
  2222. .l4_prot_group = 7,
  2223. .flags = OMAP_FIREWALL_L4,
  2224. }
  2225. },
  2226. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2227. };
  2228. /* L4 CORE -> SR1 interface */
  2229. static struct omap_hwmod_addr_space omap3_sr1_addr_space[] = {
  2230. {
  2231. .pa_start = OMAP34XX_SR1_BASE,
  2232. .pa_end = OMAP34XX_SR1_BASE + SZ_1K - 1,
  2233. .flags = ADDR_TYPE_RT,
  2234. },
  2235. { }
  2236. };
  2237. static struct omap_hwmod_ocp_if omap34xx_l4_core__sr1 = {
  2238. .master = &omap3xxx_l4_core_hwmod,
  2239. .slave = &omap34xx_sr1_hwmod,
  2240. .clk = "sr_l4_ick",
  2241. .addr = omap3_sr1_addr_space,
  2242. .user = OCP_USER_MPU,
  2243. };
  2244. static struct omap_hwmod_ocp_if omap36xx_l4_core__sr1 = {
  2245. .master = &omap3xxx_l4_core_hwmod,
  2246. .slave = &omap36xx_sr1_hwmod,
  2247. .clk = "sr_l4_ick",
  2248. .addr = omap3_sr1_addr_space,
  2249. .user = OCP_USER_MPU,
  2250. };
  2251. /* L4 CORE -> SR1 interface */
  2252. static struct omap_hwmod_addr_space omap3_sr2_addr_space[] = {
  2253. {
  2254. .pa_start = OMAP34XX_SR2_BASE,
  2255. .pa_end = OMAP34XX_SR2_BASE + SZ_1K - 1,
  2256. .flags = ADDR_TYPE_RT,
  2257. },
  2258. { }
  2259. };
  2260. static struct omap_hwmod_ocp_if omap34xx_l4_core__sr2 = {
  2261. .master = &omap3xxx_l4_core_hwmod,
  2262. .slave = &omap34xx_sr2_hwmod,
  2263. .clk = "sr_l4_ick",
  2264. .addr = omap3_sr2_addr_space,
  2265. .user = OCP_USER_MPU,
  2266. };
  2267. static struct omap_hwmod_ocp_if omap36xx_l4_core__sr2 = {
  2268. .master = &omap3xxx_l4_core_hwmod,
  2269. .slave = &omap36xx_sr2_hwmod,
  2270. .clk = "sr_l4_ick",
  2271. .addr = omap3_sr2_addr_space,
  2272. .user = OCP_USER_MPU,
  2273. };
  2274. static struct omap_hwmod_addr_space omap3xxx_usbhsotg_addrs[] = {
  2275. {
  2276. .pa_start = OMAP34XX_HSUSB_OTG_BASE,
  2277. .pa_end = OMAP34XX_HSUSB_OTG_BASE + SZ_4K - 1,
  2278. .flags = ADDR_TYPE_RT
  2279. },
  2280. { }
  2281. };
  2282. /* l4_core -> usbhsotg */
  2283. static struct omap_hwmod_ocp_if omap3xxx_l4_core__usbhsotg = {
  2284. .master = &omap3xxx_l4_core_hwmod,
  2285. .slave = &omap3xxx_usbhsotg_hwmod,
  2286. .clk = "l4_ick",
  2287. .addr = omap3xxx_usbhsotg_addrs,
  2288. .user = OCP_USER_MPU,
  2289. };
  2290. static struct omap_hwmod_addr_space am35xx_usbhsotg_addrs[] = {
  2291. {
  2292. .pa_start = AM35XX_IPSS_USBOTGSS_BASE,
  2293. .pa_end = AM35XX_IPSS_USBOTGSS_BASE + SZ_4K - 1,
  2294. .flags = ADDR_TYPE_RT
  2295. },
  2296. { }
  2297. };
  2298. /* l4_core -> usbhsotg */
  2299. static struct omap_hwmod_ocp_if am35xx_l4_core__usbhsotg = {
  2300. .master = &omap3xxx_l4_core_hwmod,
  2301. .slave = &am35xx_usbhsotg_hwmod,
  2302. .clk = "hsotgusb_ick",
  2303. .addr = am35xx_usbhsotg_addrs,
  2304. .user = OCP_USER_MPU,
  2305. };
  2306. /* L4_WKUP -> L4_SEC interface */
  2307. static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__l4_sec = {
  2308. .master = &omap3xxx_l4_wkup_hwmod,
  2309. .slave = &omap3xxx_l4_sec_hwmod,
  2310. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2311. };
  2312. /* IVA2 <- L3 interface */
  2313. static struct omap_hwmod_ocp_if omap3xxx_l3__iva = {
  2314. .master = &omap3xxx_l3_main_hwmod,
  2315. .slave = &omap3xxx_iva_hwmod,
  2316. .clk = "core_l3_ick",
  2317. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2318. };
  2319. static struct omap_hwmod_addr_space omap3xxx_timer1_addrs[] = {
  2320. {
  2321. .pa_start = 0x48318000,
  2322. .pa_end = 0x48318000 + SZ_1K - 1,
  2323. .flags = ADDR_TYPE_RT
  2324. },
  2325. { }
  2326. };
  2327. /* l4_wkup -> timer1 */
  2328. static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__timer1 = {
  2329. .master = &omap3xxx_l4_wkup_hwmod,
  2330. .slave = &omap3xxx_timer1_hwmod,
  2331. .clk = "gpt1_ick",
  2332. .addr = omap3xxx_timer1_addrs,
  2333. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2334. };
  2335. static struct omap_hwmod_addr_space omap3xxx_timer2_addrs[] = {
  2336. {
  2337. .pa_start = 0x49032000,
  2338. .pa_end = 0x49032000 + SZ_1K - 1,
  2339. .flags = ADDR_TYPE_RT
  2340. },
  2341. { }
  2342. };
  2343. /* l4_per -> timer2 */
  2344. static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer2 = {
  2345. .master = &omap3xxx_l4_per_hwmod,
  2346. .slave = &omap3xxx_timer2_hwmod,
  2347. .clk = "gpt2_ick",
  2348. .addr = omap3xxx_timer2_addrs,
  2349. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2350. };
  2351. static struct omap_hwmod_addr_space omap3xxx_timer3_addrs[] = {
  2352. {
  2353. .pa_start = 0x49034000,
  2354. .pa_end = 0x49034000 + SZ_1K - 1,
  2355. .flags = ADDR_TYPE_RT
  2356. },
  2357. { }
  2358. };
  2359. /* l4_per -> timer3 */
  2360. static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer3 = {
  2361. .master = &omap3xxx_l4_per_hwmod,
  2362. .slave = &omap3xxx_timer3_hwmod,
  2363. .clk = "gpt3_ick",
  2364. .addr = omap3xxx_timer3_addrs,
  2365. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2366. };
  2367. static struct omap_hwmod_addr_space omap3xxx_timer4_addrs[] = {
  2368. {
  2369. .pa_start = 0x49036000,
  2370. .pa_end = 0x49036000 + SZ_1K - 1,
  2371. .flags = ADDR_TYPE_RT
  2372. },
  2373. { }
  2374. };
  2375. /* l4_per -> timer4 */
  2376. static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer4 = {
  2377. .master = &omap3xxx_l4_per_hwmod,
  2378. .slave = &omap3xxx_timer4_hwmod,
  2379. .clk = "gpt4_ick",
  2380. .addr = omap3xxx_timer4_addrs,
  2381. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2382. };
  2383. static struct omap_hwmod_addr_space omap3xxx_timer5_addrs[] = {
  2384. {
  2385. .pa_start = 0x49038000,
  2386. .pa_end = 0x49038000 + SZ_1K - 1,
  2387. .flags = ADDR_TYPE_RT
  2388. },
  2389. { }
  2390. };
  2391. /* l4_per -> timer5 */
  2392. static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer5 = {
  2393. .master = &omap3xxx_l4_per_hwmod,
  2394. .slave = &omap3xxx_timer5_hwmod,
  2395. .clk = "gpt5_ick",
  2396. .addr = omap3xxx_timer5_addrs,
  2397. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2398. };
  2399. static struct omap_hwmod_addr_space omap3xxx_timer6_addrs[] = {
  2400. {
  2401. .pa_start = 0x4903A000,
  2402. .pa_end = 0x4903A000 + SZ_1K - 1,
  2403. .flags = ADDR_TYPE_RT
  2404. },
  2405. { }
  2406. };
  2407. /* l4_per -> timer6 */
  2408. static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer6 = {
  2409. .master = &omap3xxx_l4_per_hwmod,
  2410. .slave = &omap3xxx_timer6_hwmod,
  2411. .clk = "gpt6_ick",
  2412. .addr = omap3xxx_timer6_addrs,
  2413. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2414. };
  2415. static struct omap_hwmod_addr_space omap3xxx_timer7_addrs[] = {
  2416. {
  2417. .pa_start = 0x4903C000,
  2418. .pa_end = 0x4903C000 + SZ_1K - 1,
  2419. .flags = ADDR_TYPE_RT
  2420. },
  2421. { }
  2422. };
  2423. /* l4_per -> timer7 */
  2424. static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer7 = {
  2425. .master = &omap3xxx_l4_per_hwmod,
  2426. .slave = &omap3xxx_timer7_hwmod,
  2427. .clk = "gpt7_ick",
  2428. .addr = omap3xxx_timer7_addrs,
  2429. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2430. };
  2431. static struct omap_hwmod_addr_space omap3xxx_timer8_addrs[] = {
  2432. {
  2433. .pa_start = 0x4903E000,
  2434. .pa_end = 0x4903E000 + SZ_1K - 1,
  2435. .flags = ADDR_TYPE_RT
  2436. },
  2437. { }
  2438. };
  2439. /* l4_per -> timer8 */
  2440. static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer8 = {
  2441. .master = &omap3xxx_l4_per_hwmod,
  2442. .slave = &omap3xxx_timer8_hwmod,
  2443. .clk = "gpt8_ick",
  2444. .addr = omap3xxx_timer8_addrs,
  2445. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2446. };
  2447. static struct omap_hwmod_addr_space omap3xxx_timer9_addrs[] = {
  2448. {
  2449. .pa_start = 0x49040000,
  2450. .pa_end = 0x49040000 + SZ_1K - 1,
  2451. .flags = ADDR_TYPE_RT
  2452. },
  2453. { }
  2454. };
  2455. /* l4_per -> timer9 */
  2456. static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer9 = {
  2457. .master = &omap3xxx_l4_per_hwmod,
  2458. .slave = &omap3xxx_timer9_hwmod,
  2459. .clk = "gpt9_ick",
  2460. .addr = omap3xxx_timer9_addrs,
  2461. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2462. };
  2463. /* l4_core -> timer10 */
  2464. static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer10 = {
  2465. .master = &omap3xxx_l4_core_hwmod,
  2466. .slave = &omap3xxx_timer10_hwmod,
  2467. .clk = "gpt10_ick",
  2468. .addr = omap2_timer10_addrs,
  2469. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2470. };
  2471. /* l4_core -> timer11 */
  2472. static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer11 = {
  2473. .master = &omap3xxx_l4_core_hwmod,
  2474. .slave = &omap3xxx_timer11_hwmod,
  2475. .clk = "gpt11_ick",
  2476. .addr = omap2_timer11_addrs,
  2477. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2478. };
  2479. static struct omap_hwmod_addr_space omap3xxx_timer12_addrs[] = {
  2480. {
  2481. .pa_start = 0x48304000,
  2482. .pa_end = 0x48304000 + SZ_1K - 1,
  2483. .flags = ADDR_TYPE_RT
  2484. },
  2485. { }
  2486. };
  2487. /* l4_core -> timer12 */
  2488. static struct omap_hwmod_ocp_if omap3xxx_l4_sec__timer12 = {
  2489. .master = &omap3xxx_l4_sec_hwmod,
  2490. .slave = &omap3xxx_timer12_hwmod,
  2491. .clk = "gpt12_ick",
  2492. .addr = omap3xxx_timer12_addrs,
  2493. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2494. };
  2495. /* l4_wkup -> wd_timer2 */
  2496. static struct omap_hwmod_addr_space omap3xxx_wd_timer2_addrs[] = {
  2497. {
  2498. .pa_start = 0x48314000,
  2499. .pa_end = 0x4831407f,
  2500. .flags = ADDR_TYPE_RT
  2501. },
  2502. { }
  2503. };
  2504. static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__wd_timer2 = {
  2505. .master = &omap3xxx_l4_wkup_hwmod,
  2506. .slave = &omap3xxx_wd_timer2_hwmod,
  2507. .clk = "wdt2_ick",
  2508. .addr = omap3xxx_wd_timer2_addrs,
  2509. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2510. };
  2511. /* l4_core -> dss */
  2512. static struct omap_hwmod_ocp_if omap3430es1_l4_core__dss = {
  2513. .master = &omap3xxx_l4_core_hwmod,
  2514. .slave = &omap3430es1_dss_core_hwmod,
  2515. .clk = "dss_ick",
  2516. .addr = omap2_dss_addrs,
  2517. .fw = {
  2518. .omap2 = {
  2519. .l4_fw_region = OMAP3ES1_L4_CORE_FW_DSS_CORE_REGION,
  2520. .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
  2521. .flags = OMAP_FIREWALL_L4,
  2522. }
  2523. },
  2524. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2525. };
  2526. static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss = {
  2527. .master = &omap3xxx_l4_core_hwmod,
  2528. .slave = &omap3xxx_dss_core_hwmod,
  2529. .clk = "dss_ick",
  2530. .addr = omap2_dss_addrs,
  2531. .fw = {
  2532. .omap2 = {
  2533. .l4_fw_region = OMAP3_L4_CORE_FW_DSS_CORE_REGION,
  2534. .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
  2535. .flags = OMAP_FIREWALL_L4,
  2536. }
  2537. },
  2538. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2539. };
  2540. /* l4_core -> dss_dispc */
  2541. static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dispc = {
  2542. .master = &omap3xxx_l4_core_hwmod,
  2543. .slave = &omap3xxx_dss_dispc_hwmod,
  2544. .clk = "dss_ick",
  2545. .addr = omap2_dss_dispc_addrs,
  2546. .fw = {
  2547. .omap2 = {
  2548. .l4_fw_region = OMAP3_L4_CORE_FW_DSS_DISPC_REGION,
  2549. .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
  2550. .flags = OMAP_FIREWALL_L4,
  2551. }
  2552. },
  2553. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2554. };
  2555. static struct omap_hwmod_addr_space omap3xxx_dss_dsi1_addrs[] = {
  2556. {
  2557. .pa_start = 0x4804FC00,
  2558. .pa_end = 0x4804FFFF,
  2559. .flags = ADDR_TYPE_RT
  2560. },
  2561. { }
  2562. };
  2563. /* l4_core -> dss_dsi1 */
  2564. static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dsi1 = {
  2565. .master = &omap3xxx_l4_core_hwmod,
  2566. .slave = &omap3xxx_dss_dsi1_hwmod,
  2567. .clk = "dss_ick",
  2568. .addr = omap3xxx_dss_dsi1_addrs,
  2569. .fw = {
  2570. .omap2 = {
  2571. .l4_fw_region = OMAP3_L4_CORE_FW_DSS_DSI_REGION,
  2572. .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
  2573. .flags = OMAP_FIREWALL_L4,
  2574. }
  2575. },
  2576. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2577. };
  2578. /* l4_core -> dss_rfbi */
  2579. static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_rfbi = {
  2580. .master = &omap3xxx_l4_core_hwmod,
  2581. .slave = &omap3xxx_dss_rfbi_hwmod,
  2582. .clk = "dss_ick",
  2583. .addr = omap2_dss_rfbi_addrs,
  2584. .fw = {
  2585. .omap2 = {
  2586. .l4_fw_region = OMAP3_L4_CORE_FW_DSS_RFBI_REGION,
  2587. .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP ,
  2588. .flags = OMAP_FIREWALL_L4,
  2589. }
  2590. },
  2591. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2592. };
  2593. /* l4_core -> dss_venc */
  2594. static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_venc = {
  2595. .master = &omap3xxx_l4_core_hwmod,
  2596. .slave = &omap3xxx_dss_venc_hwmod,
  2597. .clk = "dss_ick",
  2598. .addr = omap2_dss_venc_addrs,
  2599. .fw = {
  2600. .omap2 = {
  2601. .l4_fw_region = OMAP3_L4_CORE_FW_DSS_VENC_REGION,
  2602. .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
  2603. .flags = OMAP_FIREWALL_L4,
  2604. }
  2605. },
  2606. .flags = OCPIF_SWSUP_IDLE,
  2607. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2608. };
  2609. /* l4_wkup -> gpio1 */
  2610. static struct omap_hwmod_addr_space omap3xxx_gpio1_addrs[] = {
  2611. {
  2612. .pa_start = 0x48310000,
  2613. .pa_end = 0x483101ff,
  2614. .flags = ADDR_TYPE_RT
  2615. },
  2616. { }
  2617. };
  2618. static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__gpio1 = {
  2619. .master = &omap3xxx_l4_wkup_hwmod,
  2620. .slave = &omap3xxx_gpio1_hwmod,
  2621. .addr = omap3xxx_gpio1_addrs,
  2622. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2623. };
  2624. /* l4_per -> gpio2 */
  2625. static struct omap_hwmod_addr_space omap3xxx_gpio2_addrs[] = {
  2626. {
  2627. .pa_start = 0x49050000,
  2628. .pa_end = 0x490501ff,
  2629. .flags = ADDR_TYPE_RT
  2630. },
  2631. { }
  2632. };
  2633. static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio2 = {
  2634. .master = &omap3xxx_l4_per_hwmod,
  2635. .slave = &omap3xxx_gpio2_hwmod,
  2636. .addr = omap3xxx_gpio2_addrs,
  2637. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2638. };
  2639. /* l4_per -> gpio3 */
  2640. static struct omap_hwmod_addr_space omap3xxx_gpio3_addrs[] = {
  2641. {
  2642. .pa_start = 0x49052000,
  2643. .pa_end = 0x490521ff,
  2644. .flags = ADDR_TYPE_RT
  2645. },
  2646. { }
  2647. };
  2648. static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio3 = {
  2649. .master = &omap3xxx_l4_per_hwmod,
  2650. .slave = &omap3xxx_gpio3_hwmod,
  2651. .addr = omap3xxx_gpio3_addrs,
  2652. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2653. };
  2654. /*
  2655. * 'mmu' class
  2656. * The memory management unit performs virtual to physical address translation
  2657. * for its requestors.
  2658. */
  2659. static struct omap_hwmod_class_sysconfig mmu_sysc = {
  2660. .rev_offs = 0x000,
  2661. .sysc_offs = 0x010,
  2662. .syss_offs = 0x014,
  2663. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  2664. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  2665. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2666. .sysc_fields = &omap_hwmod_sysc_type1,
  2667. };
  2668. static struct omap_hwmod_class omap3xxx_mmu_hwmod_class = {
  2669. .name = "mmu",
  2670. .sysc = &mmu_sysc,
  2671. };
  2672. /* mmu isp */
  2673. static struct omap_mmu_dev_attr mmu_isp_dev_attr = {
  2674. .da_start = 0x0,
  2675. .da_end = 0xfffff000,
  2676. .nr_tlb_entries = 8,
  2677. };
  2678. static struct omap_hwmod omap3xxx_mmu_isp_hwmod;
  2679. static struct omap_hwmod_irq_info omap3xxx_mmu_isp_irqs[] = {
  2680. { .irq = 24 },
  2681. { .irq = -1 }
  2682. };
  2683. static struct omap_hwmod_addr_space omap3xxx_mmu_isp_addrs[] = {
  2684. {
  2685. .pa_start = 0x480bd400,
  2686. .pa_end = 0x480bd47f,
  2687. .flags = ADDR_TYPE_RT,
  2688. },
  2689. { }
  2690. };
  2691. /* l4_core -> mmu isp */
  2692. static struct omap_hwmod_ocp_if omap3xxx_l4_core__mmu_isp = {
  2693. .master = &omap3xxx_l4_core_hwmod,
  2694. .slave = &omap3xxx_mmu_isp_hwmod,
  2695. .addr = omap3xxx_mmu_isp_addrs,
  2696. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2697. };
  2698. static struct omap_hwmod omap3xxx_mmu_isp_hwmod = {
  2699. .name = "mmu_isp",
  2700. .class = &omap3xxx_mmu_hwmod_class,
  2701. .mpu_irqs = omap3xxx_mmu_isp_irqs,
  2702. .main_clk = "cam_ick",
  2703. .dev_attr = &mmu_isp_dev_attr,
  2704. .flags = HWMOD_NO_IDLEST,
  2705. };
  2706. #ifdef CONFIG_OMAP_IOMMU_IVA2
  2707. /* mmu iva */
  2708. static struct omap_mmu_dev_attr mmu_iva_dev_attr = {
  2709. .da_start = 0x11000000,
  2710. .da_end = 0xfffff000,
  2711. .nr_tlb_entries = 32,
  2712. };
  2713. static struct omap_hwmod omap3xxx_mmu_iva_hwmod;
  2714. static struct omap_hwmod_irq_info omap3xxx_mmu_iva_irqs[] = {
  2715. { .irq = 28 },
  2716. { .irq = -1 }
  2717. };
  2718. static struct omap_hwmod_rst_info omap3xxx_mmu_iva_resets[] = {
  2719. { .name = "mmu", .rst_shift = 1, .st_shift = 9 },
  2720. };
  2721. static struct omap_hwmod_addr_space omap3xxx_mmu_iva_addrs[] = {
  2722. {
  2723. .pa_start = 0x5d000000,
  2724. .pa_end = 0x5d00007f,
  2725. .flags = ADDR_TYPE_RT,
  2726. },
  2727. { }
  2728. };
  2729. /* l3_main -> iva mmu */
  2730. static struct omap_hwmod_ocp_if omap3xxx_l3_main__mmu_iva = {
  2731. .master = &omap3xxx_l3_main_hwmod,
  2732. .slave = &omap3xxx_mmu_iva_hwmod,
  2733. .addr = omap3xxx_mmu_iva_addrs,
  2734. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2735. };
  2736. static struct omap_hwmod omap3xxx_mmu_iva_hwmod = {
  2737. .name = "mmu_iva",
  2738. .class = &omap3xxx_mmu_hwmod_class,
  2739. .mpu_irqs = omap3xxx_mmu_iva_irqs,
  2740. .rst_lines = omap3xxx_mmu_iva_resets,
  2741. .rst_lines_cnt = ARRAY_SIZE(omap3xxx_mmu_iva_resets),
  2742. .main_clk = "iva2_ck",
  2743. .prcm = {
  2744. .omap2 = {
  2745. .module_offs = OMAP3430_IVA2_MOD,
  2746. },
  2747. },
  2748. .dev_attr = &mmu_iva_dev_attr,
  2749. .flags = HWMOD_NO_IDLEST,
  2750. };
  2751. #endif
  2752. /* l4_per -> gpio4 */
  2753. static struct omap_hwmod_addr_space omap3xxx_gpio4_addrs[] = {
  2754. {
  2755. .pa_start = 0x49054000,
  2756. .pa_end = 0x490541ff,
  2757. .flags = ADDR_TYPE_RT
  2758. },
  2759. { }
  2760. };
  2761. static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio4 = {
  2762. .master = &omap3xxx_l4_per_hwmod,
  2763. .slave = &omap3xxx_gpio4_hwmod,
  2764. .addr = omap3xxx_gpio4_addrs,
  2765. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2766. };
  2767. /* l4_per -> gpio5 */
  2768. static struct omap_hwmod_addr_space omap3xxx_gpio5_addrs[] = {
  2769. {
  2770. .pa_start = 0x49056000,
  2771. .pa_end = 0x490561ff,
  2772. .flags = ADDR_TYPE_RT
  2773. },
  2774. { }
  2775. };
  2776. static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio5 = {
  2777. .master = &omap3xxx_l4_per_hwmod,
  2778. .slave = &omap3xxx_gpio5_hwmod,
  2779. .addr = omap3xxx_gpio5_addrs,
  2780. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2781. };
  2782. /* l4_per -> gpio6 */
  2783. static struct omap_hwmod_addr_space omap3xxx_gpio6_addrs[] = {
  2784. {
  2785. .pa_start = 0x49058000,
  2786. .pa_end = 0x490581ff,
  2787. .flags = ADDR_TYPE_RT
  2788. },
  2789. { }
  2790. };
  2791. static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio6 = {
  2792. .master = &omap3xxx_l4_per_hwmod,
  2793. .slave = &omap3xxx_gpio6_hwmod,
  2794. .addr = omap3xxx_gpio6_addrs,
  2795. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2796. };
  2797. /* dma_system -> L3 */
  2798. static struct omap_hwmod_ocp_if omap3xxx_dma_system__l3 = {
  2799. .master = &omap3xxx_dma_system_hwmod,
  2800. .slave = &omap3xxx_l3_main_hwmod,
  2801. .clk = "core_l3_ick",
  2802. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2803. };
  2804. static struct omap_hwmod_addr_space omap3xxx_dma_system_addrs[] = {
  2805. {
  2806. .pa_start = 0x48056000,
  2807. .pa_end = 0x48056fff,
  2808. .flags = ADDR_TYPE_RT
  2809. },
  2810. { }
  2811. };
  2812. /* l4_cfg -> dma_system */
  2813. static struct omap_hwmod_ocp_if omap3xxx_l4_core__dma_system = {
  2814. .master = &omap3xxx_l4_core_hwmod,
  2815. .slave = &omap3xxx_dma_system_hwmod,
  2816. .clk = "core_l4_ick",
  2817. .addr = omap3xxx_dma_system_addrs,
  2818. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2819. };
  2820. static struct omap_hwmod_addr_space omap3xxx_mcbsp1_addrs[] = {
  2821. {
  2822. .name = "mpu",
  2823. .pa_start = 0x48074000,
  2824. .pa_end = 0x480740ff,
  2825. .flags = ADDR_TYPE_RT
  2826. },
  2827. { }
  2828. };
  2829. /* l4_core -> mcbsp1 */
  2830. static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp1 = {
  2831. .master = &omap3xxx_l4_core_hwmod,
  2832. .slave = &omap3xxx_mcbsp1_hwmod,
  2833. .clk = "mcbsp1_ick",
  2834. .addr = omap3xxx_mcbsp1_addrs,
  2835. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2836. };
  2837. static struct omap_hwmod_addr_space omap3xxx_mcbsp2_addrs[] = {
  2838. {
  2839. .name = "mpu",
  2840. .pa_start = 0x49022000,
  2841. .pa_end = 0x490220ff,
  2842. .flags = ADDR_TYPE_RT
  2843. },
  2844. { }
  2845. };
  2846. /* l4_per -> mcbsp2 */
  2847. static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2 = {
  2848. .master = &omap3xxx_l4_per_hwmod,
  2849. .slave = &omap3xxx_mcbsp2_hwmod,
  2850. .clk = "mcbsp2_ick",
  2851. .addr = omap3xxx_mcbsp2_addrs,
  2852. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2853. };
  2854. static struct omap_hwmod_addr_space omap3xxx_mcbsp3_addrs[] = {
  2855. {
  2856. .name = "mpu",
  2857. .pa_start = 0x49024000,
  2858. .pa_end = 0x490240ff,
  2859. .flags = ADDR_TYPE_RT
  2860. },
  2861. { }
  2862. };
  2863. /* l4_per -> mcbsp3 */
  2864. static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3 = {
  2865. .master = &omap3xxx_l4_per_hwmod,
  2866. .slave = &omap3xxx_mcbsp3_hwmod,
  2867. .clk = "mcbsp3_ick",
  2868. .addr = omap3xxx_mcbsp3_addrs,
  2869. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2870. };
  2871. static struct omap_hwmod_addr_space omap3xxx_mcbsp4_addrs[] = {
  2872. {
  2873. .name = "mpu",
  2874. .pa_start = 0x49026000,
  2875. .pa_end = 0x490260ff,
  2876. .flags = ADDR_TYPE_RT
  2877. },
  2878. { }
  2879. };
  2880. /* l4_per -> mcbsp4 */
  2881. static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp4 = {
  2882. .master = &omap3xxx_l4_per_hwmod,
  2883. .slave = &omap3xxx_mcbsp4_hwmod,
  2884. .clk = "mcbsp4_ick",
  2885. .addr = omap3xxx_mcbsp4_addrs,
  2886. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2887. };
  2888. static struct omap_hwmod_addr_space omap3xxx_mcbsp5_addrs[] = {
  2889. {
  2890. .name = "mpu",
  2891. .pa_start = 0x48096000,
  2892. .pa_end = 0x480960ff,
  2893. .flags = ADDR_TYPE_RT
  2894. },
  2895. { }
  2896. };
  2897. /* l4_core -> mcbsp5 */
  2898. static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp5 = {
  2899. .master = &omap3xxx_l4_core_hwmod,
  2900. .slave = &omap3xxx_mcbsp5_hwmod,
  2901. .clk = "mcbsp5_ick",
  2902. .addr = omap3xxx_mcbsp5_addrs,
  2903. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2904. };
  2905. static struct omap_hwmod_addr_space omap3xxx_mcbsp2_sidetone_addrs[] = {
  2906. {
  2907. .name = "sidetone",
  2908. .pa_start = 0x49028000,
  2909. .pa_end = 0x490280ff,
  2910. .flags = ADDR_TYPE_RT
  2911. },
  2912. { }
  2913. };
  2914. /* l4_per -> mcbsp2_sidetone */
  2915. static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2_sidetone = {
  2916. .master = &omap3xxx_l4_per_hwmod,
  2917. .slave = &omap3xxx_mcbsp2_sidetone_hwmod,
  2918. .clk = "mcbsp2_ick",
  2919. .addr = omap3xxx_mcbsp2_sidetone_addrs,
  2920. .user = OCP_USER_MPU,
  2921. };
  2922. static struct omap_hwmod_addr_space omap3xxx_mcbsp3_sidetone_addrs[] = {
  2923. {
  2924. .name = "sidetone",
  2925. .pa_start = 0x4902A000,
  2926. .pa_end = 0x4902A0ff,
  2927. .flags = ADDR_TYPE_RT
  2928. },
  2929. { }
  2930. };
  2931. /* l4_per -> mcbsp3_sidetone */
  2932. static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3_sidetone = {
  2933. .master = &omap3xxx_l4_per_hwmod,
  2934. .slave = &omap3xxx_mcbsp3_sidetone_hwmod,
  2935. .clk = "mcbsp3_ick",
  2936. .addr = omap3xxx_mcbsp3_sidetone_addrs,
  2937. .user = OCP_USER_MPU,
  2938. };
  2939. static struct omap_hwmod_addr_space omap3xxx_mailbox_addrs[] = {
  2940. {
  2941. .pa_start = 0x48094000,
  2942. .pa_end = 0x480941ff,
  2943. .flags = ADDR_TYPE_RT,
  2944. },
  2945. { }
  2946. };
  2947. /* l4_core -> mailbox */
  2948. static struct omap_hwmod_ocp_if omap3xxx_l4_core__mailbox = {
  2949. .master = &omap3xxx_l4_core_hwmod,
  2950. .slave = &omap3xxx_mailbox_hwmod,
  2951. .addr = omap3xxx_mailbox_addrs,
  2952. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2953. };
  2954. /* l4 core -> mcspi1 interface */
  2955. static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi1 = {
  2956. .master = &omap3xxx_l4_core_hwmod,
  2957. .slave = &omap34xx_mcspi1,
  2958. .clk = "mcspi1_ick",
  2959. .addr = omap2_mcspi1_addr_space,
  2960. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2961. };
  2962. /* l4 core -> mcspi2 interface */
  2963. static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi2 = {
  2964. .master = &omap3xxx_l4_core_hwmod,
  2965. .slave = &omap34xx_mcspi2,
  2966. .clk = "mcspi2_ick",
  2967. .addr = omap2_mcspi2_addr_space,
  2968. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2969. };
  2970. /* l4 core -> mcspi3 interface */
  2971. static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi3 = {
  2972. .master = &omap3xxx_l4_core_hwmod,
  2973. .slave = &omap34xx_mcspi3,
  2974. .clk = "mcspi3_ick",
  2975. .addr = omap2430_mcspi3_addr_space,
  2976. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2977. };
  2978. /* l4 core -> mcspi4 interface */
  2979. static struct omap_hwmod_addr_space omap34xx_mcspi4_addr_space[] = {
  2980. {
  2981. .pa_start = 0x480ba000,
  2982. .pa_end = 0x480ba0ff,
  2983. .flags = ADDR_TYPE_RT,
  2984. },
  2985. { }
  2986. };
  2987. static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi4 = {
  2988. .master = &omap3xxx_l4_core_hwmod,
  2989. .slave = &omap34xx_mcspi4,
  2990. .clk = "mcspi4_ick",
  2991. .addr = omap34xx_mcspi4_addr_space,
  2992. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2993. };
  2994. static struct omap_hwmod_ocp_if omap3xxx_usb_host_hs__l3_main_2 = {
  2995. .master = &omap3xxx_usb_host_hs_hwmod,
  2996. .slave = &omap3xxx_l3_main_hwmod,
  2997. .clk = "core_l3_ick",
  2998. .user = OCP_USER_MPU,
  2999. };
  3000. static struct omap_hwmod_addr_space omap3xxx_usb_host_hs_addrs[] = {
  3001. {
  3002. .name = "uhh",
  3003. .pa_start = 0x48064000,
  3004. .pa_end = 0x480643ff,
  3005. .flags = ADDR_TYPE_RT
  3006. },
  3007. {
  3008. .name = "ohci",
  3009. .pa_start = 0x48064400,
  3010. .pa_end = 0x480647ff,
  3011. },
  3012. {
  3013. .name = "ehci",
  3014. .pa_start = 0x48064800,
  3015. .pa_end = 0x48064cff,
  3016. },
  3017. {}
  3018. };
  3019. static struct omap_hwmod_ocp_if omap3xxx_l4_core__usb_host_hs = {
  3020. .master = &omap3xxx_l4_core_hwmod,
  3021. .slave = &omap3xxx_usb_host_hs_hwmod,
  3022. .clk = "usbhost_ick",
  3023. .addr = omap3xxx_usb_host_hs_addrs,
  3024. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3025. };
  3026. static struct omap_hwmod_addr_space omap3xxx_usb_tll_hs_addrs[] = {
  3027. {
  3028. .name = "tll",
  3029. .pa_start = 0x48062000,
  3030. .pa_end = 0x48062fff,
  3031. .flags = ADDR_TYPE_RT
  3032. },
  3033. {}
  3034. };
  3035. static struct omap_hwmod_ocp_if omap3xxx_l4_core__usb_tll_hs = {
  3036. .master = &omap3xxx_l4_core_hwmod,
  3037. .slave = &omap3xxx_usb_tll_hs_hwmod,
  3038. .clk = "usbtll_ick",
  3039. .addr = omap3xxx_usb_tll_hs_addrs,
  3040. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3041. };
  3042. /* l4_core -> hdq1w interface */
  3043. static struct omap_hwmod_ocp_if omap3xxx_l4_core__hdq1w = {
  3044. .master = &omap3xxx_l4_core_hwmod,
  3045. .slave = &omap3xxx_hdq1w_hwmod,
  3046. .clk = "hdq_ick",
  3047. .addr = omap2_hdq1w_addr_space,
  3048. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3049. .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
  3050. };
  3051. /* l4_wkup -> 32ksync_counter */
  3052. static struct omap_hwmod_addr_space omap3xxx_counter_32k_addrs[] = {
  3053. {
  3054. .pa_start = 0x48320000,
  3055. .pa_end = 0x4832001f,
  3056. .flags = ADDR_TYPE_RT
  3057. },
  3058. { }
  3059. };
  3060. static struct omap_hwmod_addr_space omap3xxx_gpmc_addrs[] = {
  3061. {
  3062. .pa_start = 0x6e000000,
  3063. .pa_end = 0x6e000fff,
  3064. .flags = ADDR_TYPE_RT
  3065. },
  3066. { }
  3067. };
  3068. static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__counter_32k = {
  3069. .master = &omap3xxx_l4_wkup_hwmod,
  3070. .slave = &omap3xxx_counter_32k_hwmod,
  3071. .clk = "omap_32ksync_ick",
  3072. .addr = omap3xxx_counter_32k_addrs,
  3073. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3074. };
  3075. /* am35xx has Davinci MDIO & EMAC */
  3076. static struct omap_hwmod_class am35xx_mdio_class = {
  3077. .name = "davinci_mdio",
  3078. };
  3079. static struct omap_hwmod am35xx_mdio_hwmod = {
  3080. .name = "davinci_mdio",
  3081. .class = &am35xx_mdio_class,
  3082. .flags = HWMOD_NO_IDLEST,
  3083. };
  3084. /*
  3085. * XXX Should be connected to an IPSS hwmod, not the L3 directly;
  3086. * but this will probably require some additional hwmod core support,
  3087. * so is left as a future to-do item.
  3088. */
  3089. static struct omap_hwmod_ocp_if am35xx_mdio__l3 = {
  3090. .master = &am35xx_mdio_hwmod,
  3091. .slave = &omap3xxx_l3_main_hwmod,
  3092. .clk = "emac_fck",
  3093. .user = OCP_USER_MPU,
  3094. };
  3095. static struct omap_hwmod_addr_space am35xx_mdio_addrs[] = {
  3096. {
  3097. .pa_start = AM35XX_IPSS_MDIO_BASE,
  3098. .pa_end = AM35XX_IPSS_MDIO_BASE + SZ_4K - 1,
  3099. .flags = ADDR_TYPE_RT,
  3100. },
  3101. { }
  3102. };
  3103. /* l4_core -> davinci mdio */
  3104. /*
  3105. * XXX Should be connected to an IPSS hwmod, not the L4_CORE directly;
  3106. * but this will probably require some additional hwmod core support,
  3107. * so is left as a future to-do item.
  3108. */
  3109. static struct omap_hwmod_ocp_if am35xx_l4_core__mdio = {
  3110. .master = &omap3xxx_l4_core_hwmod,
  3111. .slave = &am35xx_mdio_hwmod,
  3112. .clk = "emac_fck",
  3113. .addr = am35xx_mdio_addrs,
  3114. .user = OCP_USER_MPU,
  3115. };
  3116. static struct omap_hwmod_irq_info am35xx_emac_mpu_irqs[] = {
  3117. { .name = "rxthresh", .irq = 67 + OMAP_INTC_START, },
  3118. { .name = "rx_pulse", .irq = 68 + OMAP_INTC_START, },
  3119. { .name = "tx_pulse", .irq = 69 + OMAP_INTC_START },
  3120. { .name = "misc_pulse", .irq = 70 + OMAP_INTC_START },
  3121. { .irq = -1 },
  3122. };
  3123. static struct omap_hwmod_class am35xx_emac_class = {
  3124. .name = "davinci_emac",
  3125. };
  3126. static struct omap_hwmod am35xx_emac_hwmod = {
  3127. .name = "davinci_emac",
  3128. .mpu_irqs = am35xx_emac_mpu_irqs,
  3129. .class = &am35xx_emac_class,
  3130. .flags = HWMOD_NO_IDLEST,
  3131. };
  3132. /* l3_core -> davinci emac interface */
  3133. /*
  3134. * XXX Should be connected to an IPSS hwmod, not the L3 directly;
  3135. * but this will probably require some additional hwmod core support,
  3136. * so is left as a future to-do item.
  3137. */
  3138. static struct omap_hwmod_ocp_if am35xx_emac__l3 = {
  3139. .master = &am35xx_emac_hwmod,
  3140. .slave = &omap3xxx_l3_main_hwmod,
  3141. .clk = "emac_ick",
  3142. .user = OCP_USER_MPU,
  3143. };
  3144. static struct omap_hwmod_addr_space am35xx_emac_addrs[] = {
  3145. {
  3146. .pa_start = AM35XX_IPSS_EMAC_BASE,
  3147. .pa_end = AM35XX_IPSS_EMAC_BASE + 0x30000 - 1,
  3148. .flags = ADDR_TYPE_RT,
  3149. },
  3150. { }
  3151. };
  3152. /* l4_core -> davinci emac */
  3153. /*
  3154. * XXX Should be connected to an IPSS hwmod, not the L4_CORE directly;
  3155. * but this will probably require some additional hwmod core support,
  3156. * so is left as a future to-do item.
  3157. */
  3158. static struct omap_hwmod_ocp_if am35xx_l4_core__emac = {
  3159. .master = &omap3xxx_l4_core_hwmod,
  3160. .slave = &am35xx_emac_hwmod,
  3161. .clk = "emac_ick",
  3162. .addr = am35xx_emac_addrs,
  3163. .user = OCP_USER_MPU,
  3164. };
  3165. static struct omap_hwmod_ocp_if omap3xxx_l3_main__gpmc = {
  3166. .master = &omap3xxx_l3_main_hwmod,
  3167. .slave = &omap3xxx_gpmc_hwmod,
  3168. .clk = "core_l3_ick",
  3169. .addr = omap3xxx_gpmc_addrs,
  3170. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3171. };
  3172. static struct omap_hwmod_ocp_if *omap3xxx_hwmod_ocp_ifs[] __initdata = {
  3173. &omap3xxx_l3_main__l4_core,
  3174. &omap3xxx_l3_main__l4_per,
  3175. &omap3xxx_mpu__l3_main,
  3176. &omap3xxx_l3_main__l4_debugss,
  3177. &omap3xxx_l4_core__l4_wkup,
  3178. &omap3xxx_l4_core__mmc3,
  3179. &omap3_l4_core__uart1,
  3180. &omap3_l4_core__uart2,
  3181. &omap3_l4_per__uart3,
  3182. &omap3_l4_core__i2c1,
  3183. &omap3_l4_core__i2c2,
  3184. &omap3_l4_core__i2c3,
  3185. &omap3xxx_l4_wkup__l4_sec,
  3186. &omap3xxx_l4_wkup__timer1,
  3187. &omap3xxx_l4_per__timer2,
  3188. &omap3xxx_l4_per__timer3,
  3189. &omap3xxx_l4_per__timer4,
  3190. &omap3xxx_l4_per__timer5,
  3191. &omap3xxx_l4_per__timer6,
  3192. &omap3xxx_l4_per__timer7,
  3193. &omap3xxx_l4_per__timer8,
  3194. &omap3xxx_l4_per__timer9,
  3195. &omap3xxx_l4_core__timer10,
  3196. &omap3xxx_l4_core__timer11,
  3197. &omap3xxx_l4_wkup__wd_timer2,
  3198. &omap3xxx_l4_wkup__gpio1,
  3199. &omap3xxx_l4_per__gpio2,
  3200. &omap3xxx_l4_per__gpio3,
  3201. &omap3xxx_l4_per__gpio4,
  3202. &omap3xxx_l4_per__gpio5,
  3203. &omap3xxx_l4_per__gpio6,
  3204. &omap3xxx_dma_system__l3,
  3205. &omap3xxx_l4_core__dma_system,
  3206. &omap3xxx_l4_core__mcbsp1,
  3207. &omap3xxx_l4_per__mcbsp2,
  3208. &omap3xxx_l4_per__mcbsp3,
  3209. &omap3xxx_l4_per__mcbsp4,
  3210. &omap3xxx_l4_core__mcbsp5,
  3211. &omap3xxx_l4_per__mcbsp2_sidetone,
  3212. &omap3xxx_l4_per__mcbsp3_sidetone,
  3213. &omap34xx_l4_core__mcspi1,
  3214. &omap34xx_l4_core__mcspi2,
  3215. &omap34xx_l4_core__mcspi3,
  3216. &omap34xx_l4_core__mcspi4,
  3217. &omap3xxx_l4_wkup__counter_32k,
  3218. &omap3xxx_l3_main__gpmc,
  3219. NULL,
  3220. };
  3221. /* GP-only hwmod links */
  3222. static struct omap_hwmod_ocp_if *omap3xxx_gp_hwmod_ocp_ifs[] __initdata = {
  3223. &omap3xxx_l4_sec__timer12,
  3224. NULL
  3225. };
  3226. /* 3430ES1-only hwmod links */
  3227. static struct omap_hwmod_ocp_if *omap3430es1_hwmod_ocp_ifs[] __initdata = {
  3228. &omap3430es1_dss__l3,
  3229. &omap3430es1_l4_core__dss,
  3230. NULL
  3231. };
  3232. /* 3430ES2+-only hwmod links */
  3233. static struct omap_hwmod_ocp_if *omap3430es2plus_hwmod_ocp_ifs[] __initdata = {
  3234. &omap3xxx_dss__l3,
  3235. &omap3xxx_l4_core__dss,
  3236. &omap3xxx_usbhsotg__l3,
  3237. &omap3xxx_l4_core__usbhsotg,
  3238. &omap3xxx_usb_host_hs__l3_main_2,
  3239. &omap3xxx_l4_core__usb_host_hs,
  3240. &omap3xxx_l4_core__usb_tll_hs,
  3241. NULL
  3242. };
  3243. /* <= 3430ES3-only hwmod links */
  3244. static struct omap_hwmod_ocp_if *omap3430_pre_es3_hwmod_ocp_ifs[] __initdata = {
  3245. &omap3xxx_l4_core__pre_es3_mmc1,
  3246. &omap3xxx_l4_core__pre_es3_mmc2,
  3247. NULL
  3248. };
  3249. /* 3430ES3+-only hwmod links */
  3250. static struct omap_hwmod_ocp_if *omap3430_es3plus_hwmod_ocp_ifs[] __initdata = {
  3251. &omap3xxx_l4_core__es3plus_mmc1,
  3252. &omap3xxx_l4_core__es3plus_mmc2,
  3253. NULL
  3254. };
  3255. /* 34xx-only hwmod links (all ES revisions) */
  3256. static struct omap_hwmod_ocp_if *omap34xx_hwmod_ocp_ifs[] __initdata = {
  3257. &omap3xxx_l3__iva,
  3258. &omap34xx_l4_core__sr1,
  3259. &omap34xx_l4_core__sr2,
  3260. &omap3xxx_l4_core__mailbox,
  3261. &omap3xxx_l4_core__hdq1w,
  3262. &omap3xxx_sad2d__l3,
  3263. &omap3xxx_l4_core__mmu_isp,
  3264. #ifdef CONFIG_OMAP_IOMMU_IVA2
  3265. &omap3xxx_l3_main__mmu_iva,
  3266. #endif
  3267. NULL
  3268. };
  3269. /* 36xx-only hwmod links (all ES revisions) */
  3270. static struct omap_hwmod_ocp_if *omap36xx_hwmod_ocp_ifs[] __initdata = {
  3271. &omap3xxx_l3__iva,
  3272. &omap36xx_l4_per__uart4,
  3273. &omap3xxx_dss__l3,
  3274. &omap3xxx_l4_core__dss,
  3275. &omap36xx_l4_core__sr1,
  3276. &omap36xx_l4_core__sr2,
  3277. &omap3xxx_usbhsotg__l3,
  3278. &omap3xxx_l4_core__usbhsotg,
  3279. &omap3xxx_l4_core__mailbox,
  3280. &omap3xxx_usb_host_hs__l3_main_2,
  3281. &omap3xxx_l4_core__usb_host_hs,
  3282. &omap3xxx_l4_core__usb_tll_hs,
  3283. &omap3xxx_l4_core__es3plus_mmc1,
  3284. &omap3xxx_l4_core__es3plus_mmc2,
  3285. &omap3xxx_l4_core__hdq1w,
  3286. &omap3xxx_sad2d__l3,
  3287. &omap3xxx_l4_core__mmu_isp,
  3288. #ifdef CONFIG_OMAP_IOMMU_IVA2
  3289. &omap3xxx_l3_main__mmu_iva,
  3290. #endif
  3291. NULL
  3292. };
  3293. static struct omap_hwmod_ocp_if *am35xx_hwmod_ocp_ifs[] __initdata = {
  3294. &omap3xxx_dss__l3,
  3295. &omap3xxx_l4_core__dss,
  3296. &am35xx_usbhsotg__l3,
  3297. &am35xx_l4_core__usbhsotg,
  3298. &am35xx_l4_core__uart4,
  3299. &omap3xxx_usb_host_hs__l3_main_2,
  3300. &omap3xxx_l4_core__usb_host_hs,
  3301. &omap3xxx_l4_core__usb_tll_hs,
  3302. &omap3xxx_l4_core__es3plus_mmc1,
  3303. &omap3xxx_l4_core__es3plus_mmc2,
  3304. &omap3xxx_l4_core__hdq1w,
  3305. &am35xx_mdio__l3,
  3306. &am35xx_l4_core__mdio,
  3307. &am35xx_emac__l3,
  3308. &am35xx_l4_core__emac,
  3309. NULL
  3310. };
  3311. static struct omap_hwmod_ocp_if *omap3xxx_dss_hwmod_ocp_ifs[] __initdata = {
  3312. &omap3xxx_l4_core__dss_dispc,
  3313. &omap3xxx_l4_core__dss_dsi1,
  3314. &omap3xxx_l4_core__dss_rfbi,
  3315. &omap3xxx_l4_core__dss_venc,
  3316. NULL
  3317. };
  3318. int __init omap3xxx_hwmod_init(void)
  3319. {
  3320. int r;
  3321. struct omap_hwmod_ocp_if **h = NULL;
  3322. unsigned int rev;
  3323. omap_hwmod_init();
  3324. /* Register hwmod links common to all OMAP3 */
  3325. r = omap_hwmod_register_links(omap3xxx_hwmod_ocp_ifs);
  3326. if (r < 0)
  3327. return r;
  3328. /* Register GP-only hwmod links. */
  3329. if (omap_type() == OMAP2_DEVICE_TYPE_GP) {
  3330. r = omap_hwmod_register_links(omap3xxx_gp_hwmod_ocp_ifs);
  3331. if (r < 0)
  3332. return r;
  3333. }
  3334. rev = omap_rev();
  3335. /*
  3336. * Register hwmod links common to individual OMAP3 families, all
  3337. * silicon revisions (e.g., 34xx, or AM3505/3517, or 36xx)
  3338. * All possible revisions should be included in this conditional.
  3339. */
  3340. if (rev == OMAP3430_REV_ES1_0 || rev == OMAP3430_REV_ES2_0 ||
  3341. rev == OMAP3430_REV_ES2_1 || rev == OMAP3430_REV_ES3_0 ||
  3342. rev == OMAP3430_REV_ES3_1 || rev == OMAP3430_REV_ES3_1_2) {
  3343. h = omap34xx_hwmod_ocp_ifs;
  3344. } else if (rev == AM35XX_REV_ES1_0 || rev == AM35XX_REV_ES1_1) {
  3345. h = am35xx_hwmod_ocp_ifs;
  3346. } else if (rev == OMAP3630_REV_ES1_0 || rev == OMAP3630_REV_ES1_1 ||
  3347. rev == OMAP3630_REV_ES1_2) {
  3348. h = omap36xx_hwmod_ocp_ifs;
  3349. } else {
  3350. WARN(1, "OMAP3 hwmod family init: unknown chip type\n");
  3351. return -EINVAL;
  3352. }
  3353. r = omap_hwmod_register_links(h);
  3354. if (r < 0)
  3355. return r;
  3356. /*
  3357. * Register hwmod links specific to certain ES levels of a
  3358. * particular family of silicon (e.g., 34xx ES1.0)
  3359. */
  3360. h = NULL;
  3361. if (rev == OMAP3430_REV_ES1_0) {
  3362. h = omap3430es1_hwmod_ocp_ifs;
  3363. } else if (rev == OMAP3430_REV_ES2_0 || rev == OMAP3430_REV_ES2_1 ||
  3364. rev == OMAP3430_REV_ES3_0 || rev == OMAP3430_REV_ES3_1 ||
  3365. rev == OMAP3430_REV_ES3_1_2) {
  3366. h = omap3430es2plus_hwmod_ocp_ifs;
  3367. }
  3368. if (h) {
  3369. r = omap_hwmod_register_links(h);
  3370. if (r < 0)
  3371. return r;
  3372. }
  3373. h = NULL;
  3374. if (rev == OMAP3430_REV_ES1_0 || rev == OMAP3430_REV_ES2_0 ||
  3375. rev == OMAP3430_REV_ES2_1) {
  3376. h = omap3430_pre_es3_hwmod_ocp_ifs;
  3377. } else if (rev == OMAP3430_REV_ES3_0 || rev == OMAP3430_REV_ES3_1 ||
  3378. rev == OMAP3430_REV_ES3_1_2) {
  3379. h = omap3430_es3plus_hwmod_ocp_ifs;
  3380. }
  3381. if (h)
  3382. r = omap_hwmod_register_links(h);
  3383. if (r < 0)
  3384. return r;
  3385. /*
  3386. * DSS code presumes that dss_core hwmod is handled first,
  3387. * _before_ any other DSS related hwmods so register common
  3388. * DSS hwmod links last to ensure that dss_core is already
  3389. * registered. Otherwise some change things may happen, for
  3390. * ex. if dispc is handled before dss_core and DSS is enabled
  3391. * in bootloader DISPC will be reset with outputs enabled
  3392. * which sometimes leads to unrecoverable L3 error. XXX The
  3393. * long-term fix to this is to ensure hwmods are set up in
  3394. * dependency order in the hwmod core code.
  3395. */
  3396. r = omap_hwmod_register_links(omap3xxx_dss_hwmod_ocp_ifs);
  3397. return r;
  3398. }