hdq1w.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596
  1. /*
  2. * IP block integration code for the HDQ1W/1-wire IP block
  3. *
  4. * Copyright (C) 2012 Texas Instruments, Inc.
  5. * Paul Walmsley
  6. *
  7. * Based on the I2C reset code in arch/arm/mach-omap2/i2c.c by
  8. * Avinash.H.M <avinashhm@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License
  12. * version 2 as published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  22. * 02110-1301 USA
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/init.h>
  26. #include <linux/err.h>
  27. #include <linux/platform_device.h>
  28. #include "omap_hwmod.h"
  29. #include "omap_device.h"
  30. #include "hdq1w.h"
  31. #include "prm.h"
  32. #include "common.h"
  33. /**
  34. * omap_hdq1w_reset - reset the OMAP HDQ1W module
  35. * @oh: struct omap_hwmod *
  36. *
  37. * OCP soft reset the HDQ1W IP block. Section 20.6.1.4 "HDQ1W/1-Wire
  38. * Software Reset" of the OMAP34xx Technical Reference Manual Revision
  39. * ZR (SWPU223R) does not include the rather important fact that, for
  40. * the reset to succeed, the HDQ1W module's internal clock gate must be
  41. * programmed to allow the clock to propagate to the rest of the
  42. * module. In this sense, it's rather similar to the I2C custom reset
  43. * function. Returns 0.
  44. */
  45. int omap_hdq1w_reset(struct omap_hwmod *oh)
  46. {
  47. u32 v;
  48. int c = 0;
  49. /* Write to the SOFTRESET bit */
  50. omap_hwmod_softreset(oh);
  51. /* Enable the module's internal clocks */
  52. v = omap_hwmod_read(oh, HDQ_CTRL_STATUS_OFFSET);
  53. v |= 1 << HDQ_CTRL_STATUS_CLOCKENABLE_SHIFT;
  54. omap_hwmod_write(v, oh, HDQ_CTRL_STATUS_OFFSET);
  55. /* Poll on RESETDONE bit */
  56. omap_test_timeout((omap_hwmod_read(oh,
  57. oh->class->sysc->syss_offs)
  58. & SYSS_RESETDONE_MASK),
  59. MAX_MODULE_SOFTRESET_WAIT, c);
  60. if (c == MAX_MODULE_SOFTRESET_WAIT)
  61. pr_warning("%s: %s: softreset failed (waited %d usec)\n",
  62. __func__, oh->name, MAX_MODULE_SOFTRESET_WAIT);
  63. else
  64. pr_debug("%s: %s: softreset in %d usec\n", __func__,
  65. oh->name, c);
  66. return 0;
  67. }
  68. static int __init omap_init_hdq(void)
  69. {
  70. int id = -1;
  71. struct platform_device *pdev;
  72. struct omap_hwmod *oh;
  73. char *oh_name = "hdq1w";
  74. char *devname = "omap_hdq";
  75. oh = omap_hwmod_lookup(oh_name);
  76. if (!oh)
  77. return 0;
  78. pdev = omap_device_build(devname, id, oh, NULL, 0, NULL, 0, 0);
  79. WARN(IS_ERR(pdev), "Can't build omap_device for %s:%s.\n",
  80. devname, oh->name);
  81. return 0;
  82. }
  83. arch_initcall(omap_init_hdq);