clock.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472
  1. /*
  2. * linux/arch/arm/mach-omap2/clock.h
  3. *
  4. * Copyright (C) 2005-2009 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2011 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK_H
  16. #define __ARCH_ARM_MACH_OMAP2_CLOCK_H
  17. #include <linux/kernel.h>
  18. #include <linux/list.h>
  19. #include <linux/clkdev.h>
  20. #include <linux/clk-provider.h>
  21. struct omap_clk {
  22. u16 cpu;
  23. struct clk_lookup lk;
  24. };
  25. #define CLK(dev, con, ck, cp) \
  26. { \
  27. .cpu = cp, \
  28. .lk = { \
  29. .dev_id = dev, \
  30. .con_id = con, \
  31. .clk = ck, \
  32. }, \
  33. }
  34. /* Platform flags for the clkdev-OMAP integration code */
  35. #define CK_242X (1 << 0)
  36. #define CK_243X (1 << 1) /* 243x, 253x */
  37. #define CK_3430ES1 (1 << 2) /* 34xxES1 only */
  38. #define CK_3430ES2PLUS (1 << 3) /* 34xxES2, ES3, non-Sitara 35xx only */
  39. #define CK_AM35XX (1 << 4) /* Sitara AM35xx */
  40. #define CK_36XX (1 << 5) /* 36xx/37xx-specific clocks */
  41. #define CK_443X (1 << 6)
  42. #define CK_TI816X (1 << 7)
  43. #define CK_446X (1 << 8)
  44. #define CK_AM33XX (1 << 9) /* AM33xx specific clocks */
  45. #define CK_34XX (CK_3430ES1 | CK_3430ES2PLUS)
  46. #define CK_3XXX (CK_34XX | CK_AM35XX | CK_36XX)
  47. struct clockdomain;
  48. #define to_clk_hw_omap(_hw) container_of(_hw, struct clk_hw_omap, hw)
  49. #define DEFINE_STRUCT_CLK(_name, _parent_array_name, _clkops_name) \
  50. static struct clk _name = { \
  51. .name = #_name, \
  52. .hw = &_name##_hw.hw, \
  53. .parent_names = _parent_array_name, \
  54. .num_parents = ARRAY_SIZE(_parent_array_name), \
  55. .ops = &_clkops_name, \
  56. };
  57. #define DEFINE_STRUCT_CLK_HW_OMAP(_name, _clkdm_name) \
  58. static struct clk_hw_omap _name##_hw = { \
  59. .hw = { \
  60. .clk = &_name, \
  61. }, \
  62. .clkdm_name = _clkdm_name, \
  63. };
  64. #define DEFINE_CLK_OMAP_MUX(_name, _clkdm_name, _clksel, \
  65. _clksel_reg, _clksel_mask, \
  66. _parent_names, _ops) \
  67. static struct clk _name; \
  68. static struct clk_hw_omap _name##_hw = { \
  69. .hw = { \
  70. .clk = &_name, \
  71. }, \
  72. .clksel = _clksel, \
  73. .clksel_reg = _clksel_reg, \
  74. .clksel_mask = _clksel_mask, \
  75. .clkdm_name = _clkdm_name, \
  76. }; \
  77. DEFINE_STRUCT_CLK(_name, _parent_names, _ops);
  78. #define DEFINE_CLK_OMAP_MUX_GATE(_name, _clkdm_name, _clksel, \
  79. _clksel_reg, _clksel_mask, \
  80. _enable_reg, _enable_bit, \
  81. _hwops, _parent_names, _ops) \
  82. static struct clk _name; \
  83. static struct clk_hw_omap _name##_hw = { \
  84. .hw = { \
  85. .clk = &_name, \
  86. }, \
  87. .ops = _hwops, \
  88. .enable_reg = _enable_reg, \
  89. .enable_bit = _enable_bit, \
  90. .clksel = _clksel, \
  91. .clksel_reg = _clksel_reg, \
  92. .clksel_mask = _clksel_mask, \
  93. .clkdm_name = _clkdm_name, \
  94. }; \
  95. DEFINE_STRUCT_CLK(_name, _parent_names, _ops);
  96. #define DEFINE_CLK_OMAP_HSDIVIDER(_name, _parent_name, \
  97. _parent_ptr, _flags, \
  98. _clksel_reg, _clksel_mask) \
  99. static const struct clksel _name##_div[] = { \
  100. { \
  101. .parent = _parent_ptr, \
  102. .rates = div31_1to31_rates \
  103. }, \
  104. { .parent = NULL }, \
  105. }; \
  106. static struct clk _name; \
  107. static const char *_name##_parent_names[] = { \
  108. _parent_name, \
  109. }; \
  110. static struct clk_hw_omap _name##_hw = { \
  111. .hw = { \
  112. .clk = &_name, \
  113. }, \
  114. .clksel = _name##_div, \
  115. .clksel_reg = _clksel_reg, \
  116. .clksel_mask = _clksel_mask, \
  117. .ops = &clkhwops_omap4_dpllmx, \
  118. }; \
  119. DEFINE_STRUCT_CLK(_name, _name##_parent_names, omap_hsdivider_ops);
  120. /* struct clksel_rate.flags possibilities */
  121. #define RATE_IN_242X (1 << 0)
  122. #define RATE_IN_243X (1 << 1)
  123. #define RATE_IN_3430ES1 (1 << 2) /* 3430ES1 rates only */
  124. #define RATE_IN_3430ES2PLUS (1 << 3) /* 3430 ES >= 2 rates only */
  125. #define RATE_IN_36XX (1 << 4)
  126. #define RATE_IN_4430 (1 << 5)
  127. #define RATE_IN_TI816X (1 << 6)
  128. #define RATE_IN_4460 (1 << 7)
  129. #define RATE_IN_AM33XX (1 << 8)
  130. #define RATE_IN_TI814X (1 << 9)
  131. #define RATE_IN_24XX (RATE_IN_242X | RATE_IN_243X)
  132. #define RATE_IN_34XX (RATE_IN_3430ES1 | RATE_IN_3430ES2PLUS)
  133. #define RATE_IN_3XXX (RATE_IN_34XX | RATE_IN_36XX)
  134. #define RATE_IN_44XX (RATE_IN_4430 | RATE_IN_4460)
  135. /* RATE_IN_3430ES2PLUS_36XX includes 34xx/35xx with ES >=2, and all 36xx/37xx */
  136. #define RATE_IN_3430ES2PLUS_36XX (RATE_IN_3430ES2PLUS | RATE_IN_36XX)
  137. /**
  138. * struct clksel_rate - register bitfield values corresponding to clk divisors
  139. * @val: register bitfield value (shifted to bit 0)
  140. * @div: clock divisor corresponding to @val
  141. * @flags: (see "struct clksel_rate.flags possibilities" above)
  142. *
  143. * @val should match the value of a read from struct clk.clksel_reg
  144. * AND'ed with struct clk.clksel_mask, shifted right to bit 0.
  145. *
  146. * @div is the divisor that should be applied to the parent clock's rate
  147. * to produce the current clock's rate.
  148. */
  149. struct clksel_rate {
  150. u32 val;
  151. u8 div;
  152. u16 flags;
  153. };
  154. /**
  155. * struct clksel - available parent clocks, and a pointer to their divisors
  156. * @parent: struct clk * to a possible parent clock
  157. * @rates: available divisors for this parent clock
  158. *
  159. * A struct clksel is always associated with one or more struct clks
  160. * and one or more struct clksel_rates.
  161. */
  162. struct clksel {
  163. struct clk *parent;
  164. const struct clksel_rate *rates;
  165. };
  166. /**
  167. * struct dpll_data - DPLL registers and integration data
  168. * @mult_div1_reg: register containing the DPLL M and N bitfields
  169. * @mult_mask: mask of the DPLL M bitfield in @mult_div1_reg
  170. * @div1_mask: mask of the DPLL N bitfield in @mult_div1_reg
  171. * @clk_bypass: struct clk pointer to the clock's bypass clock input
  172. * @clk_ref: struct clk pointer to the clock's reference clock input
  173. * @control_reg: register containing the DPLL mode bitfield
  174. * @enable_mask: mask of the DPLL mode bitfield in @control_reg
  175. * @last_rounded_rate: cache of the last rate result of omap2_dpll_round_rate()
  176. * @last_rounded_m: cache of the last M result of omap2_dpll_round_rate()
  177. * @last_rounded_m4xen: cache of the last M4X result of
  178. * omap4_dpll_regm4xen_round_rate()
  179. * @last_rounded_lpmode: cache of the last lpmode result of
  180. * omap4_dpll_lpmode_recalc()
  181. * @max_multiplier: maximum valid non-bypass multiplier value (actual)
  182. * @last_rounded_n: cache of the last N result of omap2_dpll_round_rate()
  183. * @min_divider: minimum valid non-bypass divider value (actual)
  184. * @max_divider: maximum valid non-bypass divider value (actual)
  185. * @modes: possible values of @enable_mask
  186. * @autoidle_reg: register containing the DPLL autoidle mode bitfield
  187. * @idlest_reg: register containing the DPLL idle status bitfield
  188. * @autoidle_mask: mask of the DPLL autoidle mode bitfield in @autoidle_reg
  189. * @freqsel_mask: mask of the DPLL jitter correction bitfield in @control_reg
  190. * @idlest_mask: mask of the DPLL idle status bitfield in @idlest_reg
  191. * @lpmode_mask: mask of the DPLL low-power mode bitfield in @control_reg
  192. * @m4xen_mask: mask of the DPLL M4X multiplier bitfield in @control_reg
  193. * @auto_recal_bit: bitshift of the driftguard enable bit in @control_reg
  194. * @recal_en_bit: bitshift of the PRM_IRQENABLE_* bit for recalibration IRQs
  195. * @recal_st_bit: bitshift of the PRM_IRQSTATUS_* bit for recalibration IRQs
  196. * @flags: DPLL type/features (see below)
  197. *
  198. * Possible values for @flags:
  199. * DPLL_J_TYPE: "J-type DPLL" (only some 36xx, 4xxx DPLLs)
  200. *
  201. * @freqsel_mask is only used on the OMAP34xx family and AM35xx.
  202. *
  203. * XXX Some DPLLs have multiple bypass inputs, so it's not technically
  204. * correct to only have one @clk_bypass pointer.
  205. *
  206. * XXX The runtime-variable fields (@last_rounded_rate, @last_rounded_m,
  207. * @last_rounded_n) should be separated from the runtime-fixed fields
  208. * and placed into a different structure, so that the runtime-fixed data
  209. * can be placed into read-only space.
  210. */
  211. struct dpll_data {
  212. void __iomem *mult_div1_reg;
  213. u32 mult_mask;
  214. u32 div1_mask;
  215. struct clk *clk_bypass;
  216. struct clk *clk_ref;
  217. void __iomem *control_reg;
  218. u32 enable_mask;
  219. unsigned long last_rounded_rate;
  220. u16 last_rounded_m;
  221. u8 last_rounded_m4xen;
  222. u8 last_rounded_lpmode;
  223. u16 max_multiplier;
  224. u8 last_rounded_n;
  225. u8 min_divider;
  226. u16 max_divider;
  227. u8 modes;
  228. void __iomem *autoidle_reg;
  229. void __iomem *idlest_reg;
  230. u32 autoidle_mask;
  231. u32 freqsel_mask;
  232. u32 idlest_mask;
  233. u32 dco_mask;
  234. u32 sddiv_mask;
  235. u32 lpmode_mask;
  236. u32 m4xen_mask;
  237. u8 auto_recal_bit;
  238. u8 recal_en_bit;
  239. u8 recal_st_bit;
  240. u8 flags;
  241. };
  242. /*
  243. * struct clk.flags possibilities
  244. *
  245. * XXX document the rest of the clock flags here
  246. *
  247. * CLOCK_CLKOUTX2: (OMAP4 only) DPLL CLKOUT and CLKOUTX2 GATE_CTRL
  248. * bits share the same register. This flag allows the
  249. * omap4_dpllmx*() code to determine which GATE_CTRL bit field
  250. * should be used. This is a temporary solution - a better approach
  251. * would be to associate clock type-specific data with the clock,
  252. * similar to the struct dpll_data approach.
  253. */
  254. #define ENABLE_REG_32BIT (1 << 0) /* Use 32-bit access */
  255. #define CLOCK_IDLE_CONTROL (1 << 1)
  256. #define CLOCK_NO_IDLE_PARENT (1 << 2)
  257. #define ENABLE_ON_INIT (1 << 3) /* Enable upon framework init */
  258. #define INVERT_ENABLE (1 << 4) /* 0 enables, 1 disables */
  259. #define CLOCK_CLKOUTX2 (1 << 5)
  260. /**
  261. * struct clk_hw_omap - OMAP struct clk
  262. * @node: list_head connecting this clock into the full clock list
  263. * @enable_reg: register to write to enable the clock (see @enable_bit)
  264. * @enable_bit: bitshift to write to enable/disable the clock (see @enable_reg)
  265. * @flags: see "struct clk.flags possibilities" above
  266. * @clksel_reg: for clksel clks, register va containing src/divisor select
  267. * @clksel_mask: bitmask in @clksel_reg for the src/divisor selector
  268. * @clksel: for clksel clks, pointer to struct clksel for this clock
  269. * @dpll_data: for DPLLs, pointer to struct dpll_data for this clock
  270. * @clkdm_name: clockdomain name that this clock is contained in
  271. * @clkdm: pointer to struct clockdomain, resolved from @clkdm_name at runtime
  272. * @rate_offset: bitshift for rate selection bitfield (OMAP1 only)
  273. * @src_offset: bitshift for source selection bitfield (OMAP1 only)
  274. *
  275. * XXX @rate_offset, @src_offset should probably be removed and OMAP1
  276. * clock code converted to use clksel.
  277. *
  278. */
  279. struct clk_hw_omap_ops;
  280. struct clk_hw_omap {
  281. struct clk_hw hw;
  282. struct list_head node;
  283. unsigned long fixed_rate;
  284. u8 fixed_div;
  285. void __iomem *enable_reg;
  286. u8 enable_bit;
  287. u8 flags;
  288. void __iomem *clksel_reg;
  289. u32 clksel_mask;
  290. const struct clksel *clksel;
  291. struct dpll_data *dpll_data;
  292. const char *clkdm_name;
  293. struct clockdomain *clkdm;
  294. const struct clk_hw_omap_ops *ops;
  295. };
  296. struct clk_hw_omap_ops {
  297. void (*find_idlest)(struct clk_hw_omap *oclk,
  298. void __iomem **idlest_reg,
  299. u8 *idlest_bit, u8 *idlest_val);
  300. void (*find_companion)(struct clk_hw_omap *oclk,
  301. void __iomem **other_reg,
  302. u8 *other_bit);
  303. void (*allow_idle)(struct clk_hw_omap *oclk);
  304. void (*deny_idle)(struct clk_hw_omap *oclk);
  305. };
  306. unsigned long omap_fixed_divisor_recalc(struct clk_hw *hw,
  307. unsigned long parent_rate);
  308. /* CM_CLKSEL2_PLL.CORE_CLK_SRC bits (2XXX) */
  309. #define CORE_CLK_SRC_32K 0x0
  310. #define CORE_CLK_SRC_DPLL 0x1
  311. #define CORE_CLK_SRC_DPLL_X2 0x2
  312. /* OMAP2xxx CM_CLKEN_PLL.EN_DPLL bits - for omap2_get_dpll_rate() */
  313. #define OMAP2XXX_EN_DPLL_LPBYPASS 0x1
  314. #define OMAP2XXX_EN_DPLL_FRBYPASS 0x2
  315. #define OMAP2XXX_EN_DPLL_LOCKED 0x3
  316. /* OMAP3xxx CM_CLKEN_PLL*.EN_*_DPLL bits - for omap2_get_dpll_rate() */
  317. #define OMAP3XXX_EN_DPLL_LPBYPASS 0x5
  318. #define OMAP3XXX_EN_DPLL_FRBYPASS 0x6
  319. #define OMAP3XXX_EN_DPLL_LOCKED 0x7
  320. /* OMAP4xxx CM_CLKMODE_DPLL*.EN_*_DPLL bits - for omap2_get_dpll_rate() */
  321. #define OMAP4XXX_EN_DPLL_MNBYPASS 0x4
  322. #define OMAP4XXX_EN_DPLL_LPBYPASS 0x5
  323. #define OMAP4XXX_EN_DPLL_FRBYPASS 0x6
  324. #define OMAP4XXX_EN_DPLL_LOCKED 0x7
  325. /* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
  326. #define DPLL_LOW_POWER_STOP 0x1
  327. #define DPLL_LOW_POWER_BYPASS 0x5
  328. #define DPLL_LOCKED 0x7
  329. /* DPLL Type and DCO Selection Flags */
  330. #define DPLL_J_TYPE 0x1
  331. long omap2_dpll_round_rate(struct clk_hw *hw, unsigned long target_rate,
  332. unsigned long *parent_rate);
  333. unsigned long omap3_dpll_recalc(struct clk_hw *hw, unsigned long parent_rate);
  334. int omap3_noncore_dpll_enable(struct clk_hw *hw);
  335. void omap3_noncore_dpll_disable(struct clk_hw *hw);
  336. int omap3_noncore_dpll_set_rate(struct clk_hw *hw, unsigned long rate,
  337. unsigned long parent_rate);
  338. u32 omap3_dpll_autoidle_read(struct clk_hw_omap *clk);
  339. void omap3_dpll_allow_idle(struct clk_hw_omap *clk);
  340. void omap3_dpll_deny_idle(struct clk_hw_omap *clk);
  341. unsigned long omap3_clkoutx2_recalc(struct clk_hw *hw,
  342. unsigned long parent_rate);
  343. int omap4_dpllmx_gatectrl_read(struct clk_hw_omap *clk);
  344. void omap4_dpllmx_allow_gatectrl(struct clk_hw_omap *clk);
  345. void omap4_dpllmx_deny_gatectrl(struct clk_hw_omap *clk);
  346. unsigned long omap4_dpll_regm4xen_recalc(struct clk_hw *hw,
  347. unsigned long parent_rate);
  348. long omap4_dpll_regm4xen_round_rate(struct clk_hw *hw,
  349. unsigned long target_rate,
  350. unsigned long *parent_rate);
  351. void omap2_init_clk_clkdm(struct clk_hw *clk);
  352. void __init omap2_clk_disable_clkdm_control(void);
  353. /* clkt_clksel.c public functions */
  354. u32 omap2_clksel_round_rate_div(struct clk_hw_omap *clk,
  355. unsigned long target_rate,
  356. u32 *new_div);
  357. u8 omap2_clksel_find_parent_index(struct clk_hw *hw);
  358. unsigned long omap2_clksel_recalc(struct clk_hw *hw, unsigned long parent_rate);
  359. long omap2_clksel_round_rate(struct clk_hw *hw, unsigned long target_rate,
  360. unsigned long *parent_rate);
  361. int omap2_clksel_set_rate(struct clk_hw *hw, unsigned long rate,
  362. unsigned long parent_rate);
  363. int omap2_clksel_set_parent(struct clk_hw *hw, u8 field_val);
  364. /* clkt_iclk.c public functions */
  365. extern void omap2_clkt_iclk_allow_idle(struct clk_hw_omap *clk);
  366. extern void omap2_clkt_iclk_deny_idle(struct clk_hw_omap *clk);
  367. u8 omap2_init_dpll_parent(struct clk_hw *hw);
  368. unsigned long omap2_get_dpll_rate(struct clk_hw_omap *clk);
  369. int omap2_dflt_clk_enable(struct clk_hw *hw);
  370. void omap2_dflt_clk_disable(struct clk_hw *hw);
  371. int omap2_dflt_clk_is_enabled(struct clk_hw *hw);
  372. void omap2_clk_dflt_find_companion(struct clk_hw_omap *clk,
  373. void __iomem **other_reg,
  374. u8 *other_bit);
  375. void omap2_clk_dflt_find_idlest(struct clk_hw_omap *clk,
  376. void __iomem **idlest_reg,
  377. u8 *idlest_bit, u8 *idlest_val);
  378. void omap2_init_clk_hw_omap_clocks(struct clk *clk);
  379. int omap2_clk_enable_autoidle_all(void);
  380. int omap2_clk_disable_autoidle_all(void);
  381. void omap2_clk_enable_init_clocks(const char **clk_names, u8 num_clocks);
  382. int omap2_clk_switch_mpurate_at_boot(const char *mpurate_ck_name);
  383. void omap2_clk_print_new_rates(const char *hfclkin_ck_name,
  384. const char *core_ck_name,
  385. const char *mpu_ck_name);
  386. extern u16 cpu_mask;
  387. extern const struct clkops clkops_omap2_dflt_wait;
  388. extern const struct clkops clkops_dummy;
  389. extern const struct clkops clkops_omap2_dflt;
  390. extern struct clk_functions omap2_clk_functions;
  391. extern const struct clksel_rate gpt_32k_rates[];
  392. extern const struct clksel_rate gpt_sys_rates[];
  393. extern const struct clksel_rate gfx_l3_rates[];
  394. extern const struct clksel_rate dsp_ick_rates[];
  395. extern struct clk dummy_ck;
  396. extern const struct clk_hw_omap_ops clkhwops_omap3_dpll;
  397. extern const struct clk_hw_omap_ops clkhwops_iclk_wait;
  398. extern const struct clk_hw_omap_ops clkhwops_wait;
  399. extern const struct clk_hw_omap_ops clkhwops_omap4_dpllmx;
  400. extern const struct clk_hw_omap_ops clkhwops_iclk;
  401. extern const struct clk_hw_omap_ops clkhwops_omap3430es2_ssi_wait;
  402. extern const struct clk_hw_omap_ops clkhwops_omap3430es2_iclk_ssi_wait;
  403. extern const struct clk_hw_omap_ops clkhwops_omap3430es2_dss_usbhost_wait;
  404. extern const struct clk_hw_omap_ops clkhwops_omap3430es2_iclk_dss_usbhost_wait;
  405. extern const struct clk_hw_omap_ops clkhwops_omap3430es2_iclk_hsotgusb_wait;
  406. extern const struct clk_hw_omap_ops clkhwops_omap3430es2_hsotgusb_wait;
  407. extern const struct clk_hw_omap_ops clkhwops_am35xx_ipss_module_wait;
  408. extern const struct clk_hw_omap_ops clkhwops_am35xx_ipss_wait;
  409. extern const struct clk_hw_omap_ops clkhwops_apll54;
  410. extern const struct clk_hw_omap_ops clkhwops_apll96;
  411. extern const struct clk_hw_omap_ops clkhwops_omap2xxx_dpll;
  412. extern const struct clk_hw_omap_ops clkhwops_omap2430_i2chs_wait;
  413. /* clksel_rate blocks shared between OMAP44xx and AM33xx */
  414. extern const struct clksel_rate div_1_0_rates[];
  415. extern const struct clksel_rate div3_1to4_rates[];
  416. extern const struct clksel_rate div_1_1_rates[];
  417. extern const struct clksel_rate div_1_2_rates[];
  418. extern const struct clksel_rate div_1_3_rates[];
  419. extern const struct clksel_rate div_1_4_rates[];
  420. extern const struct clksel_rate div31_1to31_rates[];
  421. extern int am33xx_clk_init(void);
  422. extern int omap2_clkops_enable_clkdm(struct clk_hw *hw);
  423. extern void omap2_clkops_disable_clkdm(struct clk_hw *hw);
  424. #endif