cclock44xx_data.c 73 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. * Mike Turquette (mturquette@ti.com)
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. *
  16. * XXX Some of the ES1 clocks have been removed/changed; once support
  17. * is added for discriminating clocks by ES level, these should be added back
  18. * in.
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/list.h>
  22. #include <linux/clk-private.h>
  23. #include <linux/clkdev.h>
  24. #include <linux/io.h>
  25. #include "soc.h"
  26. #include "iomap.h"
  27. #include "clock.h"
  28. #include "clock44xx.h"
  29. #include "cm1_44xx.h"
  30. #include "cm2_44xx.h"
  31. #include "cm-regbits-44xx.h"
  32. #include "prm44xx.h"
  33. #include "prm-regbits-44xx.h"
  34. #include "control.h"
  35. #include "scrm44xx.h"
  36. /* OMAP4 modulemode control */
  37. #define OMAP4430_MODULEMODE_HWCTRL_SHIFT 0
  38. #define OMAP4430_MODULEMODE_SWCTRL_SHIFT 1
  39. /*
  40. * OMAP4 ABE DPLL default frequency. In OMAP4460 TRM version V, section
  41. * "3.6.3.2.3 CM1_ABE Clock Generator" states that the "DPLL_ABE_X2_CLK
  42. * must be set to 196.608 MHz" and hence, the DPLL locked frequency is
  43. * half of this value.
  44. */
  45. #define OMAP4_DPLL_ABE_DEFFREQ 98304000
  46. /* Root clocks */
  47. DEFINE_CLK_FIXED_RATE(extalt_clkin_ck, CLK_IS_ROOT, 59000000, 0x0);
  48. DEFINE_CLK_FIXED_RATE(pad_clks_src_ck, CLK_IS_ROOT, 12000000, 0x0);
  49. DEFINE_CLK_GATE(pad_clks_ck, "pad_clks_src_ck", &pad_clks_src_ck, 0x0,
  50. OMAP4430_CM_CLKSEL_ABE, OMAP4430_PAD_CLKS_GATE_SHIFT,
  51. 0x0, NULL);
  52. DEFINE_CLK_FIXED_RATE(pad_slimbus_core_clks_ck, CLK_IS_ROOT, 12000000, 0x0);
  53. DEFINE_CLK_FIXED_RATE(secure_32k_clk_src_ck, CLK_IS_ROOT, 32768, 0x0);
  54. DEFINE_CLK_FIXED_RATE(slimbus_src_clk, CLK_IS_ROOT, 12000000, 0x0);
  55. DEFINE_CLK_GATE(slimbus_clk, "slimbus_src_clk", &slimbus_src_clk, 0x0,
  56. OMAP4430_CM_CLKSEL_ABE, OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
  57. 0x0, NULL);
  58. DEFINE_CLK_FIXED_RATE(sys_32k_ck, CLK_IS_ROOT, 32768, 0x0);
  59. DEFINE_CLK_FIXED_RATE(virt_12000000_ck, CLK_IS_ROOT, 12000000, 0x0);
  60. DEFINE_CLK_FIXED_RATE(virt_13000000_ck, CLK_IS_ROOT, 13000000, 0x0);
  61. DEFINE_CLK_FIXED_RATE(virt_16800000_ck, CLK_IS_ROOT, 16800000, 0x0);
  62. DEFINE_CLK_FIXED_RATE(virt_19200000_ck, CLK_IS_ROOT, 19200000, 0x0);
  63. DEFINE_CLK_FIXED_RATE(virt_26000000_ck, CLK_IS_ROOT, 26000000, 0x0);
  64. DEFINE_CLK_FIXED_RATE(virt_27000000_ck, CLK_IS_ROOT, 27000000, 0x0);
  65. DEFINE_CLK_FIXED_RATE(virt_38400000_ck, CLK_IS_ROOT, 38400000, 0x0);
  66. static const char *sys_clkin_ck_parents[] = {
  67. "virt_12000000_ck", "virt_13000000_ck", "virt_16800000_ck",
  68. "virt_19200000_ck", "virt_26000000_ck", "virt_27000000_ck",
  69. "virt_38400000_ck",
  70. };
  71. DEFINE_CLK_MUX(sys_clkin_ck, sys_clkin_ck_parents, NULL, 0x0,
  72. OMAP4430_CM_SYS_CLKSEL, OMAP4430_SYS_CLKSEL_SHIFT,
  73. OMAP4430_SYS_CLKSEL_WIDTH, CLK_MUX_INDEX_ONE, NULL);
  74. DEFINE_CLK_FIXED_RATE(tie_low_clock_ck, CLK_IS_ROOT, 0, 0x0);
  75. DEFINE_CLK_FIXED_RATE(utmi_phy_clkout_ck, CLK_IS_ROOT, 60000000, 0x0);
  76. DEFINE_CLK_FIXED_RATE(xclk60mhsp1_ck, CLK_IS_ROOT, 60000000, 0x0);
  77. DEFINE_CLK_FIXED_RATE(xclk60mhsp2_ck, CLK_IS_ROOT, 60000000, 0x0);
  78. DEFINE_CLK_FIXED_RATE(xclk60motg_ck, CLK_IS_ROOT, 60000000, 0x0);
  79. /* Module clocks and DPLL outputs */
  80. static const char *abe_dpll_bypass_clk_mux_ck_parents[] = {
  81. "sys_clkin_ck", "sys_32k_ck",
  82. };
  83. DEFINE_CLK_MUX(abe_dpll_bypass_clk_mux_ck, abe_dpll_bypass_clk_mux_ck_parents,
  84. NULL, 0x0, OMAP4430_CM_L4_WKUP_CLKSEL, OMAP4430_CLKSEL_SHIFT,
  85. OMAP4430_CLKSEL_WIDTH, 0x0, NULL);
  86. DEFINE_CLK_MUX(abe_dpll_refclk_mux_ck, abe_dpll_bypass_clk_mux_ck_parents, NULL,
  87. 0x0, OMAP4430_CM_ABE_PLL_REF_CLKSEL, OMAP4430_CLKSEL_0_0_SHIFT,
  88. OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
  89. /* DPLL_ABE */
  90. static struct dpll_data dpll_abe_dd = {
  91. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  92. .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
  93. .clk_ref = &abe_dpll_refclk_mux_ck,
  94. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  95. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  96. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  97. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  98. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  99. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  100. .enable_mask = OMAP4430_DPLL_EN_MASK,
  101. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  102. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  103. .m4xen_mask = OMAP4430_DPLL_REGM4XEN_MASK,
  104. .lpmode_mask = OMAP4430_DPLL_LPMODE_EN_MASK,
  105. .max_multiplier = 2047,
  106. .max_divider = 128,
  107. .min_divider = 1,
  108. };
  109. static const char *dpll_abe_ck_parents[] = {
  110. "abe_dpll_refclk_mux_ck",
  111. };
  112. static struct clk dpll_abe_ck;
  113. static const struct clk_ops dpll_abe_ck_ops = {
  114. .enable = &omap3_noncore_dpll_enable,
  115. .disable = &omap3_noncore_dpll_disable,
  116. .recalc_rate = &omap4_dpll_regm4xen_recalc,
  117. .round_rate = &omap4_dpll_regm4xen_round_rate,
  118. .set_rate = &omap3_noncore_dpll_set_rate,
  119. .get_parent = &omap2_init_dpll_parent,
  120. };
  121. static struct clk_hw_omap dpll_abe_ck_hw = {
  122. .hw = {
  123. .clk = &dpll_abe_ck,
  124. },
  125. .dpll_data = &dpll_abe_dd,
  126. .ops = &clkhwops_omap3_dpll,
  127. };
  128. DEFINE_STRUCT_CLK(dpll_abe_ck, dpll_abe_ck_parents, dpll_abe_ck_ops);
  129. static const char *dpll_abe_x2_ck_parents[] = {
  130. "dpll_abe_ck",
  131. };
  132. static struct clk dpll_abe_x2_ck;
  133. static const struct clk_ops dpll_abe_x2_ck_ops = {
  134. .recalc_rate = &omap3_clkoutx2_recalc,
  135. };
  136. static struct clk_hw_omap dpll_abe_x2_ck_hw = {
  137. .hw = {
  138. .clk = &dpll_abe_x2_ck,
  139. },
  140. .flags = CLOCK_CLKOUTX2,
  141. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  142. .ops = &clkhwops_omap4_dpllmx,
  143. };
  144. DEFINE_STRUCT_CLK(dpll_abe_x2_ck, dpll_abe_x2_ck_parents, dpll_abe_x2_ck_ops);
  145. static const struct clk_ops omap_hsdivider_ops = {
  146. .set_rate = &omap2_clksel_set_rate,
  147. .recalc_rate = &omap2_clksel_recalc,
  148. .round_rate = &omap2_clksel_round_rate,
  149. };
  150. DEFINE_CLK_OMAP_HSDIVIDER(dpll_abe_m2x2_ck, "dpll_abe_x2_ck", &dpll_abe_x2_ck,
  151. 0x0, OMAP4430_CM_DIV_M2_DPLL_ABE,
  152. OMAP4430_DPLL_CLKOUT_DIV_MASK);
  153. DEFINE_CLK_FIXED_FACTOR(abe_24m_fclk, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck,
  154. 0x0, 1, 8);
  155. DEFINE_CLK_DIVIDER(abe_clk, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, 0x0,
  156. OMAP4430_CM_CLKSEL_ABE, OMAP4430_CLKSEL_OPP_SHIFT,
  157. OMAP4430_CLKSEL_OPP_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
  158. DEFINE_CLK_DIVIDER(aess_fclk, "abe_clk", &abe_clk, 0x0,
  159. OMAP4430_CM1_ABE_AESS_CLKCTRL,
  160. OMAP4430_CLKSEL_AESS_FCLK_SHIFT,
  161. OMAP4430_CLKSEL_AESS_FCLK_WIDTH,
  162. 0x0, NULL);
  163. DEFINE_CLK_OMAP_HSDIVIDER(dpll_abe_m3x2_ck, "dpll_abe_x2_ck", &dpll_abe_x2_ck,
  164. 0x0, OMAP4430_CM_DIV_M3_DPLL_ABE,
  165. OMAP4430_DPLL_CLKOUTHIF_DIV_MASK);
  166. static const char *core_hsd_byp_clk_mux_ck_parents[] = {
  167. "sys_clkin_ck", "dpll_abe_m3x2_ck",
  168. };
  169. DEFINE_CLK_MUX(core_hsd_byp_clk_mux_ck, core_hsd_byp_clk_mux_ck_parents, NULL,
  170. 0x0, OMAP4430_CM_CLKSEL_DPLL_CORE,
  171. OMAP4430_DPLL_BYP_CLKSEL_SHIFT, OMAP4430_DPLL_BYP_CLKSEL_WIDTH,
  172. 0x0, NULL);
  173. /* DPLL_CORE */
  174. static struct dpll_data dpll_core_dd = {
  175. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  176. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  177. .clk_ref = &sys_clkin_ck,
  178. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  179. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  180. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  181. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  182. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  183. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  184. .enable_mask = OMAP4430_DPLL_EN_MASK,
  185. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  186. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  187. .max_multiplier = 2047,
  188. .max_divider = 128,
  189. .min_divider = 1,
  190. };
  191. static const char *dpll_core_ck_parents[] = {
  192. "sys_clkin_ck", "core_hsd_byp_clk_mux_ck"
  193. };
  194. static struct clk dpll_core_ck;
  195. static const struct clk_ops dpll_core_ck_ops = {
  196. .recalc_rate = &omap3_dpll_recalc,
  197. .get_parent = &omap2_init_dpll_parent,
  198. };
  199. static struct clk_hw_omap dpll_core_ck_hw = {
  200. .hw = {
  201. .clk = &dpll_core_ck,
  202. },
  203. .dpll_data = &dpll_core_dd,
  204. .ops = &clkhwops_omap3_dpll,
  205. };
  206. DEFINE_STRUCT_CLK(dpll_core_ck, dpll_core_ck_parents, dpll_core_ck_ops);
  207. static const char *dpll_core_x2_ck_parents[] = {
  208. "dpll_core_ck",
  209. };
  210. static struct clk dpll_core_x2_ck;
  211. static struct clk_hw_omap dpll_core_x2_ck_hw = {
  212. .hw = {
  213. .clk = &dpll_core_x2_ck,
  214. },
  215. };
  216. DEFINE_STRUCT_CLK(dpll_core_x2_ck, dpll_core_x2_ck_parents, dpll_abe_x2_ck_ops);
  217. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m6x2_ck, "dpll_core_x2_ck",
  218. &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M6_DPLL_CORE,
  219. OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK);
  220. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m2_ck, "dpll_core_ck", &dpll_core_ck, 0x0,
  221. OMAP4430_CM_DIV_M2_DPLL_CORE,
  222. OMAP4430_DPLL_CLKOUT_DIV_MASK);
  223. DEFINE_CLK_FIXED_FACTOR(ddrphy_ck, "dpll_core_m2_ck", &dpll_core_m2_ck, 0x0, 1,
  224. 2);
  225. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m5x2_ck, "dpll_core_x2_ck",
  226. &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M5_DPLL_CORE,
  227. OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK);
  228. DEFINE_CLK_DIVIDER(div_core_ck, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, 0x0,
  229. OMAP4430_CM_CLKSEL_CORE, OMAP4430_CLKSEL_CORE_SHIFT,
  230. OMAP4430_CLKSEL_CORE_WIDTH, 0x0, NULL);
  231. DEFINE_CLK_DIVIDER(div_iva_hs_clk, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck,
  232. 0x0, OMAP4430_CM_BYPCLK_DPLL_IVA, OMAP4430_CLKSEL_0_1_SHIFT,
  233. OMAP4430_CLKSEL_0_1_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
  234. DEFINE_CLK_DIVIDER(div_mpu_hs_clk, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck,
  235. 0x0, OMAP4430_CM_BYPCLK_DPLL_MPU, OMAP4430_CLKSEL_0_1_SHIFT,
  236. OMAP4430_CLKSEL_0_1_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
  237. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m4x2_ck, "dpll_core_x2_ck",
  238. &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M4_DPLL_CORE,
  239. OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK);
  240. DEFINE_CLK_FIXED_FACTOR(dll_clk_div_ck, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck,
  241. 0x0, 1, 2);
  242. DEFINE_CLK_DIVIDER(dpll_abe_m2_ck, "dpll_abe_ck", &dpll_abe_ck, 0x0,
  243. OMAP4430_CM_DIV_M2_DPLL_ABE, OMAP4430_DPLL_CLKOUT_DIV_SHIFT,
  244. OMAP4430_DPLL_CLKOUT_DIV_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);
  245. static const struct clk_ops dmic_fck_ops = {
  246. .enable = &omap2_dflt_clk_enable,
  247. .disable = &omap2_dflt_clk_disable,
  248. .is_enabled = &omap2_dflt_clk_is_enabled,
  249. .recalc_rate = &omap2_clksel_recalc,
  250. .get_parent = &omap2_clksel_find_parent_index,
  251. .set_parent = &omap2_clksel_set_parent,
  252. .init = &omap2_init_clk_clkdm,
  253. };
  254. static const char *dpll_core_m3x2_ck_parents[] = {
  255. "dpll_core_x2_ck",
  256. };
  257. static const struct clksel dpll_core_m3x2_div[] = {
  258. { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
  259. { .parent = NULL },
  260. };
  261. /* XXX Missing round_rate, set_rate in ops */
  262. DEFINE_CLK_OMAP_MUX_GATE(dpll_core_m3x2_ck, NULL, dpll_core_m3x2_div,
  263. OMAP4430_CM_DIV_M3_DPLL_CORE,
  264. OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  265. OMAP4430_CM_DIV_M3_DPLL_CORE,
  266. OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT, NULL,
  267. dpll_core_m3x2_ck_parents, dmic_fck_ops);
  268. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m7x2_ck, "dpll_core_x2_ck",
  269. &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M7_DPLL_CORE,
  270. OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK);
  271. static const char *iva_hsd_byp_clk_mux_ck_parents[] = {
  272. "sys_clkin_ck", "div_iva_hs_clk",
  273. };
  274. DEFINE_CLK_MUX(iva_hsd_byp_clk_mux_ck, iva_hsd_byp_clk_mux_ck_parents, NULL,
  275. 0x0, OMAP4430_CM_CLKSEL_DPLL_IVA, OMAP4430_DPLL_BYP_CLKSEL_SHIFT,
  276. OMAP4430_DPLL_BYP_CLKSEL_WIDTH, 0x0, NULL);
  277. /* DPLL_IVA */
  278. static struct dpll_data dpll_iva_dd = {
  279. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  280. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  281. .clk_ref = &sys_clkin_ck,
  282. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  283. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  284. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  285. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  286. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  287. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  288. .enable_mask = OMAP4430_DPLL_EN_MASK,
  289. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  290. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  291. .max_multiplier = 2047,
  292. .max_divider = 128,
  293. .min_divider = 1,
  294. };
  295. static const char *dpll_iva_ck_parents[] = {
  296. "sys_clkin_ck", "iva_hsd_byp_clk_mux_ck"
  297. };
  298. static struct clk dpll_iva_ck;
  299. static const struct clk_ops dpll_ck_ops = {
  300. .enable = &omap3_noncore_dpll_enable,
  301. .disable = &omap3_noncore_dpll_disable,
  302. .recalc_rate = &omap3_dpll_recalc,
  303. .round_rate = &omap2_dpll_round_rate,
  304. .set_rate = &omap3_noncore_dpll_set_rate,
  305. .get_parent = &omap2_init_dpll_parent,
  306. };
  307. static struct clk_hw_omap dpll_iva_ck_hw = {
  308. .hw = {
  309. .clk = &dpll_iva_ck,
  310. },
  311. .dpll_data = &dpll_iva_dd,
  312. .ops = &clkhwops_omap3_dpll,
  313. };
  314. DEFINE_STRUCT_CLK(dpll_iva_ck, dpll_iva_ck_parents, dpll_ck_ops);
  315. static const char *dpll_iva_x2_ck_parents[] = {
  316. "dpll_iva_ck",
  317. };
  318. static struct clk dpll_iva_x2_ck;
  319. static struct clk_hw_omap dpll_iva_x2_ck_hw = {
  320. .hw = {
  321. .clk = &dpll_iva_x2_ck,
  322. },
  323. };
  324. DEFINE_STRUCT_CLK(dpll_iva_x2_ck, dpll_iva_x2_ck_parents, dpll_abe_x2_ck_ops);
  325. DEFINE_CLK_OMAP_HSDIVIDER(dpll_iva_m4x2_ck, "dpll_iva_x2_ck", &dpll_iva_x2_ck,
  326. 0x0, OMAP4430_CM_DIV_M4_DPLL_IVA,
  327. OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK);
  328. DEFINE_CLK_OMAP_HSDIVIDER(dpll_iva_m5x2_ck, "dpll_iva_x2_ck", &dpll_iva_x2_ck,
  329. 0x0, OMAP4430_CM_DIV_M5_DPLL_IVA,
  330. OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK);
  331. /* DPLL_MPU */
  332. static struct dpll_data dpll_mpu_dd = {
  333. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  334. .clk_bypass = &div_mpu_hs_clk,
  335. .clk_ref = &sys_clkin_ck,
  336. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  337. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  338. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  339. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  340. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  341. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  342. .enable_mask = OMAP4430_DPLL_EN_MASK,
  343. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  344. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  345. .max_multiplier = 2047,
  346. .max_divider = 128,
  347. .min_divider = 1,
  348. };
  349. static const char *dpll_mpu_ck_parents[] = {
  350. "sys_clkin_ck", "div_mpu_hs_clk"
  351. };
  352. static struct clk dpll_mpu_ck;
  353. static struct clk_hw_omap dpll_mpu_ck_hw = {
  354. .hw = {
  355. .clk = &dpll_mpu_ck,
  356. },
  357. .dpll_data = &dpll_mpu_dd,
  358. .ops = &clkhwops_omap3_dpll,
  359. };
  360. DEFINE_STRUCT_CLK(dpll_mpu_ck, dpll_mpu_ck_parents, dpll_ck_ops);
  361. DEFINE_CLK_FIXED_FACTOR(mpu_periphclk, "dpll_mpu_ck", &dpll_mpu_ck, 0x0, 1, 2);
  362. DEFINE_CLK_OMAP_HSDIVIDER(dpll_mpu_m2_ck, "dpll_mpu_ck", &dpll_mpu_ck, 0x0,
  363. OMAP4430_CM_DIV_M2_DPLL_MPU,
  364. OMAP4430_DPLL_CLKOUT_DIV_MASK);
  365. DEFINE_CLK_FIXED_FACTOR(per_hs_clk_div_ck, "dpll_abe_m3x2_ck",
  366. &dpll_abe_m3x2_ck, 0x0, 1, 2);
  367. static const char *per_hsd_byp_clk_mux_ck_parents[] = {
  368. "sys_clkin_ck", "per_hs_clk_div_ck",
  369. };
  370. DEFINE_CLK_MUX(per_hsd_byp_clk_mux_ck, per_hsd_byp_clk_mux_ck_parents, NULL,
  371. 0x0, OMAP4430_CM_CLKSEL_DPLL_PER, OMAP4430_DPLL_BYP_CLKSEL_SHIFT,
  372. OMAP4430_DPLL_BYP_CLKSEL_WIDTH, 0x0, NULL);
  373. /* DPLL_PER */
  374. static struct dpll_data dpll_per_dd = {
  375. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  376. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  377. .clk_ref = &sys_clkin_ck,
  378. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  379. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  380. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  381. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  382. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  383. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  384. .enable_mask = OMAP4430_DPLL_EN_MASK,
  385. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  386. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  387. .max_multiplier = 2047,
  388. .max_divider = 128,
  389. .min_divider = 1,
  390. };
  391. static const char *dpll_per_ck_parents[] = {
  392. "sys_clkin_ck", "per_hsd_byp_clk_mux_ck"
  393. };
  394. static struct clk dpll_per_ck;
  395. static struct clk_hw_omap dpll_per_ck_hw = {
  396. .hw = {
  397. .clk = &dpll_per_ck,
  398. },
  399. .dpll_data = &dpll_per_dd,
  400. .ops = &clkhwops_omap3_dpll,
  401. };
  402. DEFINE_STRUCT_CLK(dpll_per_ck, dpll_per_ck_parents, dpll_ck_ops);
  403. DEFINE_CLK_DIVIDER(dpll_per_m2_ck, "dpll_per_ck", &dpll_per_ck, 0x0,
  404. OMAP4430_CM_DIV_M2_DPLL_PER, OMAP4430_DPLL_CLKOUT_DIV_SHIFT,
  405. OMAP4430_DPLL_CLKOUT_DIV_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);
  406. static const char *dpll_per_x2_ck_parents[] = {
  407. "dpll_per_ck",
  408. };
  409. static struct clk dpll_per_x2_ck;
  410. static struct clk_hw_omap dpll_per_x2_ck_hw = {
  411. .hw = {
  412. .clk = &dpll_per_x2_ck,
  413. },
  414. .flags = CLOCK_CLKOUTX2,
  415. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  416. .ops = &clkhwops_omap4_dpllmx,
  417. };
  418. DEFINE_STRUCT_CLK(dpll_per_x2_ck, dpll_per_x2_ck_parents, dpll_abe_x2_ck_ops);
  419. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m2x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  420. 0x0, OMAP4430_CM_DIV_M2_DPLL_PER,
  421. OMAP4430_DPLL_CLKOUT_DIV_MASK);
  422. static const char *dpll_per_m3x2_ck_parents[] = {
  423. "dpll_per_x2_ck",
  424. };
  425. static const struct clksel dpll_per_m3x2_div[] = {
  426. { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
  427. { .parent = NULL },
  428. };
  429. /* XXX Missing round_rate, set_rate in ops */
  430. DEFINE_CLK_OMAP_MUX_GATE(dpll_per_m3x2_ck, NULL, dpll_per_m3x2_div,
  431. OMAP4430_CM_DIV_M3_DPLL_PER,
  432. OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  433. OMAP4430_CM_DIV_M3_DPLL_PER,
  434. OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT, NULL,
  435. dpll_per_m3x2_ck_parents, dmic_fck_ops);
  436. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m4x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  437. 0x0, OMAP4430_CM_DIV_M4_DPLL_PER,
  438. OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK);
  439. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m5x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  440. 0x0, OMAP4430_CM_DIV_M5_DPLL_PER,
  441. OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK);
  442. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m6x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  443. 0x0, OMAP4430_CM_DIV_M6_DPLL_PER,
  444. OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK);
  445. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m7x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  446. 0x0, OMAP4430_CM_DIV_M7_DPLL_PER,
  447. OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK);
  448. DEFINE_CLK_FIXED_FACTOR(usb_hs_clk_div_ck, "dpll_abe_m3x2_ck",
  449. &dpll_abe_m3x2_ck, 0x0, 1, 3);
  450. /* DPLL_USB */
  451. static struct dpll_data dpll_usb_dd = {
  452. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  453. .clk_bypass = &usb_hs_clk_div_ck,
  454. .flags = DPLL_J_TYPE,
  455. .clk_ref = &sys_clkin_ck,
  456. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  457. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  458. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  459. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  460. .mult_mask = OMAP4430_DPLL_MULT_USB_MASK,
  461. .div1_mask = OMAP4430_DPLL_DIV_0_7_MASK,
  462. .enable_mask = OMAP4430_DPLL_EN_MASK,
  463. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  464. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  465. .sddiv_mask = OMAP4430_DPLL_SD_DIV_MASK,
  466. .max_multiplier = 4095,
  467. .max_divider = 256,
  468. .min_divider = 1,
  469. };
  470. static const char *dpll_usb_ck_parents[] = {
  471. "sys_clkin_ck", "usb_hs_clk_div_ck"
  472. };
  473. static struct clk dpll_usb_ck;
  474. static struct clk_hw_omap dpll_usb_ck_hw = {
  475. .hw = {
  476. .clk = &dpll_usb_ck,
  477. },
  478. .dpll_data = &dpll_usb_dd,
  479. .ops = &clkhwops_omap3_dpll,
  480. };
  481. DEFINE_STRUCT_CLK(dpll_usb_ck, dpll_usb_ck_parents, dpll_ck_ops);
  482. static const char *dpll_usb_clkdcoldo_ck_parents[] = {
  483. "dpll_usb_ck",
  484. };
  485. static struct clk dpll_usb_clkdcoldo_ck;
  486. static const struct clk_ops dpll_usb_clkdcoldo_ck_ops = {
  487. };
  488. static struct clk_hw_omap dpll_usb_clkdcoldo_ck_hw = {
  489. .hw = {
  490. .clk = &dpll_usb_clkdcoldo_ck,
  491. },
  492. .clksel_reg = OMAP4430_CM_CLKDCOLDO_DPLL_USB,
  493. .ops = &clkhwops_omap4_dpllmx,
  494. };
  495. DEFINE_STRUCT_CLK(dpll_usb_clkdcoldo_ck, dpll_usb_clkdcoldo_ck_parents,
  496. dpll_usb_clkdcoldo_ck_ops);
  497. DEFINE_CLK_OMAP_HSDIVIDER(dpll_usb_m2_ck, "dpll_usb_ck", &dpll_usb_ck, 0x0,
  498. OMAP4430_CM_DIV_M2_DPLL_USB,
  499. OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK);
  500. static const char *ducati_clk_mux_ck_parents[] = {
  501. "div_core_ck", "dpll_per_m6x2_ck",
  502. };
  503. DEFINE_CLK_MUX(ducati_clk_mux_ck, ducati_clk_mux_ck_parents, NULL, 0x0,
  504. OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT, OMAP4430_CLKSEL_0_0_SHIFT,
  505. OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
  506. DEFINE_CLK_FIXED_FACTOR(func_12m_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  507. 0x0, 1, 16);
  508. DEFINE_CLK_FIXED_FACTOR(func_24m_clk, "dpll_per_m2_ck", &dpll_per_m2_ck, 0x0,
  509. 1, 4);
  510. DEFINE_CLK_FIXED_FACTOR(func_24mc_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  511. 0x0, 1, 8);
  512. static const struct clk_div_table func_48m_fclk_rates[] = {
  513. { .div = 4, .val = 0 },
  514. { .div = 8, .val = 1 },
  515. { .div = 0 },
  516. };
  517. DEFINE_CLK_DIVIDER_TABLE(func_48m_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  518. 0x0, OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
  519. OMAP4430_SCALE_FCLK_WIDTH, 0x0, func_48m_fclk_rates,
  520. NULL);
  521. DEFINE_CLK_FIXED_FACTOR(func_48mc_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  522. 0x0, 1, 4);
  523. static const struct clk_div_table func_64m_fclk_rates[] = {
  524. { .div = 2, .val = 0 },
  525. { .div = 4, .val = 1 },
  526. { .div = 0 },
  527. };
  528. DEFINE_CLK_DIVIDER_TABLE(func_64m_fclk, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck,
  529. 0x0, OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
  530. OMAP4430_SCALE_FCLK_WIDTH, 0x0, func_64m_fclk_rates,
  531. NULL);
  532. static const struct clk_div_table func_96m_fclk_rates[] = {
  533. { .div = 2, .val = 0 },
  534. { .div = 4, .val = 1 },
  535. { .div = 0 },
  536. };
  537. DEFINE_CLK_DIVIDER_TABLE(func_96m_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  538. 0x0, OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
  539. OMAP4430_SCALE_FCLK_WIDTH, 0x0, func_96m_fclk_rates,
  540. NULL);
  541. static const struct clk_div_table init_60m_fclk_rates[] = {
  542. { .div = 1, .val = 0 },
  543. { .div = 8, .val = 1 },
  544. { .div = 0 },
  545. };
  546. DEFINE_CLK_DIVIDER_TABLE(init_60m_fclk, "dpll_usb_m2_ck", &dpll_usb_m2_ck,
  547. 0x0, OMAP4430_CM_CLKSEL_USB_60MHZ,
  548. OMAP4430_CLKSEL_0_0_SHIFT, OMAP4430_CLKSEL_0_0_WIDTH,
  549. 0x0, init_60m_fclk_rates, NULL);
  550. DEFINE_CLK_DIVIDER(l3_div_ck, "div_core_ck", &div_core_ck, 0x0,
  551. OMAP4430_CM_CLKSEL_CORE, OMAP4430_CLKSEL_L3_SHIFT,
  552. OMAP4430_CLKSEL_L3_WIDTH, 0x0, NULL);
  553. DEFINE_CLK_DIVIDER(l4_div_ck, "l3_div_ck", &l3_div_ck, 0x0,
  554. OMAP4430_CM_CLKSEL_CORE, OMAP4430_CLKSEL_L4_SHIFT,
  555. OMAP4430_CLKSEL_L4_WIDTH, 0x0, NULL);
  556. DEFINE_CLK_FIXED_FACTOR(lp_clk_div_ck, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck,
  557. 0x0, 1, 16);
  558. static const char *l4_wkup_clk_mux_ck_parents[] = {
  559. "sys_clkin_ck", "lp_clk_div_ck",
  560. };
  561. DEFINE_CLK_MUX(l4_wkup_clk_mux_ck, l4_wkup_clk_mux_ck_parents, NULL, 0x0,
  562. OMAP4430_CM_L4_WKUP_CLKSEL, OMAP4430_CLKSEL_0_0_SHIFT,
  563. OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
  564. static const struct clk_div_table ocp_abe_iclk_rates[] = {
  565. { .div = 2, .val = 0 },
  566. { .div = 1, .val = 1 },
  567. { .div = 0 },
  568. };
  569. DEFINE_CLK_DIVIDER_TABLE(ocp_abe_iclk, "aess_fclk", &aess_fclk, 0x0,
  570. OMAP4430_CM1_ABE_AESS_CLKCTRL,
  571. OMAP4430_CLKSEL_AESS_FCLK_SHIFT,
  572. OMAP4430_CLKSEL_AESS_FCLK_WIDTH,
  573. 0x0, ocp_abe_iclk_rates, NULL);
  574. DEFINE_CLK_FIXED_FACTOR(per_abe_24m_fclk, "dpll_abe_m2_ck", &dpll_abe_m2_ck,
  575. 0x0, 1, 4);
  576. DEFINE_CLK_DIVIDER(per_abe_nc_fclk, "dpll_abe_m2_ck", &dpll_abe_m2_ck, 0x0,
  577. OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
  578. OMAP4430_SCALE_FCLK_WIDTH, 0x0, NULL);
  579. DEFINE_CLK_DIVIDER(syc_clk_div_ck, "sys_clkin_ck", &sys_clkin_ck, 0x0,
  580. OMAP4430_CM_ABE_DSS_SYS_CLKSEL, OMAP4430_CLKSEL_0_0_SHIFT,
  581. OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
  582. static const char *dbgclk_mux_ck_parents[] = {
  583. "sys_clkin_ck"
  584. };
  585. static struct clk dbgclk_mux_ck;
  586. DEFINE_STRUCT_CLK_HW_OMAP(dbgclk_mux_ck, NULL);
  587. DEFINE_STRUCT_CLK(dbgclk_mux_ck, dbgclk_mux_ck_parents,
  588. dpll_usb_clkdcoldo_ck_ops);
  589. /* Leaf clocks controlled by modules */
  590. DEFINE_CLK_GATE(aes1_fck, "l3_div_ck", &l3_div_ck, 0x0,
  591. OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  592. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  593. DEFINE_CLK_GATE(aes2_fck, "l3_div_ck", &l3_div_ck, 0x0,
  594. OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  595. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  596. DEFINE_CLK_GATE(aess_fck, "aess_fclk", &aess_fclk, 0x0,
  597. OMAP4430_CM1_ABE_AESS_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  598. 0x0, NULL);
  599. DEFINE_CLK_GATE(bandgap_fclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  600. OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  601. OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT, 0x0, NULL);
  602. static const struct clk_div_table div_ts_ck_rates[] = {
  603. { .div = 8, .val = 0 },
  604. { .div = 16, .val = 1 },
  605. { .div = 32, .val = 2 },
  606. { .div = 0 },
  607. };
  608. DEFINE_CLK_DIVIDER_TABLE(div_ts_ck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
  609. 0x0, OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  610. OMAP4430_CLKSEL_24_25_SHIFT,
  611. OMAP4430_CLKSEL_24_25_WIDTH, 0x0, div_ts_ck_rates,
  612. NULL);
  613. DEFINE_CLK_GATE(bandgap_ts_fclk, "div_ts_ck", &div_ts_ck, 0x0,
  614. OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  615. OMAP4460_OPTFCLKEN_TS_FCLK_SHIFT,
  616. 0x0, NULL);
  617. DEFINE_CLK_GATE(des3des_fck, "l4_div_ck", &l4_div_ck, 0x0,
  618. OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  619. OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  620. 0x0, NULL);
  621. static const char *dmic_sync_mux_ck_parents[] = {
  622. "abe_24m_fclk", "syc_clk_div_ck", "func_24m_clk",
  623. };
  624. DEFINE_CLK_MUX(dmic_sync_mux_ck, dmic_sync_mux_ck_parents, NULL,
  625. 0x0, OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  626. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  627. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  628. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  629. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  630. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  631. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  632. { .parent = NULL },
  633. };
  634. static const char *dmic_fck_parents[] = {
  635. "dmic_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  636. };
  637. /* Merged func_dmic_abe_gfclk into dmic */
  638. static struct clk dmic_fck;
  639. DEFINE_CLK_OMAP_MUX_GATE(dmic_fck, "abe_clkdm", func_dmic_abe_gfclk_sel,
  640. OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  641. OMAP4430_CLKSEL_SOURCE_MASK,
  642. OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  643. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  644. dmic_fck_parents, dmic_fck_ops);
  645. DEFINE_CLK_GATE(dsp_fck, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, 0x0,
  646. OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  647. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  648. DEFINE_CLK_GATE(dss_sys_clk, "syc_clk_div_ck", &syc_clk_div_ck, 0x0,
  649. OMAP4430_CM_DSS_DSS_CLKCTRL,
  650. OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT, 0x0, NULL);
  651. DEFINE_CLK_GATE(dss_tv_clk, "extalt_clkin_ck", &extalt_clkin_ck, 0x0,
  652. OMAP4430_CM_DSS_DSS_CLKCTRL,
  653. OMAP4430_OPTFCLKEN_TV_CLK_SHIFT, 0x0, NULL);
  654. DEFINE_CLK_GATE(dss_dss_clk, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, 0x0,
  655. OMAP4430_CM_DSS_DSS_CLKCTRL, OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
  656. 0x0, NULL);
  657. DEFINE_CLK_GATE(dss_48mhz_clk, "func_48mc_fclk", &func_48mc_fclk, 0x0,
  658. OMAP4430_CM_DSS_DSS_CLKCTRL, OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
  659. 0x0, NULL);
  660. DEFINE_CLK_GATE(dss_fck, "l3_div_ck", &l3_div_ck, 0x0,
  661. OMAP4430_CM_DSS_DSS_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  662. 0x0, NULL);
  663. DEFINE_CLK_GATE(efuse_ctrl_cust_fck, "sys_clkin_ck", &sys_clkin_ck, 0x0,
  664. OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  665. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  666. DEFINE_CLK_GATE(emif1_fck, "ddrphy_ck", &ddrphy_ck, 0x0,
  667. OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  668. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  669. DEFINE_CLK_GATE(emif2_fck, "ddrphy_ck", &ddrphy_ck, 0x0,
  670. OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  671. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  672. DEFINE_CLK_DIVIDER(fdif_fck, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, 0x0,
  673. OMAP4430_CM_CAM_FDIF_CLKCTRL, OMAP4430_CLKSEL_FCLK_SHIFT,
  674. OMAP4430_CLKSEL_FCLK_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
  675. DEFINE_CLK_GATE(fpka_fck, "l4_div_ck", &l4_div_ck, 0x0,
  676. OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  677. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  678. DEFINE_CLK_GATE(gpio1_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  679. OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  680. OMAP4430_OPTFCLKEN_DBCLK_SHIFT, 0x0, NULL);
  681. DEFINE_CLK_GATE(gpio1_ick, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, 0x0,
  682. OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  683. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  684. DEFINE_CLK_GATE(gpio2_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  685. OMAP4430_CM_L4PER_GPIO2_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  686. 0x0, NULL);
  687. DEFINE_CLK_GATE(gpio2_ick, "l4_div_ck", &l4_div_ck, 0x0,
  688. OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  689. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  690. DEFINE_CLK_GATE(gpio3_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  691. OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  692. OMAP4430_OPTFCLKEN_DBCLK_SHIFT, 0x0, NULL);
  693. DEFINE_CLK_GATE(gpio3_ick, "l4_div_ck", &l4_div_ck, 0x0,
  694. OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  695. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  696. DEFINE_CLK_GATE(gpio4_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  697. OMAP4430_CM_L4PER_GPIO4_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  698. 0x0, NULL);
  699. DEFINE_CLK_GATE(gpio4_ick, "l4_div_ck", &l4_div_ck, 0x0,
  700. OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  701. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  702. DEFINE_CLK_GATE(gpio5_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  703. OMAP4430_CM_L4PER_GPIO5_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  704. 0x0, NULL);
  705. DEFINE_CLK_GATE(gpio5_ick, "l4_div_ck", &l4_div_ck, 0x0,
  706. OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  707. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  708. DEFINE_CLK_GATE(gpio6_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  709. OMAP4430_CM_L4PER_GPIO6_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  710. 0x0, NULL);
  711. DEFINE_CLK_GATE(gpio6_ick, "l4_div_ck", &l4_div_ck, 0x0,
  712. OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  713. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  714. DEFINE_CLK_GATE(gpmc_ick, "l3_div_ck", &l3_div_ck, 0x0,
  715. OMAP4430_CM_L3_2_GPMC_CLKCTRL, OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  716. 0x0, NULL);
  717. static const struct clksel sgx_clk_mux_sel[] = {
  718. { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
  719. { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
  720. { .parent = NULL },
  721. };
  722. static const char *gpu_fck_parents[] = {
  723. "dpll_core_m7x2_ck", "dpll_per_m7x2_ck",
  724. };
  725. /* Merged sgx_clk_mux into gpu */
  726. DEFINE_CLK_OMAP_MUX_GATE(gpu_fck, "l3_gfx_clkdm", sgx_clk_mux_sel,
  727. OMAP4430_CM_GFX_GFX_CLKCTRL,
  728. OMAP4430_CLKSEL_SGX_FCLK_MASK,
  729. OMAP4430_CM_GFX_GFX_CLKCTRL,
  730. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  731. gpu_fck_parents, dmic_fck_ops);
  732. DEFINE_CLK_GATE(hdq1w_fck, "func_12m_fclk", &func_12m_fclk, 0x0,
  733. OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  734. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  735. DEFINE_CLK_DIVIDER(hsi_fck, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, 0x0,
  736. OMAP4430_CM_L3INIT_HSI_CLKCTRL, OMAP4430_CLKSEL_24_25_SHIFT,
  737. OMAP4430_CLKSEL_24_25_WIDTH, CLK_DIVIDER_POWER_OF_TWO,
  738. NULL);
  739. DEFINE_CLK_GATE(i2c1_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
  740. OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  741. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  742. DEFINE_CLK_GATE(i2c2_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
  743. OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  744. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  745. DEFINE_CLK_GATE(i2c3_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
  746. OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  747. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  748. DEFINE_CLK_GATE(i2c4_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
  749. OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  750. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  751. DEFINE_CLK_GATE(ipu_fck, "ducati_clk_mux_ck", &ducati_clk_mux_ck, 0x0,
  752. OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  753. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  754. DEFINE_CLK_GATE(iss_ctrlclk, "func_96m_fclk", &func_96m_fclk, 0x0,
  755. OMAP4430_CM_CAM_ISS_CLKCTRL, OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
  756. 0x0, NULL);
  757. DEFINE_CLK_GATE(iss_fck, "ducati_clk_mux_ck", &ducati_clk_mux_ck, 0x0,
  758. OMAP4430_CM_CAM_ISS_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  759. 0x0, NULL);
  760. DEFINE_CLK_GATE(iva_fck, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, 0x0,
  761. OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  762. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  763. DEFINE_CLK_GATE(kbd_fck, "sys_32k_ck", &sys_32k_ck, 0x0,
  764. OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  765. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  766. static struct clk l3_instr_ick;
  767. static const char *l3_instr_ick_parent_names[] = {
  768. "l3_div_ck",
  769. };
  770. static const struct clk_ops l3_instr_ick_ops = {
  771. .enable = &omap2_dflt_clk_enable,
  772. .disable = &omap2_dflt_clk_disable,
  773. .is_enabled = &omap2_dflt_clk_is_enabled,
  774. .init = &omap2_init_clk_clkdm,
  775. };
  776. static struct clk_hw_omap l3_instr_ick_hw = {
  777. .hw = {
  778. .clk = &l3_instr_ick,
  779. },
  780. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  781. .enable_bit = OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  782. .clkdm_name = "l3_instr_clkdm",
  783. };
  784. DEFINE_STRUCT_CLK(l3_instr_ick, l3_instr_ick_parent_names, l3_instr_ick_ops);
  785. static struct clk l3_main_3_ick;
  786. static struct clk_hw_omap l3_main_3_ick_hw = {
  787. .hw = {
  788. .clk = &l3_main_3_ick,
  789. },
  790. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  791. .enable_bit = OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  792. .clkdm_name = "l3_instr_clkdm",
  793. };
  794. DEFINE_STRUCT_CLK(l3_main_3_ick, l3_instr_ick_parent_names, l3_instr_ick_ops);
  795. DEFINE_CLK_MUX(mcasp_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
  796. OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  797. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  798. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  799. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  800. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  801. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  802. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  803. { .parent = NULL },
  804. };
  805. static const char *mcasp_fck_parents[] = {
  806. "mcasp_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  807. };
  808. /* Merged func_mcasp_abe_gfclk into mcasp */
  809. DEFINE_CLK_OMAP_MUX_GATE(mcasp_fck, "abe_clkdm", func_mcasp_abe_gfclk_sel,
  810. OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  811. OMAP4430_CLKSEL_SOURCE_MASK,
  812. OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  813. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  814. mcasp_fck_parents, dmic_fck_ops);
  815. DEFINE_CLK_MUX(mcbsp1_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
  816. OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  817. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  818. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  819. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  820. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  821. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  822. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  823. { .parent = NULL },
  824. };
  825. static const char *mcbsp1_fck_parents[] = {
  826. "mcbsp1_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  827. };
  828. /* Merged func_mcbsp1_gfclk into mcbsp1 */
  829. DEFINE_CLK_OMAP_MUX_GATE(mcbsp1_fck, "abe_clkdm", func_mcbsp1_gfclk_sel,
  830. OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  831. OMAP4430_CLKSEL_SOURCE_MASK,
  832. OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  833. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  834. mcbsp1_fck_parents, dmic_fck_ops);
  835. DEFINE_CLK_MUX(mcbsp2_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
  836. OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  837. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  838. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  839. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  840. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  841. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  842. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  843. { .parent = NULL },
  844. };
  845. static const char *mcbsp2_fck_parents[] = {
  846. "mcbsp2_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  847. };
  848. /* Merged func_mcbsp2_gfclk into mcbsp2 */
  849. DEFINE_CLK_OMAP_MUX_GATE(mcbsp2_fck, "abe_clkdm", func_mcbsp2_gfclk_sel,
  850. OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  851. OMAP4430_CLKSEL_SOURCE_MASK,
  852. OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  853. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  854. mcbsp2_fck_parents, dmic_fck_ops);
  855. DEFINE_CLK_MUX(mcbsp3_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
  856. OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  857. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  858. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  859. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  860. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  861. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  862. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  863. { .parent = NULL },
  864. };
  865. static const char *mcbsp3_fck_parents[] = {
  866. "mcbsp3_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  867. };
  868. /* Merged func_mcbsp3_gfclk into mcbsp3 */
  869. DEFINE_CLK_OMAP_MUX_GATE(mcbsp3_fck, "abe_clkdm", func_mcbsp3_gfclk_sel,
  870. OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  871. OMAP4430_CLKSEL_SOURCE_MASK,
  872. OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  873. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  874. mcbsp3_fck_parents, dmic_fck_ops);
  875. static const char *mcbsp4_sync_mux_ck_parents[] = {
  876. "func_96m_fclk", "per_abe_nc_fclk",
  877. };
  878. DEFINE_CLK_MUX(mcbsp4_sync_mux_ck, mcbsp4_sync_mux_ck_parents, NULL, 0x0,
  879. OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  880. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  881. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  882. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  883. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  884. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  885. { .parent = NULL },
  886. };
  887. static const char *mcbsp4_fck_parents[] = {
  888. "mcbsp4_sync_mux_ck", "pad_clks_ck",
  889. };
  890. /* Merged per_mcbsp4_gfclk into mcbsp4 */
  891. DEFINE_CLK_OMAP_MUX_GATE(mcbsp4_fck, "l4_per_clkdm", per_mcbsp4_gfclk_sel,
  892. OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  893. OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  894. OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  895. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  896. mcbsp4_fck_parents, dmic_fck_ops);
  897. DEFINE_CLK_GATE(mcpdm_fck, "pad_clks_ck", &pad_clks_ck, 0x0,
  898. OMAP4430_CM1_ABE_PDM_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  899. 0x0, NULL);
  900. DEFINE_CLK_GATE(mcspi1_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  901. OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  902. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  903. DEFINE_CLK_GATE(mcspi2_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  904. OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  905. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  906. DEFINE_CLK_GATE(mcspi3_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  907. OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  908. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  909. DEFINE_CLK_GATE(mcspi4_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  910. OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  911. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  912. static const struct clksel hsmmc1_fclk_sel[] = {
  913. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  914. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  915. { .parent = NULL },
  916. };
  917. static const char *mmc1_fck_parents[] = {
  918. "func_64m_fclk", "func_96m_fclk",
  919. };
  920. /* Merged hsmmc1_fclk into mmc1 */
  921. DEFINE_CLK_OMAP_MUX_GATE(mmc1_fck, "l3_init_clkdm", hsmmc1_fclk_sel,
  922. OMAP4430_CM_L3INIT_MMC1_CLKCTRL, OMAP4430_CLKSEL_MASK,
  923. OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  924. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  925. mmc1_fck_parents, dmic_fck_ops);
  926. /* Merged hsmmc2_fclk into mmc2 */
  927. DEFINE_CLK_OMAP_MUX_GATE(mmc2_fck, "l3_init_clkdm", hsmmc1_fclk_sel,
  928. OMAP4430_CM_L3INIT_MMC2_CLKCTRL, OMAP4430_CLKSEL_MASK,
  929. OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  930. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  931. mmc1_fck_parents, dmic_fck_ops);
  932. DEFINE_CLK_GATE(mmc3_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  933. OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  934. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  935. DEFINE_CLK_GATE(mmc4_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  936. OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  937. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  938. DEFINE_CLK_GATE(mmc5_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  939. OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  940. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  941. DEFINE_CLK_GATE(ocp2scp_usb_phy_phy_48m, "func_48m_fclk", &func_48m_fclk, 0x0,
  942. OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  943. OMAP4430_OPTFCLKEN_PHY_48M_SHIFT, 0x0, NULL);
  944. DEFINE_CLK_GATE(ocp2scp_usb_phy_ick, "l4_div_ck", &l4_div_ck, 0x0,
  945. OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  946. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  947. static struct clk ocp_wp_noc_ick;
  948. static struct clk_hw_omap ocp_wp_noc_ick_hw = {
  949. .hw = {
  950. .clk = &ocp_wp_noc_ick,
  951. },
  952. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  953. .enable_bit = OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  954. .clkdm_name = "l3_instr_clkdm",
  955. };
  956. DEFINE_STRUCT_CLK(ocp_wp_noc_ick, l3_instr_ick_parent_names, l3_instr_ick_ops);
  957. DEFINE_CLK_GATE(rng_ick, "l4_div_ck", &l4_div_ck, 0x0,
  958. OMAP4430_CM_L4SEC_RNG_CLKCTRL, OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  959. 0x0, NULL);
  960. DEFINE_CLK_GATE(sha2md5_fck, "l3_div_ck", &l3_div_ck, 0x0,
  961. OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  962. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  963. DEFINE_CLK_GATE(sl2if_ick, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, 0x0,
  964. OMAP4430_CM_IVAHD_SL2_CLKCTRL, OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  965. 0x0, NULL);
  966. DEFINE_CLK_GATE(slimbus1_fclk_1, "func_24m_clk", &func_24m_clk, 0x0,
  967. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  968. OMAP4430_OPTFCLKEN_FCLK1_SHIFT, 0x0, NULL);
  969. DEFINE_CLK_GATE(slimbus1_fclk_0, "abe_24m_fclk", &abe_24m_fclk, 0x0,
  970. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  971. OMAP4430_OPTFCLKEN_FCLK0_SHIFT, 0x0, NULL);
  972. DEFINE_CLK_GATE(slimbus1_fclk_2, "pad_clks_ck", &pad_clks_ck, 0x0,
  973. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  974. OMAP4430_OPTFCLKEN_FCLK2_SHIFT, 0x0, NULL);
  975. DEFINE_CLK_GATE(slimbus1_slimbus_clk, "slimbus_clk", &slimbus_clk, 0x0,
  976. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  977. OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT, 0x0, NULL);
  978. DEFINE_CLK_GATE(slimbus1_fck, "ocp_abe_iclk", &ocp_abe_iclk, 0x0,
  979. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  980. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  981. DEFINE_CLK_GATE(slimbus2_fclk_1, "per_abe_24m_fclk", &per_abe_24m_fclk, 0x0,
  982. OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  983. OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT, 0x0, NULL);
  984. DEFINE_CLK_GATE(slimbus2_fclk_0, "func_24mc_fclk", &func_24mc_fclk, 0x0,
  985. OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  986. OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT, 0x0, NULL);
  987. DEFINE_CLK_GATE(slimbus2_slimbus_clk, "pad_slimbus_core_clks_ck",
  988. &pad_slimbus_core_clks_ck, 0x0,
  989. OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  990. OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT, 0x0, NULL);
  991. DEFINE_CLK_GATE(slimbus2_fck, "l4_div_ck", &l4_div_ck, 0x0,
  992. OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  993. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  994. DEFINE_CLK_GATE(smartreflex_core_fck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
  995. 0x0, OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  996. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  997. DEFINE_CLK_GATE(smartreflex_iva_fck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
  998. 0x0, OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  999. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1000. DEFINE_CLK_GATE(smartreflex_mpu_fck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
  1001. 0x0, OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  1002. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1003. static const struct clksel dmt1_clk_mux_sel[] = {
  1004. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1005. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  1006. { .parent = NULL },
  1007. };
  1008. /* Merged dmt1_clk_mux into timer1 */
  1009. DEFINE_CLK_OMAP_MUX_GATE(timer1_fck, "l4_wkup_clkdm", dmt1_clk_mux_sel,
  1010. OMAP4430_CM_WKUP_TIMER1_CLKCTRL, OMAP4430_CLKSEL_MASK,
  1011. OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  1012. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1013. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1014. /* Merged cm2_dm10_mux into timer10 */
  1015. DEFINE_CLK_OMAP_MUX_GATE(timer10_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1016. OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  1017. OMAP4430_CLKSEL_MASK,
  1018. OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  1019. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1020. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1021. /* Merged cm2_dm11_mux into timer11 */
  1022. DEFINE_CLK_OMAP_MUX_GATE(timer11_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1023. OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  1024. OMAP4430_CLKSEL_MASK,
  1025. OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  1026. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1027. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1028. /* Merged cm2_dm2_mux into timer2 */
  1029. DEFINE_CLK_OMAP_MUX_GATE(timer2_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1030. OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  1031. OMAP4430_CLKSEL_MASK,
  1032. OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  1033. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1034. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1035. /* Merged cm2_dm3_mux into timer3 */
  1036. DEFINE_CLK_OMAP_MUX_GATE(timer3_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1037. OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  1038. OMAP4430_CLKSEL_MASK,
  1039. OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  1040. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1041. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1042. /* Merged cm2_dm4_mux into timer4 */
  1043. DEFINE_CLK_OMAP_MUX_GATE(timer4_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1044. OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  1045. OMAP4430_CLKSEL_MASK,
  1046. OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  1047. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1048. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1049. static const struct clksel timer5_sync_mux_sel[] = {
  1050. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  1051. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  1052. { .parent = NULL },
  1053. };
  1054. static const char *timer5_fck_parents[] = {
  1055. "syc_clk_div_ck", "sys_32k_ck",
  1056. };
  1057. /* Merged timer5_sync_mux into timer5 */
  1058. DEFINE_CLK_OMAP_MUX_GATE(timer5_fck, "abe_clkdm", timer5_sync_mux_sel,
  1059. OMAP4430_CM1_ABE_TIMER5_CLKCTRL, OMAP4430_CLKSEL_MASK,
  1060. OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  1061. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1062. timer5_fck_parents, dmic_fck_ops);
  1063. /* Merged timer6_sync_mux into timer6 */
  1064. DEFINE_CLK_OMAP_MUX_GATE(timer6_fck, "abe_clkdm", timer5_sync_mux_sel,
  1065. OMAP4430_CM1_ABE_TIMER6_CLKCTRL, OMAP4430_CLKSEL_MASK,
  1066. OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  1067. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1068. timer5_fck_parents, dmic_fck_ops);
  1069. /* Merged timer7_sync_mux into timer7 */
  1070. DEFINE_CLK_OMAP_MUX_GATE(timer7_fck, "abe_clkdm", timer5_sync_mux_sel,
  1071. OMAP4430_CM1_ABE_TIMER7_CLKCTRL, OMAP4430_CLKSEL_MASK,
  1072. OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  1073. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1074. timer5_fck_parents, dmic_fck_ops);
  1075. /* Merged timer8_sync_mux into timer8 */
  1076. DEFINE_CLK_OMAP_MUX_GATE(timer8_fck, "abe_clkdm", timer5_sync_mux_sel,
  1077. OMAP4430_CM1_ABE_TIMER8_CLKCTRL, OMAP4430_CLKSEL_MASK,
  1078. OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  1079. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1080. timer5_fck_parents, dmic_fck_ops);
  1081. /* Merged cm2_dm9_mux into timer9 */
  1082. DEFINE_CLK_OMAP_MUX_GATE(timer9_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1083. OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  1084. OMAP4430_CLKSEL_MASK,
  1085. OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  1086. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1087. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1088. DEFINE_CLK_GATE(uart1_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  1089. OMAP4430_CM_L4PER_UART1_CLKCTRL,
  1090. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1091. DEFINE_CLK_GATE(uart2_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  1092. OMAP4430_CM_L4PER_UART2_CLKCTRL,
  1093. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1094. DEFINE_CLK_GATE(uart3_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  1095. OMAP4430_CM_L4PER_UART3_CLKCTRL,
  1096. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1097. DEFINE_CLK_GATE(uart4_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  1098. OMAP4430_CM_L4PER_UART4_CLKCTRL,
  1099. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1100. static struct clk usb_host_fs_fck;
  1101. static const char *usb_host_fs_fck_parent_names[] = {
  1102. "func_48mc_fclk",
  1103. };
  1104. static const struct clk_ops usb_host_fs_fck_ops = {
  1105. .enable = &omap2_dflt_clk_enable,
  1106. .disable = &omap2_dflt_clk_disable,
  1107. .is_enabled = &omap2_dflt_clk_is_enabled,
  1108. };
  1109. static struct clk_hw_omap usb_host_fs_fck_hw = {
  1110. .hw = {
  1111. .clk = &usb_host_fs_fck,
  1112. },
  1113. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  1114. .enable_bit = OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  1115. .clkdm_name = "l3_init_clkdm",
  1116. };
  1117. DEFINE_STRUCT_CLK(usb_host_fs_fck, usb_host_fs_fck_parent_names,
  1118. usb_host_fs_fck_ops);
  1119. static const char *utmi_p1_gfclk_parents[] = {
  1120. "init_60m_fclk", "xclk60mhsp1_ck",
  1121. };
  1122. DEFINE_CLK_MUX(utmi_p1_gfclk, utmi_p1_gfclk_parents, NULL, 0x0,
  1123. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1124. OMAP4430_CLKSEL_UTMI_P1_SHIFT, OMAP4430_CLKSEL_UTMI_P1_WIDTH,
  1125. 0x0, NULL);
  1126. DEFINE_CLK_GATE(usb_host_hs_utmi_p1_clk, "utmi_p1_gfclk", &utmi_p1_gfclk, 0x0,
  1127. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1128. OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT, 0x0, NULL);
  1129. static const char *utmi_p2_gfclk_parents[] = {
  1130. "init_60m_fclk", "xclk60mhsp2_ck",
  1131. };
  1132. DEFINE_CLK_MUX(utmi_p2_gfclk, utmi_p2_gfclk_parents, NULL, 0x0,
  1133. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1134. OMAP4430_CLKSEL_UTMI_P2_SHIFT, OMAP4430_CLKSEL_UTMI_P2_WIDTH,
  1135. 0x0, NULL);
  1136. DEFINE_CLK_GATE(usb_host_hs_utmi_p2_clk, "utmi_p2_gfclk", &utmi_p2_gfclk, 0x0,
  1137. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1138. OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT, 0x0, NULL);
  1139. DEFINE_CLK_GATE(usb_host_hs_utmi_p3_clk, "init_60m_fclk", &init_60m_fclk, 0x0,
  1140. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1141. OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT, 0x0, NULL);
  1142. DEFINE_CLK_GATE(usb_host_hs_hsic480m_p1_clk, "dpll_usb_m2_ck",
  1143. &dpll_usb_m2_ck, 0x0,
  1144. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1145. OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT, 0x0, NULL);
  1146. DEFINE_CLK_GATE(usb_host_hs_hsic60m_p1_clk, "init_60m_fclk",
  1147. &init_60m_fclk, 0x0,
  1148. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1149. OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT, 0x0, NULL);
  1150. DEFINE_CLK_GATE(usb_host_hs_hsic60m_p2_clk, "init_60m_fclk",
  1151. &init_60m_fclk, 0x0,
  1152. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1153. OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT, 0x0, NULL);
  1154. DEFINE_CLK_GATE(usb_host_hs_hsic480m_p2_clk, "dpll_usb_m2_ck",
  1155. &dpll_usb_m2_ck, 0x0,
  1156. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1157. OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT, 0x0, NULL);
  1158. DEFINE_CLK_GATE(usb_host_hs_func48mclk, "func_48mc_fclk", &func_48mc_fclk, 0x0,
  1159. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1160. OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT, 0x0, NULL);
  1161. DEFINE_CLK_GATE(usb_host_hs_fck, "init_60m_fclk", &init_60m_fclk, 0x0,
  1162. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1163. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1164. static const char *otg_60m_gfclk_parents[] = {
  1165. "utmi_phy_clkout_ck", "xclk60motg_ck",
  1166. };
  1167. DEFINE_CLK_MUX(otg_60m_gfclk, otg_60m_gfclk_parents, NULL, 0x0,
  1168. OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL, OMAP4430_CLKSEL_60M_SHIFT,
  1169. OMAP4430_CLKSEL_60M_WIDTH, 0x0, NULL);
  1170. DEFINE_CLK_GATE(usb_otg_hs_xclk, "otg_60m_gfclk", &otg_60m_gfclk, 0x0,
  1171. OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  1172. OMAP4430_OPTFCLKEN_XCLK_SHIFT, 0x0, NULL);
  1173. DEFINE_CLK_GATE(usb_otg_hs_ick, "l3_div_ck", &l3_div_ck, 0x0,
  1174. OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  1175. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  1176. DEFINE_CLK_GATE(usb_phy_cm_clk32k, "sys_32k_ck", &sys_32k_ck, 0x0,
  1177. OMAP4430_CM_ALWON_USBPHY_CLKCTRL,
  1178. OMAP4430_OPTFCLKEN_CLK32K_SHIFT, 0x0, NULL);
  1179. DEFINE_CLK_GATE(usb_tll_hs_usb_ch2_clk, "init_60m_fclk", &init_60m_fclk, 0x0,
  1180. OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  1181. OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT, 0x0, NULL);
  1182. DEFINE_CLK_GATE(usb_tll_hs_usb_ch0_clk, "init_60m_fclk", &init_60m_fclk, 0x0,
  1183. OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  1184. OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT, 0x0, NULL);
  1185. DEFINE_CLK_GATE(usb_tll_hs_usb_ch1_clk, "init_60m_fclk", &init_60m_fclk, 0x0,
  1186. OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  1187. OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT, 0x0, NULL);
  1188. DEFINE_CLK_GATE(usb_tll_hs_ick, "l4_div_ck", &l4_div_ck, 0x0,
  1189. OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  1190. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  1191. static const struct clk_div_table usim_ck_rates[] = {
  1192. { .div = 14, .val = 0 },
  1193. { .div = 18, .val = 1 },
  1194. { .div = 0 },
  1195. };
  1196. DEFINE_CLK_DIVIDER_TABLE(usim_ck, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, 0x0,
  1197. OMAP4430_CM_WKUP_USIM_CLKCTRL,
  1198. OMAP4430_CLKSEL_DIV_SHIFT, OMAP4430_CLKSEL_DIV_WIDTH,
  1199. 0x0, usim_ck_rates, NULL);
  1200. DEFINE_CLK_GATE(usim_fclk, "usim_ck", &usim_ck, 0x0,
  1201. OMAP4430_CM_WKUP_USIM_CLKCTRL, OMAP4430_OPTFCLKEN_FCLK_SHIFT,
  1202. 0x0, NULL);
  1203. DEFINE_CLK_GATE(usim_fck, "sys_32k_ck", &sys_32k_ck, 0x0,
  1204. OMAP4430_CM_WKUP_USIM_CLKCTRL, OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  1205. 0x0, NULL);
  1206. DEFINE_CLK_GATE(wd_timer2_fck, "sys_32k_ck", &sys_32k_ck, 0x0,
  1207. OMAP4430_CM_WKUP_WDT2_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  1208. 0x0, NULL);
  1209. DEFINE_CLK_GATE(wd_timer3_fck, "sys_32k_ck", &sys_32k_ck, 0x0,
  1210. OMAP4430_CM1_ABE_WDT3_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  1211. 0x0, NULL);
  1212. /* Remaining optional clocks */
  1213. static const char *pmd_stm_clock_mux_ck_parents[] = {
  1214. "sys_clkin_ck", "dpll_core_m6x2_ck", "tie_low_clock_ck",
  1215. };
  1216. DEFINE_CLK_MUX(pmd_stm_clock_mux_ck, pmd_stm_clock_mux_ck_parents, NULL, 0x0,
  1217. OMAP4430_CM_EMU_DEBUGSS_CLKCTRL, OMAP4430_PMD_STM_MUX_CTRL_SHIFT,
  1218. OMAP4430_PMD_STM_MUX_CTRL_WIDTH, 0x0, NULL);
  1219. DEFINE_CLK_MUX(pmd_trace_clk_mux_ck, pmd_stm_clock_mux_ck_parents, NULL, 0x0,
  1220. OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  1221. OMAP4430_PMD_TRACE_MUX_CTRL_SHIFT,
  1222. OMAP4430_PMD_TRACE_MUX_CTRL_WIDTH, 0x0, NULL);
  1223. DEFINE_CLK_DIVIDER(stm_clk_div_ck, "pmd_stm_clock_mux_ck",
  1224. &pmd_stm_clock_mux_ck, 0x0, OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  1225. OMAP4430_CLKSEL_PMD_STM_CLK_SHIFT,
  1226. OMAP4430_CLKSEL_PMD_STM_CLK_WIDTH, CLK_DIVIDER_POWER_OF_TWO,
  1227. NULL);
  1228. static const char *trace_clk_div_ck_parents[] = {
  1229. "pmd_trace_clk_mux_ck",
  1230. };
  1231. static const struct clksel trace_clk_div_div[] = {
  1232. { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
  1233. { .parent = NULL },
  1234. };
  1235. static struct clk trace_clk_div_ck;
  1236. static const struct clk_ops trace_clk_div_ck_ops = {
  1237. .recalc_rate = &omap2_clksel_recalc,
  1238. .set_rate = &omap2_clksel_set_rate,
  1239. .round_rate = &omap2_clksel_round_rate,
  1240. .init = &omap2_init_clk_clkdm,
  1241. .enable = &omap2_clkops_enable_clkdm,
  1242. .disable = &omap2_clkops_disable_clkdm,
  1243. };
  1244. static struct clk_hw_omap trace_clk_div_ck_hw = {
  1245. .hw = {
  1246. .clk = &trace_clk_div_ck,
  1247. },
  1248. .clkdm_name = "emu_sys_clkdm",
  1249. .clksel = trace_clk_div_div,
  1250. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  1251. .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
  1252. };
  1253. DEFINE_STRUCT_CLK(trace_clk_div_ck, trace_clk_div_ck_parents,
  1254. trace_clk_div_ck_ops);
  1255. /* SCRM aux clk nodes */
  1256. static const struct clksel auxclk_src_sel[] = {
  1257. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1258. { .parent = &dpll_core_m3x2_ck, .rates = div_1_1_rates },
  1259. { .parent = &dpll_per_m3x2_ck, .rates = div_1_2_rates },
  1260. { .parent = NULL },
  1261. };
  1262. static const char *auxclk_src_ck_parents[] = {
  1263. "sys_clkin_ck", "dpll_core_m3x2_ck", "dpll_per_m3x2_ck",
  1264. };
  1265. static const struct clk_ops auxclk_src_ck_ops = {
  1266. .enable = &omap2_dflt_clk_enable,
  1267. .disable = &omap2_dflt_clk_disable,
  1268. .is_enabled = &omap2_dflt_clk_is_enabled,
  1269. .recalc_rate = &omap2_clksel_recalc,
  1270. .get_parent = &omap2_clksel_find_parent_index,
  1271. };
  1272. DEFINE_CLK_OMAP_MUX_GATE(auxclk0_src_ck, NULL, auxclk_src_sel,
  1273. OMAP4_SCRM_AUXCLK0, OMAP4_SRCSELECT_MASK,
  1274. OMAP4_SCRM_AUXCLK0, OMAP4_ENABLE_SHIFT, NULL,
  1275. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1276. DEFINE_CLK_DIVIDER(auxclk0_ck, "auxclk0_src_ck", &auxclk0_src_ck, 0x0,
  1277. OMAP4_SCRM_AUXCLK0, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1278. 0x0, NULL);
  1279. DEFINE_CLK_OMAP_MUX_GATE(auxclk1_src_ck, NULL, auxclk_src_sel,
  1280. OMAP4_SCRM_AUXCLK1, OMAP4_SRCSELECT_MASK,
  1281. OMAP4_SCRM_AUXCLK1, OMAP4_ENABLE_SHIFT, NULL,
  1282. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1283. DEFINE_CLK_DIVIDER(auxclk1_ck, "auxclk1_src_ck", &auxclk1_src_ck, 0x0,
  1284. OMAP4_SCRM_AUXCLK1, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1285. 0x0, NULL);
  1286. DEFINE_CLK_OMAP_MUX_GATE(auxclk2_src_ck, NULL, auxclk_src_sel,
  1287. OMAP4_SCRM_AUXCLK2, OMAP4_SRCSELECT_MASK,
  1288. OMAP4_SCRM_AUXCLK2, OMAP4_ENABLE_SHIFT, NULL,
  1289. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1290. DEFINE_CLK_DIVIDER(auxclk2_ck, "auxclk2_src_ck", &auxclk2_src_ck, 0x0,
  1291. OMAP4_SCRM_AUXCLK2, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1292. 0x0, NULL);
  1293. DEFINE_CLK_OMAP_MUX_GATE(auxclk3_src_ck, NULL, auxclk_src_sel,
  1294. OMAP4_SCRM_AUXCLK3, OMAP4_SRCSELECT_MASK,
  1295. OMAP4_SCRM_AUXCLK3, OMAP4_ENABLE_SHIFT, NULL,
  1296. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1297. DEFINE_CLK_DIVIDER(auxclk3_ck, "auxclk3_src_ck", &auxclk3_src_ck, 0x0,
  1298. OMAP4_SCRM_AUXCLK3, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1299. 0x0, NULL);
  1300. DEFINE_CLK_OMAP_MUX_GATE(auxclk4_src_ck, NULL, auxclk_src_sel,
  1301. OMAP4_SCRM_AUXCLK4, OMAP4_SRCSELECT_MASK,
  1302. OMAP4_SCRM_AUXCLK4, OMAP4_ENABLE_SHIFT, NULL,
  1303. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1304. DEFINE_CLK_DIVIDER(auxclk4_ck, "auxclk4_src_ck", &auxclk4_src_ck, 0x0,
  1305. OMAP4_SCRM_AUXCLK4, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1306. 0x0, NULL);
  1307. DEFINE_CLK_OMAP_MUX_GATE(auxclk5_src_ck, NULL, auxclk_src_sel,
  1308. OMAP4_SCRM_AUXCLK5, OMAP4_SRCSELECT_MASK,
  1309. OMAP4_SCRM_AUXCLK5, OMAP4_ENABLE_SHIFT, NULL,
  1310. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1311. DEFINE_CLK_DIVIDER(auxclk5_ck, "auxclk5_src_ck", &auxclk5_src_ck, 0x0,
  1312. OMAP4_SCRM_AUXCLK5, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1313. 0x0, NULL);
  1314. static const char *auxclkreq_ck_parents[] = {
  1315. "auxclk0_ck", "auxclk1_ck", "auxclk2_ck", "auxclk3_ck", "auxclk4_ck",
  1316. "auxclk5_ck",
  1317. };
  1318. DEFINE_CLK_MUX(auxclkreq0_ck, auxclkreq_ck_parents, NULL, 0x0,
  1319. OMAP4_SCRM_AUXCLKREQ0, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1320. 0x0, NULL);
  1321. DEFINE_CLK_MUX(auxclkreq1_ck, auxclkreq_ck_parents, NULL, 0x0,
  1322. OMAP4_SCRM_AUXCLKREQ1, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1323. 0x0, NULL);
  1324. DEFINE_CLK_MUX(auxclkreq2_ck, auxclkreq_ck_parents, NULL, 0x0,
  1325. OMAP4_SCRM_AUXCLKREQ2, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1326. 0x0, NULL);
  1327. DEFINE_CLK_MUX(auxclkreq3_ck, auxclkreq_ck_parents, NULL, 0x0,
  1328. OMAP4_SCRM_AUXCLKREQ3, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1329. 0x0, NULL);
  1330. DEFINE_CLK_MUX(auxclkreq4_ck, auxclkreq_ck_parents, NULL, 0x0,
  1331. OMAP4_SCRM_AUXCLKREQ4, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1332. 0x0, NULL);
  1333. DEFINE_CLK_MUX(auxclkreq5_ck, auxclkreq_ck_parents, NULL, 0x0,
  1334. OMAP4_SCRM_AUXCLKREQ5, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1335. 0x0, NULL);
  1336. /*
  1337. * clkdev
  1338. */
  1339. static struct omap_clk omap44xx_clks[] = {
  1340. CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
  1341. CLK(NULL, "pad_clks_src_ck", &pad_clks_src_ck, CK_443X),
  1342. CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
  1343. CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
  1344. CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
  1345. CLK(NULL, "slimbus_src_clk", &slimbus_src_clk, CK_443X),
  1346. CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
  1347. CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
  1348. CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
  1349. CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
  1350. CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
  1351. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
  1352. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
  1353. CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
  1354. CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
  1355. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
  1356. CLK(NULL, "tie_low_clock_ck", &tie_low_clock_ck, CK_443X),
  1357. CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
  1358. CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
  1359. CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
  1360. CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
  1361. CLK(NULL, "abe_dpll_bypass_clk_mux_ck", &abe_dpll_bypass_clk_mux_ck, CK_443X),
  1362. CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
  1363. CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
  1364. CLK(NULL, "dpll_abe_x2_ck", &dpll_abe_x2_ck, CK_443X),
  1365. CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
  1366. CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
  1367. CLK(NULL, "abe_clk", &abe_clk, CK_443X),
  1368. CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
  1369. CLK(NULL, "dpll_abe_m3x2_ck", &dpll_abe_m3x2_ck, CK_443X),
  1370. CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
  1371. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
  1372. CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_443X),
  1373. CLK(NULL, "dpll_core_m6x2_ck", &dpll_core_m6x2_ck, CK_443X),
  1374. CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
  1375. CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
  1376. CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
  1377. CLK(NULL, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, CK_443X),
  1378. CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
  1379. CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
  1380. CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
  1381. CLK(NULL, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck, CK_443X),
  1382. CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
  1383. CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
  1384. CLK(NULL, "dpll_core_m3x2_ck", &dpll_core_m3x2_ck, CK_443X),
  1385. CLK(NULL, "dpll_core_m7x2_ck", &dpll_core_m7x2_ck, CK_443X),
  1386. CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
  1387. CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
  1388. CLK(NULL, "dpll_iva_x2_ck", &dpll_iva_x2_ck, CK_443X),
  1389. CLK(NULL, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, CK_443X),
  1390. CLK(NULL, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, CK_443X),
  1391. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
  1392. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
  1393. CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
  1394. CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
  1395. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
  1396. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
  1397. CLK(NULL, "dpll_per_x2_ck", &dpll_per_x2_ck, CK_443X),
  1398. CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
  1399. CLK(NULL, "dpll_per_m3x2_ck", &dpll_per_m3x2_ck, CK_443X),
  1400. CLK(NULL, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, CK_443X),
  1401. CLK(NULL, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, CK_443X),
  1402. CLK(NULL, "dpll_per_m6x2_ck", &dpll_per_m6x2_ck, CK_443X),
  1403. CLK(NULL, "dpll_per_m7x2_ck", &dpll_per_m7x2_ck, CK_443X),
  1404. CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
  1405. CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
  1406. CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
  1407. CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
  1408. CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
  1409. CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
  1410. CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
  1411. CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
  1412. CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
  1413. CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
  1414. CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
  1415. CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
  1416. CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
  1417. CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
  1418. CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
  1419. CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
  1420. CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
  1421. CLK("smp_twd", NULL, &mpu_periphclk, CK_443X),
  1422. CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
  1423. CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
  1424. CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
  1425. CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
  1426. CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
  1427. CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
  1428. CLK(NULL, "aess_fck", &aess_fck, CK_443X),
  1429. CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
  1430. CLK(NULL, "div_ts_ck", &div_ts_ck, CK_446X),
  1431. CLK(NULL, "bandgap_ts_fclk", &bandgap_ts_fclk, CK_446X),
  1432. CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
  1433. CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
  1434. CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
  1435. CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
  1436. CLK(NULL, "dss_sys_clk", &dss_sys_clk, CK_443X),
  1437. CLK(NULL, "dss_tv_clk", &dss_tv_clk, CK_443X),
  1438. CLK(NULL, "dss_dss_clk", &dss_dss_clk, CK_443X),
  1439. CLK(NULL, "dss_48mhz_clk", &dss_48mhz_clk, CK_443X),
  1440. CLK(NULL, "dss_fck", &dss_fck, CK_443X),
  1441. CLK("omapdss_dss", "ick", &dss_fck, CK_443X),
  1442. CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
  1443. CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
  1444. CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
  1445. CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
  1446. CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
  1447. CLK(NULL, "gpio1_dbclk", &gpio1_dbclk, CK_443X),
  1448. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
  1449. CLK(NULL, "gpio2_dbclk", &gpio2_dbclk, CK_443X),
  1450. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
  1451. CLK(NULL, "gpio3_dbclk", &gpio3_dbclk, CK_443X),
  1452. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
  1453. CLK(NULL, "gpio4_dbclk", &gpio4_dbclk, CK_443X),
  1454. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
  1455. CLK(NULL, "gpio5_dbclk", &gpio5_dbclk, CK_443X),
  1456. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
  1457. CLK(NULL, "gpio6_dbclk", &gpio6_dbclk, CK_443X),
  1458. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
  1459. CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
  1460. CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
  1461. CLK(NULL, "hdq1w_fck", &hdq1w_fck, CK_443X),
  1462. CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
  1463. CLK(NULL, "i2c1_fck", &i2c1_fck, CK_443X),
  1464. CLK(NULL, "i2c2_fck", &i2c2_fck, CK_443X),
  1465. CLK(NULL, "i2c3_fck", &i2c3_fck, CK_443X),
  1466. CLK(NULL, "i2c4_fck", &i2c4_fck, CK_443X),
  1467. CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
  1468. CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
  1469. CLK(NULL, "iss_fck", &iss_fck, CK_443X),
  1470. CLK(NULL, "iva_fck", &iva_fck, CK_443X),
  1471. CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
  1472. CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
  1473. CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
  1474. CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
  1475. CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
  1476. CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
  1477. CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_443X),
  1478. CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
  1479. CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_443X),
  1480. CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
  1481. CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_443X),
  1482. CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
  1483. CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_443X),
  1484. CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
  1485. CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_443X),
  1486. CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_443X),
  1487. CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_443X),
  1488. CLK(NULL, "mcspi4_fck", &mcspi4_fck, CK_443X),
  1489. CLK(NULL, "mmc1_fck", &mmc1_fck, CK_443X),
  1490. CLK(NULL, "mmc2_fck", &mmc2_fck, CK_443X),
  1491. CLK(NULL, "mmc3_fck", &mmc3_fck, CK_443X),
  1492. CLK(NULL, "mmc4_fck", &mmc4_fck, CK_443X),
  1493. CLK(NULL, "mmc5_fck", &mmc5_fck, CK_443X),
  1494. CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
  1495. CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
  1496. CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
  1497. CLK(NULL, "rng_ick", &rng_ick, CK_443X),
  1498. CLK("omap_rng", "ick", &rng_ick, CK_443X),
  1499. CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
  1500. CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
  1501. CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
  1502. CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
  1503. CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
  1504. CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
  1505. CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
  1506. CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
  1507. CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
  1508. CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
  1509. CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
  1510. CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
  1511. CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
  1512. CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
  1513. CLK(NULL, "timer1_fck", &timer1_fck, CK_443X),
  1514. CLK(NULL, "timer10_fck", &timer10_fck, CK_443X),
  1515. CLK(NULL, "timer11_fck", &timer11_fck, CK_443X),
  1516. CLK(NULL, "timer2_fck", &timer2_fck, CK_443X),
  1517. CLK(NULL, "timer3_fck", &timer3_fck, CK_443X),
  1518. CLK(NULL, "timer4_fck", &timer4_fck, CK_443X),
  1519. CLK(NULL, "timer5_fck", &timer5_fck, CK_443X),
  1520. CLK(NULL, "timer6_fck", &timer6_fck, CK_443X),
  1521. CLK(NULL, "timer7_fck", &timer7_fck, CK_443X),
  1522. CLK(NULL, "timer8_fck", &timer8_fck, CK_443X),
  1523. CLK(NULL, "timer9_fck", &timer9_fck, CK_443X),
  1524. CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
  1525. CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
  1526. CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
  1527. CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
  1528. CLK(NULL, "usb_host_fs_fck", &usb_host_fs_fck, CK_443X),
  1529. CLK("usbhs_omap", "fs_fck", &usb_host_fs_fck, CK_443X),
  1530. CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
  1531. CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
  1532. CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
  1533. CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
  1534. CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
  1535. CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
  1536. CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
  1537. CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
  1538. CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
  1539. CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
  1540. CLK(NULL, "usb_host_hs_fck", &usb_host_hs_fck, CK_443X),
  1541. CLK("usbhs_omap", "hs_fck", &usb_host_hs_fck, CK_443X),
  1542. CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
  1543. CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
  1544. CLK(NULL, "usb_otg_hs_ick", &usb_otg_hs_ick, CK_443X),
  1545. CLK("musb-omap2430", "ick", &usb_otg_hs_ick, CK_443X),
  1546. CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
  1547. CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
  1548. CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
  1549. CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
  1550. CLK(NULL, "usb_tll_hs_ick", &usb_tll_hs_ick, CK_443X),
  1551. CLK("usbhs_omap", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
  1552. CLK("usbhs_tll", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
  1553. CLK(NULL, "usim_ck", &usim_ck, CK_443X),
  1554. CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
  1555. CLK(NULL, "usim_fck", &usim_fck, CK_443X),
  1556. CLK(NULL, "wd_timer2_fck", &wd_timer2_fck, CK_443X),
  1557. CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
  1558. CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
  1559. CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
  1560. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
  1561. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
  1562. CLK(NULL, "auxclk0_src_ck", &auxclk0_src_ck, CK_443X),
  1563. CLK(NULL, "auxclk0_ck", &auxclk0_ck, CK_443X),
  1564. CLK(NULL, "auxclkreq0_ck", &auxclkreq0_ck, CK_443X),
  1565. CLK(NULL, "auxclk1_src_ck", &auxclk1_src_ck, CK_443X),
  1566. CLK(NULL, "auxclk1_ck", &auxclk1_ck, CK_443X),
  1567. CLK(NULL, "auxclkreq1_ck", &auxclkreq1_ck, CK_443X),
  1568. CLK(NULL, "auxclk2_src_ck", &auxclk2_src_ck, CK_443X),
  1569. CLK(NULL, "auxclk2_ck", &auxclk2_ck, CK_443X),
  1570. CLK(NULL, "auxclkreq2_ck", &auxclkreq2_ck, CK_443X),
  1571. CLK(NULL, "auxclk3_src_ck", &auxclk3_src_ck, CK_443X),
  1572. CLK(NULL, "auxclk3_ck", &auxclk3_ck, CK_443X),
  1573. CLK(NULL, "auxclkreq3_ck", &auxclkreq3_ck, CK_443X),
  1574. CLK(NULL, "auxclk4_src_ck", &auxclk4_src_ck, CK_443X),
  1575. CLK(NULL, "auxclk4_ck", &auxclk4_ck, CK_443X),
  1576. CLK(NULL, "auxclkreq4_ck", &auxclkreq4_ck, CK_443X),
  1577. CLK(NULL, "auxclk5_src_ck", &auxclk5_src_ck, CK_443X),
  1578. CLK(NULL, "auxclk5_ck", &auxclk5_ck, CK_443X),
  1579. CLK(NULL, "auxclkreq5_ck", &auxclkreq5_ck, CK_443X),
  1580. CLK("omap-gpmc", "fck", &dummy_ck, CK_443X),
  1581. CLK("omap_i2c.1", "ick", &dummy_ck, CK_443X),
  1582. CLK("omap_i2c.2", "ick", &dummy_ck, CK_443X),
  1583. CLK("omap_i2c.3", "ick", &dummy_ck, CK_443X),
  1584. CLK("omap_i2c.4", "ick", &dummy_ck, CK_443X),
  1585. CLK(NULL, "mailboxes_ick", &dummy_ck, CK_443X),
  1586. CLK("omap_hsmmc.0", "ick", &dummy_ck, CK_443X),
  1587. CLK("omap_hsmmc.1", "ick", &dummy_ck, CK_443X),
  1588. CLK("omap_hsmmc.2", "ick", &dummy_ck, CK_443X),
  1589. CLK("omap_hsmmc.3", "ick", &dummy_ck, CK_443X),
  1590. CLK("omap_hsmmc.4", "ick", &dummy_ck, CK_443X),
  1591. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
  1592. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
  1593. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
  1594. CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
  1595. CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
  1596. CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
  1597. CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
  1598. CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
  1599. CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
  1600. CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
  1601. CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
  1602. CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
  1603. CLK("usbhs_omap", "usbhost_ick", &dummy_ck, CK_443X),
  1604. CLK("usbhs_omap", "usbtll_fck", &dummy_ck, CK_443X),
  1605. CLK("usbhs_tll", "usbtll_fck", &dummy_ck, CK_443X),
  1606. CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
  1607. CLK(NULL, "timer_32k_ck", &sys_32k_ck, CK_443X),
  1608. /* TODO: Remove "omap_timer.X" aliases once DT migration is complete */
  1609. CLK("omap_timer.1", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1610. CLK("omap_timer.2", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1611. CLK("omap_timer.3", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1612. CLK("omap_timer.4", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1613. CLK("omap_timer.9", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1614. CLK("omap_timer.10", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1615. CLK("omap_timer.11", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1616. CLK("omap_timer.5", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1617. CLK("omap_timer.6", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1618. CLK("omap_timer.7", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1619. CLK("omap_timer.8", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1620. CLK("4a318000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1621. CLK("48032000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1622. CLK("48034000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1623. CLK("48036000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1624. CLK("4803e000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1625. CLK("48086000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1626. CLK("48088000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1627. CLK("40138000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1628. CLK("4013a000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1629. CLK("4013c000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1630. CLK("4013e000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1631. CLK(NULL, "cpufreq_ck", &dpll_mpu_ck, CK_443X),
  1632. };
  1633. static const char *enable_init_clks[] = {
  1634. "emif1_fck",
  1635. "emif2_fck",
  1636. "gpmc_ick",
  1637. "l3_instr_ick",
  1638. "l3_main_3_ick",
  1639. "ocp_wp_noc_ick",
  1640. };
  1641. int __init omap4xxx_clk_init(void)
  1642. {
  1643. u32 cpu_clkflg;
  1644. struct omap_clk *c;
  1645. int rc;
  1646. if (cpu_is_omap443x()) {
  1647. cpu_mask = RATE_IN_4430;
  1648. cpu_clkflg = CK_443X;
  1649. } else if (cpu_is_omap446x() || cpu_is_omap447x()) {
  1650. cpu_mask = RATE_IN_4460 | RATE_IN_4430;
  1651. cpu_clkflg = CK_446X | CK_443X;
  1652. if (cpu_is_omap447x())
  1653. pr_warn("WARNING: OMAP4470 clock data incomplete!\n");
  1654. } else {
  1655. return 0;
  1656. }
  1657. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  1658. c++) {
  1659. if (c->cpu & cpu_clkflg) {
  1660. clkdev_add(&c->lk);
  1661. if (!__clk_init(NULL, c->lk.clk))
  1662. omap2_init_clk_hw_omap_clocks(c->lk.clk);
  1663. }
  1664. }
  1665. omap2_clk_disable_autoidle_all();
  1666. omap2_clk_enable_init_clocks(enable_init_clks,
  1667. ARRAY_SIZE(enable_init_clks));
  1668. /*
  1669. * On OMAP4460 the ABE DPLL fails to turn on if in idle low-power
  1670. * state when turning the ABE clock domain. Workaround this by
  1671. * locking the ABE DPLL on boot.
  1672. */
  1673. if (cpu_is_omap446x()) {
  1674. rc = clk_set_parent(&abe_dpll_refclk_mux_ck, &sys_32k_ck);
  1675. if (!rc)
  1676. rc = clk_set_rate(&dpll_abe_ck, OMAP4_DPLL_ABE_DEFFREQ);
  1677. if (rc)
  1678. pr_err("%s: failed to configure ABE DPLL!\n", __func__);
  1679. }
  1680. return 0;
  1681. }