cclock3xxx_data.c 103 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597
  1. /*
  2. * OMAP3 clock data
  3. *
  4. * Copyright (C) 2007-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2011 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. * Updated to COMMON clk data format by Rajendra Nayak <rnayak@ti.com>
  9. * With many device clock fixes by Kevin Hilman and Jouni Högander
  10. * DPLL bypass clock support added by Roman Tereshonkov
  11. *
  12. */
  13. /*
  14. * Virtual clocks are introduced as convenient tools.
  15. * They are sources for other clocks and not supposed
  16. * to be requested from drivers directly.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/clk.h>
  20. #include <linux/clk-private.h>
  21. #include <linux/list.h>
  22. #include <linux/io.h>
  23. #include "soc.h"
  24. #include "iomap.h"
  25. #include "clock.h"
  26. #include "clock3xxx.h"
  27. #include "clock34xx.h"
  28. #include "clock36xx.h"
  29. #include "clock3517.h"
  30. #include "cm3xxx.h"
  31. #include "cm-regbits-34xx.h"
  32. #include "prm3xxx.h"
  33. #include "prm-regbits-34xx.h"
  34. #include "control.h"
  35. /*
  36. * clocks
  37. */
  38. #define OMAP_CM_REGADDR OMAP34XX_CM_REGADDR
  39. /* Maximum DPLL multiplier, divider values for OMAP3 */
  40. #define OMAP3_MAX_DPLL_MULT 2047
  41. #define OMAP3630_MAX_JTYPE_DPLL_MULT 4095
  42. #define OMAP3_MAX_DPLL_DIV 128
  43. DEFINE_CLK_FIXED_RATE(dummy_apb_pclk, CLK_IS_ROOT, 0x0, 0x0);
  44. DEFINE_CLK_FIXED_RATE(mcbsp_clks, CLK_IS_ROOT, 0x0, 0x0);
  45. DEFINE_CLK_FIXED_RATE(omap_32k_fck, CLK_IS_ROOT, 32768, 0x0);
  46. DEFINE_CLK_FIXED_RATE(pclk_ck, CLK_IS_ROOT, 27000000, 0x0);
  47. DEFINE_CLK_FIXED_RATE(rmii_ck, CLK_IS_ROOT, 50000000, 0x0);
  48. DEFINE_CLK_FIXED_RATE(secure_32k_fck, CLK_IS_ROOT, 32768, 0x0);
  49. DEFINE_CLK_FIXED_RATE(sys_altclk, CLK_IS_ROOT, 0x0, 0x0);
  50. DEFINE_CLK_FIXED_RATE(virt_12m_ck, CLK_IS_ROOT, 12000000, 0x0);
  51. DEFINE_CLK_FIXED_RATE(virt_13m_ck, CLK_IS_ROOT, 13000000, 0x0);
  52. DEFINE_CLK_FIXED_RATE(virt_16_8m_ck, CLK_IS_ROOT, 16800000, 0x0);
  53. DEFINE_CLK_FIXED_RATE(virt_19200000_ck, CLK_IS_ROOT, 19200000, 0x0);
  54. DEFINE_CLK_FIXED_RATE(virt_26000000_ck, CLK_IS_ROOT, 26000000, 0x0);
  55. DEFINE_CLK_FIXED_RATE(virt_38_4m_ck, CLK_IS_ROOT, 38400000, 0x0);
  56. static const char *osc_sys_ck_parent_names[] = {
  57. "virt_12m_ck", "virt_13m_ck", "virt_19200000_ck", "virt_26000000_ck",
  58. "virt_38_4m_ck", "virt_16_8m_ck",
  59. };
  60. DEFINE_CLK_MUX(osc_sys_ck, osc_sys_ck_parent_names, NULL, 0x0,
  61. OMAP3430_PRM_CLKSEL, OMAP3430_SYS_CLKIN_SEL_SHIFT,
  62. OMAP3430_SYS_CLKIN_SEL_WIDTH, 0x0, NULL);
  63. DEFINE_CLK_DIVIDER(sys_ck, "osc_sys_ck", &osc_sys_ck, 0x0,
  64. OMAP3430_PRM_CLKSRC_CTRL, OMAP_SYSCLKDIV_SHIFT,
  65. OMAP_SYSCLKDIV_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);
  66. static struct dpll_data dpll3_dd = {
  67. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  68. .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
  69. .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
  70. .clk_bypass = &sys_ck,
  71. .clk_ref = &sys_ck,
  72. .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK,
  73. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  74. .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
  75. .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
  76. .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
  77. .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
  78. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  79. .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
  80. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  81. .idlest_mask = OMAP3430_ST_CORE_CLK_MASK,
  82. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  83. .min_divider = 1,
  84. .max_divider = OMAP3_MAX_DPLL_DIV,
  85. };
  86. static struct clk dpll3_ck;
  87. static const char *dpll3_ck_parent_names[] = {
  88. "sys_ck",
  89. };
  90. static const struct clk_ops dpll3_ck_ops = {
  91. .init = &omap2_init_clk_clkdm,
  92. .get_parent = &omap2_init_dpll_parent,
  93. .recalc_rate = &omap3_dpll_recalc,
  94. .round_rate = &omap2_dpll_round_rate,
  95. };
  96. static struct clk_hw_omap dpll3_ck_hw = {
  97. .hw = {
  98. .clk = &dpll3_ck,
  99. },
  100. .ops = &clkhwops_omap3_dpll,
  101. .dpll_data = &dpll3_dd,
  102. .clkdm_name = "dpll3_clkdm",
  103. };
  104. DEFINE_STRUCT_CLK(dpll3_ck, dpll3_ck_parent_names, dpll3_ck_ops);
  105. DEFINE_CLK_DIVIDER(dpll3_m2_ck, "dpll3_ck", &dpll3_ck, 0x0,
  106. OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  107. OMAP3430_CORE_DPLL_CLKOUT_DIV_SHIFT,
  108. OMAP3430_CORE_DPLL_CLKOUT_DIV_WIDTH,
  109. CLK_DIVIDER_ONE_BASED, NULL);
  110. static struct clk core_ck;
  111. static const char *core_ck_parent_names[] = {
  112. "dpll3_m2_ck",
  113. };
  114. static const struct clk_ops core_ck_ops = {};
  115. DEFINE_STRUCT_CLK_HW_OMAP(core_ck, NULL);
  116. DEFINE_STRUCT_CLK(core_ck, core_ck_parent_names, core_ck_ops);
  117. DEFINE_CLK_DIVIDER(l3_ick, "core_ck", &core_ck, 0x0,
  118. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  119. OMAP3430_CLKSEL_L3_SHIFT, OMAP3430_CLKSEL_L3_WIDTH,
  120. CLK_DIVIDER_ONE_BASED, NULL);
  121. DEFINE_CLK_DIVIDER(l4_ick, "l3_ick", &l3_ick, 0x0,
  122. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  123. OMAP3430_CLKSEL_L4_SHIFT, OMAP3430_CLKSEL_L4_WIDTH,
  124. CLK_DIVIDER_ONE_BASED, NULL);
  125. static struct clk security_l4_ick2;
  126. static const char *security_l4_ick2_parent_names[] = {
  127. "l4_ick",
  128. };
  129. DEFINE_STRUCT_CLK_HW_OMAP(security_l4_ick2, NULL);
  130. DEFINE_STRUCT_CLK(security_l4_ick2, security_l4_ick2_parent_names, core_ck_ops);
  131. static struct clk aes1_ick;
  132. static const char *aes1_ick_parent_names[] = {
  133. "security_l4_ick2",
  134. };
  135. static const struct clk_ops aes1_ick_ops = {
  136. .enable = &omap2_dflt_clk_enable,
  137. .disable = &omap2_dflt_clk_disable,
  138. .is_enabled = &omap2_dflt_clk_is_enabled,
  139. };
  140. static struct clk_hw_omap aes1_ick_hw = {
  141. .hw = {
  142. .clk = &aes1_ick,
  143. },
  144. .ops = &clkhwops_iclk_wait,
  145. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  146. .enable_bit = OMAP3430_EN_AES1_SHIFT,
  147. };
  148. DEFINE_STRUCT_CLK(aes1_ick, aes1_ick_parent_names, aes1_ick_ops);
  149. static struct clk core_l4_ick;
  150. static const struct clk_ops core_l4_ick_ops = {
  151. .init = &omap2_init_clk_clkdm,
  152. };
  153. DEFINE_STRUCT_CLK_HW_OMAP(core_l4_ick, "core_l4_clkdm");
  154. DEFINE_STRUCT_CLK(core_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);
  155. static struct clk aes2_ick;
  156. static const char *aes2_ick_parent_names[] = {
  157. "core_l4_ick",
  158. };
  159. static const struct clk_ops aes2_ick_ops = {
  160. .init = &omap2_init_clk_clkdm,
  161. .enable = &omap2_dflt_clk_enable,
  162. .disable = &omap2_dflt_clk_disable,
  163. .is_enabled = &omap2_dflt_clk_is_enabled,
  164. };
  165. static struct clk_hw_omap aes2_ick_hw = {
  166. .hw = {
  167. .clk = &aes2_ick,
  168. },
  169. .ops = &clkhwops_iclk_wait,
  170. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  171. .enable_bit = OMAP3430_EN_AES2_SHIFT,
  172. .clkdm_name = "core_l4_clkdm",
  173. };
  174. DEFINE_STRUCT_CLK(aes2_ick, aes2_ick_parent_names, aes2_ick_ops);
  175. static struct clk dpll1_fck;
  176. static struct dpll_data dpll1_dd = {
  177. .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  178. .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
  179. .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
  180. .clk_bypass = &dpll1_fck,
  181. .clk_ref = &sys_ck,
  182. .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK,
  183. .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
  184. .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
  185. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  186. .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
  187. .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
  188. .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
  189. .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  190. .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
  191. .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  192. .idlest_mask = OMAP3430_ST_MPU_CLK_MASK,
  193. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  194. .min_divider = 1,
  195. .max_divider = OMAP3_MAX_DPLL_DIV,
  196. };
  197. static struct clk dpll1_ck;
  198. static const struct clk_ops dpll1_ck_ops = {
  199. .init = &omap2_init_clk_clkdm,
  200. .enable = &omap3_noncore_dpll_enable,
  201. .disable = &omap3_noncore_dpll_disable,
  202. .get_parent = &omap2_init_dpll_parent,
  203. .recalc_rate = &omap3_dpll_recalc,
  204. .set_rate = &omap3_noncore_dpll_set_rate,
  205. .round_rate = &omap2_dpll_round_rate,
  206. };
  207. static struct clk_hw_omap dpll1_ck_hw = {
  208. .hw = {
  209. .clk = &dpll1_ck,
  210. },
  211. .ops = &clkhwops_omap3_dpll,
  212. .dpll_data = &dpll1_dd,
  213. .clkdm_name = "dpll1_clkdm",
  214. };
  215. DEFINE_STRUCT_CLK(dpll1_ck, dpll3_ck_parent_names, dpll1_ck_ops);
  216. DEFINE_CLK_FIXED_FACTOR(dpll1_x2_ck, "dpll1_ck", &dpll1_ck, 0x0, 2, 1);
  217. DEFINE_CLK_DIVIDER(dpll1_x2m2_ck, "dpll1_x2_ck", &dpll1_x2_ck, 0x0,
  218. OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
  219. OMAP3430_MPU_DPLL_CLKOUT_DIV_SHIFT,
  220. OMAP3430_MPU_DPLL_CLKOUT_DIV_WIDTH,
  221. CLK_DIVIDER_ONE_BASED, NULL);
  222. static struct clk mpu_ck;
  223. static const char *mpu_ck_parent_names[] = {
  224. "dpll1_x2m2_ck",
  225. };
  226. DEFINE_STRUCT_CLK_HW_OMAP(mpu_ck, "mpu_clkdm");
  227. DEFINE_STRUCT_CLK(mpu_ck, mpu_ck_parent_names, core_l4_ick_ops);
  228. DEFINE_CLK_DIVIDER(arm_fck, "mpu_ck", &mpu_ck, 0x0,
  229. OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  230. OMAP3430_ST_MPU_CLK_SHIFT, OMAP3430_ST_MPU_CLK_WIDTH,
  231. 0x0, NULL);
  232. static struct clk cam_ick;
  233. static struct clk_hw_omap cam_ick_hw = {
  234. .hw = {
  235. .clk = &cam_ick,
  236. },
  237. .ops = &clkhwops_iclk,
  238. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
  239. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  240. .clkdm_name = "cam_clkdm",
  241. };
  242. DEFINE_STRUCT_CLK(cam_ick, security_l4_ick2_parent_names, aes2_ick_ops);
  243. /* DPLL4 */
  244. /* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
  245. /* Type: DPLL */
  246. static struct dpll_data dpll4_dd;
  247. static struct dpll_data dpll4_dd_34xx __initdata = {
  248. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
  249. .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
  250. .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
  251. .clk_bypass = &sys_ck,
  252. .clk_ref = &sys_ck,
  253. .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
  254. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  255. .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
  256. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  257. .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
  258. .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
  259. .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
  260. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  261. .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
  262. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  263. .idlest_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  264. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  265. .min_divider = 1,
  266. .max_divider = OMAP3_MAX_DPLL_DIV,
  267. };
  268. static struct dpll_data dpll4_dd_3630 __initdata = {
  269. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
  270. .mult_mask = OMAP3630_PERIPH_DPLL_MULT_MASK,
  271. .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
  272. .clk_bypass = &sys_ck,
  273. .clk_ref = &sys_ck,
  274. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  275. .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
  276. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  277. .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
  278. .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
  279. .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
  280. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  281. .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
  282. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  283. .idlest_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  284. .dco_mask = OMAP3630_PERIPH_DPLL_DCO_SEL_MASK,
  285. .sddiv_mask = OMAP3630_PERIPH_DPLL_SD_DIV_MASK,
  286. .max_multiplier = OMAP3630_MAX_JTYPE_DPLL_MULT,
  287. .min_divider = 1,
  288. .max_divider = OMAP3_MAX_DPLL_DIV,
  289. .flags = DPLL_J_TYPE
  290. };
  291. static struct clk dpll4_ck;
  292. static const struct clk_ops dpll4_ck_ops = {
  293. .init = &omap2_init_clk_clkdm,
  294. .enable = &omap3_noncore_dpll_enable,
  295. .disable = &omap3_noncore_dpll_disable,
  296. .get_parent = &omap2_init_dpll_parent,
  297. .recalc_rate = &omap3_dpll_recalc,
  298. .set_rate = &omap3_dpll4_set_rate,
  299. .round_rate = &omap2_dpll_round_rate,
  300. };
  301. static struct clk_hw_omap dpll4_ck_hw = {
  302. .hw = {
  303. .clk = &dpll4_ck,
  304. },
  305. .dpll_data = &dpll4_dd,
  306. .ops = &clkhwops_omap3_dpll,
  307. .clkdm_name = "dpll4_clkdm",
  308. };
  309. DEFINE_STRUCT_CLK(dpll4_ck, dpll3_ck_parent_names, dpll4_ck_ops);
  310. DEFINE_CLK_DIVIDER(dpll4_m5_ck, "dpll4_ck", &dpll4_ck, 0x0,
  311. OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
  312. OMAP3430_CLKSEL_CAM_SHIFT, OMAP3630_CLKSEL_CAM_WIDTH,
  313. CLK_DIVIDER_ONE_BASED, NULL);
  314. static struct clk dpll4_m5x2_ck;
  315. static const char *dpll4_m5x2_ck_parent_names[] = {
  316. "dpll4_m5_ck",
  317. };
  318. static const struct clk_ops dpll4_m5x2_ck_ops = {
  319. .init = &omap2_init_clk_clkdm,
  320. .enable = &omap2_dflt_clk_enable,
  321. .disable = &omap2_dflt_clk_disable,
  322. .is_enabled = &omap2_dflt_clk_is_enabled,
  323. .recalc_rate = &omap3_clkoutx2_recalc,
  324. };
  325. static const struct clk_ops dpll4_m5x2_ck_3630_ops = {
  326. .init = &omap2_init_clk_clkdm,
  327. .enable = &omap36xx_pwrdn_clk_enable_with_hsdiv_restore,
  328. .disable = &omap2_dflt_clk_disable,
  329. .recalc_rate = &omap3_clkoutx2_recalc,
  330. };
  331. static struct clk_hw_omap dpll4_m5x2_ck_hw = {
  332. .hw = {
  333. .clk = &dpll4_m5x2_ck,
  334. },
  335. .ops = &clkhwops_wait,
  336. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  337. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  338. .flags = INVERT_ENABLE,
  339. .clkdm_name = "dpll4_clkdm",
  340. };
  341. DEFINE_STRUCT_CLK(dpll4_m5x2_ck, dpll4_m5x2_ck_parent_names, dpll4_m5x2_ck_ops);
  342. static struct clk dpll4_m5x2_ck_3630 = {
  343. .name = "dpll4_m5x2_ck",
  344. .hw = &dpll4_m5x2_ck_hw.hw,
  345. .parent_names = dpll4_m5x2_ck_parent_names,
  346. .num_parents = ARRAY_SIZE(dpll4_m5x2_ck_parent_names),
  347. .ops = &dpll4_m5x2_ck_3630_ops,
  348. };
  349. static struct clk cam_mclk;
  350. static const char *cam_mclk_parent_names[] = {
  351. "dpll4_m5x2_ck",
  352. };
  353. static struct clk_hw_omap cam_mclk_hw = {
  354. .hw = {
  355. .clk = &cam_mclk,
  356. },
  357. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  358. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  359. .clkdm_name = "cam_clkdm",
  360. };
  361. DEFINE_STRUCT_CLK(cam_mclk, cam_mclk_parent_names, aes2_ick_ops);
  362. static const struct clksel_rate clkout2_src_core_rates[] = {
  363. { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
  364. { .div = 0 }
  365. };
  366. static const struct clksel_rate clkout2_src_sys_rates[] = {
  367. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  368. { .div = 0 }
  369. };
  370. static const struct clksel_rate clkout2_src_96m_rates[] = {
  371. { .div = 1, .val = 2, .flags = RATE_IN_3XXX },
  372. { .div = 0 }
  373. };
  374. DEFINE_CLK_DIVIDER(dpll4_m2_ck, "dpll4_ck", &dpll4_ck, 0x0,
  375. OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
  376. OMAP3430_DIV_96M_SHIFT, OMAP3630_DIV_96M_WIDTH,
  377. CLK_DIVIDER_ONE_BASED, NULL);
  378. static struct clk dpll4_m2x2_ck;
  379. static const char *dpll4_m2x2_ck_parent_names[] = {
  380. "dpll4_m2_ck",
  381. };
  382. static struct clk_hw_omap dpll4_m2x2_ck_hw = {
  383. .hw = {
  384. .clk = &dpll4_m2x2_ck,
  385. },
  386. .ops = &clkhwops_wait,
  387. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  388. .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
  389. .flags = INVERT_ENABLE,
  390. .clkdm_name = "dpll4_clkdm",
  391. };
  392. DEFINE_STRUCT_CLK(dpll4_m2x2_ck, dpll4_m2x2_ck_parent_names, dpll4_m5x2_ck_ops);
  393. static struct clk dpll4_m2x2_ck_3630 = {
  394. .name = "dpll4_m2x2_ck",
  395. .hw = &dpll4_m2x2_ck_hw.hw,
  396. .parent_names = dpll4_m2x2_ck_parent_names,
  397. .num_parents = ARRAY_SIZE(dpll4_m2x2_ck_parent_names),
  398. .ops = &dpll4_m5x2_ck_3630_ops,
  399. };
  400. static struct clk omap_96m_alwon_fck;
  401. static const char *omap_96m_alwon_fck_parent_names[] = {
  402. "dpll4_m2x2_ck",
  403. };
  404. DEFINE_STRUCT_CLK_HW_OMAP(omap_96m_alwon_fck, NULL);
  405. DEFINE_STRUCT_CLK(omap_96m_alwon_fck, omap_96m_alwon_fck_parent_names,
  406. core_ck_ops);
  407. static struct clk cm_96m_fck;
  408. static const char *cm_96m_fck_parent_names[] = {
  409. "omap_96m_alwon_fck",
  410. };
  411. DEFINE_STRUCT_CLK_HW_OMAP(cm_96m_fck, NULL);
  412. DEFINE_STRUCT_CLK(cm_96m_fck, cm_96m_fck_parent_names, core_ck_ops);
  413. static const struct clksel_rate clkout2_src_54m_rates[] = {
  414. { .div = 1, .val = 3, .flags = RATE_IN_3XXX },
  415. { .div = 0 }
  416. };
  417. DEFINE_CLK_DIVIDER(dpll4_m3_ck, "dpll4_ck", &dpll4_ck, 0x0,
  418. OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  419. OMAP3430_CLKSEL_TV_SHIFT, OMAP3630_CLKSEL_TV_WIDTH,
  420. CLK_DIVIDER_ONE_BASED, NULL);
  421. static struct clk dpll4_m3x2_ck;
  422. static const char *dpll4_m3x2_ck_parent_names[] = {
  423. "dpll4_m3_ck",
  424. };
  425. static struct clk_hw_omap dpll4_m3x2_ck_hw = {
  426. .hw = {
  427. .clk = &dpll4_m3x2_ck,
  428. },
  429. .ops = &clkhwops_wait,
  430. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  431. .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
  432. .flags = INVERT_ENABLE,
  433. .clkdm_name = "dpll4_clkdm",
  434. };
  435. DEFINE_STRUCT_CLK(dpll4_m3x2_ck, dpll4_m3x2_ck_parent_names, dpll4_m5x2_ck_ops);
  436. static struct clk dpll4_m3x2_ck_3630 = {
  437. .name = "dpll4_m3x2_ck",
  438. .hw = &dpll4_m3x2_ck_hw.hw,
  439. .parent_names = dpll4_m3x2_ck_parent_names,
  440. .num_parents = ARRAY_SIZE(dpll4_m3x2_ck_parent_names),
  441. .ops = &dpll4_m5x2_ck_3630_ops,
  442. };
  443. static const char *omap_54m_fck_parent_names[] = {
  444. "dpll4_m3x2_ck", "sys_altclk",
  445. };
  446. DEFINE_CLK_MUX(omap_54m_fck, omap_54m_fck_parent_names, NULL, 0x0,
  447. OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), OMAP3430_SOURCE_54M_SHIFT,
  448. OMAP3430_SOURCE_54M_WIDTH, 0x0, NULL);
  449. static const struct clksel clkout2_src_clksel[] = {
  450. { .parent = &core_ck, .rates = clkout2_src_core_rates },
  451. { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
  452. { .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },
  453. { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
  454. { .parent = NULL },
  455. };
  456. static const char *clkout2_src_ck_parent_names[] = {
  457. "core_ck", "sys_ck", "cm_96m_fck", "omap_54m_fck",
  458. };
  459. static const struct clk_ops clkout2_src_ck_ops = {
  460. .init = &omap2_init_clk_clkdm,
  461. .enable = &omap2_dflt_clk_enable,
  462. .disable = &omap2_dflt_clk_disable,
  463. .is_enabled = &omap2_dflt_clk_is_enabled,
  464. .recalc_rate = &omap2_clksel_recalc,
  465. .get_parent = &omap2_clksel_find_parent_index,
  466. .set_parent = &omap2_clksel_set_parent,
  467. };
  468. DEFINE_CLK_OMAP_MUX_GATE(clkout2_src_ck, "core_clkdm",
  469. clkout2_src_clksel, OMAP3430_CM_CLKOUT_CTRL,
  470. OMAP3430_CLKOUT2SOURCE_MASK,
  471. OMAP3430_CM_CLKOUT_CTRL, OMAP3430_CLKOUT2_EN_SHIFT,
  472. NULL, clkout2_src_ck_parent_names, clkout2_src_ck_ops);
  473. static const struct clksel_rate omap_48m_cm96m_rates[] = {
  474. { .div = 2, .val = 0, .flags = RATE_IN_3XXX },
  475. { .div = 0 }
  476. };
  477. static const struct clksel_rate omap_48m_alt_rates[] = {
  478. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  479. { .div = 0 }
  480. };
  481. static const struct clksel omap_48m_clksel[] = {
  482. { .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },
  483. { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
  484. { .parent = NULL },
  485. };
  486. static const char *omap_48m_fck_parent_names[] = {
  487. "cm_96m_fck", "sys_altclk",
  488. };
  489. static struct clk omap_48m_fck;
  490. static const struct clk_ops omap_48m_fck_ops = {
  491. .recalc_rate = &omap2_clksel_recalc,
  492. .get_parent = &omap2_clksel_find_parent_index,
  493. .set_parent = &omap2_clksel_set_parent,
  494. };
  495. static struct clk_hw_omap omap_48m_fck_hw = {
  496. .hw = {
  497. .clk = &omap_48m_fck,
  498. },
  499. .clksel = omap_48m_clksel,
  500. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  501. .clksel_mask = OMAP3430_SOURCE_48M_MASK,
  502. };
  503. DEFINE_STRUCT_CLK(omap_48m_fck, omap_48m_fck_parent_names, omap_48m_fck_ops);
  504. DEFINE_CLK_FIXED_FACTOR(omap_12m_fck, "omap_48m_fck", &omap_48m_fck, 0x0, 1, 4);
  505. static struct clk core_12m_fck;
  506. static const char *core_12m_fck_parent_names[] = {
  507. "omap_12m_fck",
  508. };
  509. DEFINE_STRUCT_CLK_HW_OMAP(core_12m_fck, "core_l4_clkdm");
  510. DEFINE_STRUCT_CLK(core_12m_fck, core_12m_fck_parent_names, core_l4_ick_ops);
  511. static struct clk core_48m_fck;
  512. static const char *core_48m_fck_parent_names[] = {
  513. "omap_48m_fck",
  514. };
  515. DEFINE_STRUCT_CLK_HW_OMAP(core_48m_fck, "core_l4_clkdm");
  516. DEFINE_STRUCT_CLK(core_48m_fck, core_48m_fck_parent_names, core_l4_ick_ops);
  517. static const char *omap_96m_fck_parent_names[] = {
  518. "cm_96m_fck", "sys_ck",
  519. };
  520. DEFINE_CLK_MUX(omap_96m_fck, omap_96m_fck_parent_names, NULL, 0x0,
  521. OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  522. OMAP3430_SOURCE_96M_SHIFT, OMAP3430_SOURCE_96M_WIDTH, 0x0, NULL);
  523. static struct clk core_96m_fck;
  524. static const char *core_96m_fck_parent_names[] = {
  525. "omap_96m_fck",
  526. };
  527. DEFINE_STRUCT_CLK_HW_OMAP(core_96m_fck, "core_l4_clkdm");
  528. DEFINE_STRUCT_CLK(core_96m_fck, core_96m_fck_parent_names, core_l4_ick_ops);
  529. static struct clk core_l3_ick;
  530. static const char *core_l3_ick_parent_names[] = {
  531. "l3_ick",
  532. };
  533. DEFINE_STRUCT_CLK_HW_OMAP(core_l3_ick, "core_l3_clkdm");
  534. DEFINE_STRUCT_CLK(core_l3_ick, core_l3_ick_parent_names, core_l4_ick_ops);
  535. DEFINE_CLK_FIXED_FACTOR(dpll3_m2x2_ck, "dpll3_m2_ck", &dpll3_m2_ck, 0x0, 2, 1);
  536. static struct clk corex2_fck;
  537. static const char *corex2_fck_parent_names[] = {
  538. "dpll3_m2x2_ck",
  539. };
  540. DEFINE_STRUCT_CLK_HW_OMAP(corex2_fck, NULL);
  541. DEFINE_STRUCT_CLK(corex2_fck, corex2_fck_parent_names, core_ck_ops);
  542. static struct clk cpefuse_fck;
  543. static struct clk_hw_omap cpefuse_fck_hw = {
  544. .hw = {
  545. .clk = &cpefuse_fck,
  546. },
  547. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  548. .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
  549. .clkdm_name = "core_l4_clkdm",
  550. };
  551. DEFINE_STRUCT_CLK(cpefuse_fck, dpll3_ck_parent_names, aes2_ick_ops);
  552. static struct clk csi2_96m_fck;
  553. static const char *csi2_96m_fck_parent_names[] = {
  554. "core_96m_fck",
  555. };
  556. static struct clk_hw_omap csi2_96m_fck_hw = {
  557. .hw = {
  558. .clk = &csi2_96m_fck,
  559. },
  560. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  561. .enable_bit = OMAP3430_EN_CSI2_SHIFT,
  562. .clkdm_name = "cam_clkdm",
  563. };
  564. DEFINE_STRUCT_CLK(csi2_96m_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
  565. static struct clk d2d_26m_fck;
  566. static struct clk_hw_omap d2d_26m_fck_hw = {
  567. .hw = {
  568. .clk = &d2d_26m_fck,
  569. },
  570. .ops = &clkhwops_wait,
  571. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  572. .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
  573. .clkdm_name = "d2d_clkdm",
  574. };
  575. DEFINE_STRUCT_CLK(d2d_26m_fck, dpll3_ck_parent_names, aes2_ick_ops);
  576. static struct clk des1_ick;
  577. static struct clk_hw_omap des1_ick_hw = {
  578. .hw = {
  579. .clk = &des1_ick,
  580. },
  581. .ops = &clkhwops_iclk_wait,
  582. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  583. .enable_bit = OMAP3430_EN_DES1_SHIFT,
  584. };
  585. DEFINE_STRUCT_CLK(des1_ick, aes1_ick_parent_names, aes1_ick_ops);
  586. static struct clk des2_ick;
  587. static struct clk_hw_omap des2_ick_hw = {
  588. .hw = {
  589. .clk = &des2_ick,
  590. },
  591. .ops = &clkhwops_iclk_wait,
  592. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  593. .enable_bit = OMAP3430_EN_DES2_SHIFT,
  594. .clkdm_name = "core_l4_clkdm",
  595. };
  596. DEFINE_STRUCT_CLK(des2_ick, aes2_ick_parent_names, aes2_ick_ops);
  597. DEFINE_CLK_DIVIDER(dpll1_fck, "core_ck", &core_ck, 0x0,
  598. OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  599. OMAP3430_MPU_CLK_SRC_SHIFT, OMAP3430_MPU_CLK_SRC_WIDTH,
  600. CLK_DIVIDER_ONE_BASED, NULL);
  601. static struct clk dpll2_fck;
  602. static struct dpll_data dpll2_dd = {
  603. .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  604. .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
  605. .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
  606. .clk_bypass = &dpll2_fck,
  607. .clk_ref = &sys_ck,
  608. .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK,
  609. .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
  610. .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
  611. .modes = ((1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
  612. (1 << DPLL_LOW_POWER_BYPASS)),
  613. .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
  614. .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
  615. .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
  616. .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  617. .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
  618. .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
  619. .idlest_mask = OMAP3430_ST_IVA2_CLK_MASK,
  620. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  621. .min_divider = 1,
  622. .max_divider = OMAP3_MAX_DPLL_DIV,
  623. };
  624. static struct clk dpll2_ck;
  625. static struct clk_hw_omap dpll2_ck_hw = {
  626. .hw = {
  627. .clk = &dpll2_ck,
  628. },
  629. .ops = &clkhwops_omap3_dpll,
  630. .dpll_data = &dpll2_dd,
  631. .clkdm_name = "dpll2_clkdm",
  632. };
  633. DEFINE_STRUCT_CLK(dpll2_ck, dpll3_ck_parent_names, dpll1_ck_ops);
  634. DEFINE_CLK_DIVIDER(dpll2_fck, "core_ck", &core_ck, 0x0,
  635. OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  636. OMAP3430_IVA2_CLK_SRC_SHIFT, OMAP3430_IVA2_CLK_SRC_WIDTH,
  637. CLK_DIVIDER_ONE_BASED, NULL);
  638. DEFINE_CLK_DIVIDER(dpll2_m2_ck, "dpll2_ck", &dpll2_ck, 0x0,
  639. OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL2_PLL),
  640. OMAP3430_IVA2_DPLL_CLKOUT_DIV_SHIFT,
  641. OMAP3430_IVA2_DPLL_CLKOUT_DIV_WIDTH,
  642. CLK_DIVIDER_ONE_BASED, NULL);
  643. DEFINE_CLK_DIVIDER(dpll3_m3_ck, "dpll3_ck", &dpll3_ck, 0x0,
  644. OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  645. OMAP3430_DIV_DPLL3_SHIFT, OMAP3430_DIV_DPLL3_WIDTH,
  646. CLK_DIVIDER_ONE_BASED, NULL);
  647. static struct clk dpll3_m3x2_ck;
  648. static const char *dpll3_m3x2_ck_parent_names[] = {
  649. "dpll3_m3_ck",
  650. };
  651. static struct clk_hw_omap dpll3_m3x2_ck_hw = {
  652. .hw = {
  653. .clk = &dpll3_m3x2_ck,
  654. },
  655. .ops = &clkhwops_wait,
  656. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  657. .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
  658. .flags = INVERT_ENABLE,
  659. .clkdm_name = "dpll3_clkdm",
  660. };
  661. DEFINE_STRUCT_CLK(dpll3_m3x2_ck, dpll3_m3x2_ck_parent_names, dpll4_m5x2_ck_ops);
  662. static struct clk dpll3_m3x2_ck_3630 = {
  663. .name = "dpll3_m3x2_ck",
  664. .hw = &dpll3_m3x2_ck_hw.hw,
  665. .parent_names = dpll3_m3x2_ck_parent_names,
  666. .num_parents = ARRAY_SIZE(dpll3_m3x2_ck_parent_names),
  667. .ops = &dpll4_m5x2_ck_3630_ops,
  668. };
  669. DEFINE_CLK_FIXED_FACTOR(dpll3_x2_ck, "dpll3_ck", &dpll3_ck, 0x0, 2, 1);
  670. DEFINE_CLK_DIVIDER(dpll4_m4_ck, "dpll4_ck", &dpll4_ck, 0x0,
  671. OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  672. OMAP3430_CLKSEL_DSS1_SHIFT, OMAP3630_CLKSEL_DSS1_WIDTH,
  673. CLK_DIVIDER_ONE_BASED, NULL);
  674. static struct clk dpll4_m4x2_ck;
  675. static const char *dpll4_m4x2_ck_parent_names[] = {
  676. "dpll4_m4_ck",
  677. };
  678. static struct clk_hw_omap dpll4_m4x2_ck_hw = {
  679. .hw = {
  680. .clk = &dpll4_m4x2_ck,
  681. },
  682. .ops = &clkhwops_wait,
  683. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  684. .enable_bit = OMAP3430_PWRDN_DSS1_SHIFT,
  685. .flags = INVERT_ENABLE,
  686. .clkdm_name = "dpll4_clkdm",
  687. };
  688. DEFINE_STRUCT_CLK(dpll4_m4x2_ck, dpll4_m4x2_ck_parent_names, dpll4_m5x2_ck_ops);
  689. static struct clk dpll4_m4x2_ck_3630 = {
  690. .name = "dpll4_m4x2_ck",
  691. .hw = &dpll4_m4x2_ck_hw.hw,
  692. .parent_names = dpll4_m4x2_ck_parent_names,
  693. .num_parents = ARRAY_SIZE(dpll4_m4x2_ck_parent_names),
  694. .ops = &dpll4_m5x2_ck_3630_ops,
  695. };
  696. DEFINE_CLK_DIVIDER(dpll4_m6_ck, "dpll4_ck", &dpll4_ck, 0x0,
  697. OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  698. OMAP3430_DIV_DPLL4_SHIFT, OMAP3630_DIV_DPLL4_WIDTH,
  699. CLK_DIVIDER_ONE_BASED, NULL);
  700. static struct clk dpll4_m6x2_ck;
  701. static const char *dpll4_m6x2_ck_parent_names[] = {
  702. "dpll4_m6_ck",
  703. };
  704. static struct clk_hw_omap dpll4_m6x2_ck_hw = {
  705. .hw = {
  706. .clk = &dpll4_m6x2_ck,
  707. },
  708. .ops = &clkhwops_wait,
  709. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  710. .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
  711. .flags = INVERT_ENABLE,
  712. .clkdm_name = "dpll4_clkdm",
  713. };
  714. DEFINE_STRUCT_CLK(dpll4_m6x2_ck, dpll4_m6x2_ck_parent_names, dpll4_m5x2_ck_ops);
  715. static struct clk dpll4_m6x2_ck_3630 = {
  716. .name = "dpll4_m6x2_ck",
  717. .hw = &dpll4_m6x2_ck_hw.hw,
  718. .parent_names = dpll4_m6x2_ck_parent_names,
  719. .num_parents = ARRAY_SIZE(dpll4_m6x2_ck_parent_names),
  720. .ops = &dpll4_m5x2_ck_3630_ops,
  721. };
  722. DEFINE_CLK_FIXED_FACTOR(dpll4_x2_ck, "dpll4_ck", &dpll4_ck, 0x0, 2, 1);
  723. static struct dpll_data dpll5_dd = {
  724. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
  725. .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
  726. .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
  727. .clk_bypass = &sys_ck,
  728. .clk_ref = &sys_ck,
  729. .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
  730. .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
  731. .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
  732. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  733. .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
  734. .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
  735. .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
  736. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
  737. .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
  738. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
  739. .idlest_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
  740. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  741. .min_divider = 1,
  742. .max_divider = OMAP3_MAX_DPLL_DIV,
  743. };
  744. static struct clk dpll5_ck;
  745. static struct clk_hw_omap dpll5_ck_hw = {
  746. .hw = {
  747. .clk = &dpll5_ck,
  748. },
  749. .ops = &clkhwops_omap3_dpll,
  750. .dpll_data = &dpll5_dd,
  751. .clkdm_name = "dpll5_clkdm",
  752. };
  753. DEFINE_STRUCT_CLK(dpll5_ck, dpll3_ck_parent_names, dpll1_ck_ops);
  754. DEFINE_CLK_DIVIDER(dpll5_m2_ck, "dpll5_ck", &dpll5_ck, 0x0,
  755. OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
  756. OMAP3430ES2_DIV_120M_SHIFT, OMAP3430ES2_DIV_120M_WIDTH,
  757. CLK_DIVIDER_ONE_BASED, NULL);
  758. static struct clk dss1_alwon_fck_3430es1;
  759. static const char *dss1_alwon_fck_3430es1_parent_names[] = {
  760. "dpll4_m4x2_ck",
  761. };
  762. static struct clk_hw_omap dss1_alwon_fck_3430es1_hw = {
  763. .hw = {
  764. .clk = &dss1_alwon_fck_3430es1,
  765. },
  766. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  767. .enable_bit = OMAP3430_EN_DSS1_SHIFT,
  768. .clkdm_name = "dss_clkdm",
  769. };
  770. DEFINE_STRUCT_CLK(dss1_alwon_fck_3430es1, dss1_alwon_fck_3430es1_parent_names,
  771. aes2_ick_ops);
  772. static struct clk dss1_alwon_fck_3430es2;
  773. static struct clk_hw_omap dss1_alwon_fck_3430es2_hw = {
  774. .hw = {
  775. .clk = &dss1_alwon_fck_3430es2,
  776. },
  777. .ops = &clkhwops_omap3430es2_dss_usbhost_wait,
  778. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  779. .enable_bit = OMAP3430_EN_DSS1_SHIFT,
  780. .clkdm_name = "dss_clkdm",
  781. };
  782. DEFINE_STRUCT_CLK(dss1_alwon_fck_3430es2, dss1_alwon_fck_3430es1_parent_names,
  783. aes2_ick_ops);
  784. static struct clk dss2_alwon_fck;
  785. static struct clk_hw_omap dss2_alwon_fck_hw = {
  786. .hw = {
  787. .clk = &dss2_alwon_fck,
  788. },
  789. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  790. .enable_bit = OMAP3430_EN_DSS2_SHIFT,
  791. .clkdm_name = "dss_clkdm",
  792. };
  793. DEFINE_STRUCT_CLK(dss2_alwon_fck, dpll3_ck_parent_names, aes2_ick_ops);
  794. static struct clk dss_96m_fck;
  795. static struct clk_hw_omap dss_96m_fck_hw = {
  796. .hw = {
  797. .clk = &dss_96m_fck,
  798. },
  799. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  800. .enable_bit = OMAP3430_EN_TV_SHIFT,
  801. .clkdm_name = "dss_clkdm",
  802. };
  803. DEFINE_STRUCT_CLK(dss_96m_fck, core_96m_fck_parent_names, aes2_ick_ops);
  804. static struct clk dss_ick_3430es1;
  805. static struct clk_hw_omap dss_ick_3430es1_hw = {
  806. .hw = {
  807. .clk = &dss_ick_3430es1,
  808. },
  809. .ops = &clkhwops_iclk,
  810. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
  811. .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
  812. .clkdm_name = "dss_clkdm",
  813. };
  814. DEFINE_STRUCT_CLK(dss_ick_3430es1, security_l4_ick2_parent_names, aes2_ick_ops);
  815. static struct clk dss_ick_3430es2;
  816. static struct clk_hw_omap dss_ick_3430es2_hw = {
  817. .hw = {
  818. .clk = &dss_ick_3430es2,
  819. },
  820. .ops = &clkhwops_omap3430es2_iclk_dss_usbhost_wait,
  821. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
  822. .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
  823. .clkdm_name = "dss_clkdm",
  824. };
  825. DEFINE_STRUCT_CLK(dss_ick_3430es2, security_l4_ick2_parent_names, aes2_ick_ops);
  826. static struct clk dss_tv_fck;
  827. static const char *dss_tv_fck_parent_names[] = {
  828. "omap_54m_fck",
  829. };
  830. static struct clk_hw_omap dss_tv_fck_hw = {
  831. .hw = {
  832. .clk = &dss_tv_fck,
  833. },
  834. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  835. .enable_bit = OMAP3430_EN_TV_SHIFT,
  836. .clkdm_name = "dss_clkdm",
  837. };
  838. DEFINE_STRUCT_CLK(dss_tv_fck, dss_tv_fck_parent_names, aes2_ick_ops);
  839. static struct clk emac_fck;
  840. static const char *emac_fck_parent_names[] = {
  841. "rmii_ck",
  842. };
  843. static struct clk_hw_omap emac_fck_hw = {
  844. .hw = {
  845. .clk = &emac_fck,
  846. },
  847. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  848. .enable_bit = AM35XX_CPGMAC_FCLK_SHIFT,
  849. };
  850. DEFINE_STRUCT_CLK(emac_fck, emac_fck_parent_names, aes1_ick_ops);
  851. static struct clk ipss_ick;
  852. static const char *ipss_ick_parent_names[] = {
  853. "core_l3_ick",
  854. };
  855. static struct clk_hw_omap ipss_ick_hw = {
  856. .hw = {
  857. .clk = &ipss_ick,
  858. },
  859. .ops = &clkhwops_am35xx_ipss_wait,
  860. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  861. .enable_bit = AM35XX_EN_IPSS_SHIFT,
  862. .clkdm_name = "core_l3_clkdm",
  863. };
  864. DEFINE_STRUCT_CLK(ipss_ick, ipss_ick_parent_names, aes2_ick_ops);
  865. static struct clk emac_ick;
  866. static const char *emac_ick_parent_names[] = {
  867. "ipss_ick",
  868. };
  869. static struct clk_hw_omap emac_ick_hw = {
  870. .hw = {
  871. .clk = &emac_ick,
  872. },
  873. .ops = &clkhwops_am35xx_ipss_module_wait,
  874. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  875. .enable_bit = AM35XX_CPGMAC_VBUSP_CLK_SHIFT,
  876. .clkdm_name = "core_l3_clkdm",
  877. };
  878. DEFINE_STRUCT_CLK(emac_ick, emac_ick_parent_names, aes2_ick_ops);
  879. static struct clk emu_core_alwon_ck;
  880. static const char *emu_core_alwon_ck_parent_names[] = {
  881. "dpll3_m3x2_ck",
  882. };
  883. DEFINE_STRUCT_CLK_HW_OMAP(emu_core_alwon_ck, "dpll3_clkdm");
  884. DEFINE_STRUCT_CLK(emu_core_alwon_ck, emu_core_alwon_ck_parent_names,
  885. core_l4_ick_ops);
  886. static struct clk emu_mpu_alwon_ck;
  887. static const char *emu_mpu_alwon_ck_parent_names[] = {
  888. "mpu_ck",
  889. };
  890. DEFINE_STRUCT_CLK_HW_OMAP(emu_mpu_alwon_ck, NULL);
  891. DEFINE_STRUCT_CLK(emu_mpu_alwon_ck, emu_mpu_alwon_ck_parent_names, core_ck_ops);
  892. static struct clk emu_per_alwon_ck;
  893. static const char *emu_per_alwon_ck_parent_names[] = {
  894. "dpll4_m6x2_ck",
  895. };
  896. DEFINE_STRUCT_CLK_HW_OMAP(emu_per_alwon_ck, "dpll4_clkdm");
  897. DEFINE_STRUCT_CLK(emu_per_alwon_ck, emu_per_alwon_ck_parent_names,
  898. core_l4_ick_ops);
  899. static const char *emu_src_ck_parent_names[] = {
  900. "sys_ck", "emu_core_alwon_ck", "emu_per_alwon_ck", "emu_mpu_alwon_ck",
  901. };
  902. static const struct clksel_rate emu_src_sys_rates[] = {
  903. { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
  904. { .div = 0 },
  905. };
  906. static const struct clksel_rate emu_src_core_rates[] = {
  907. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  908. { .div = 0 },
  909. };
  910. static const struct clksel_rate emu_src_per_rates[] = {
  911. { .div = 1, .val = 2, .flags = RATE_IN_3XXX },
  912. { .div = 0 },
  913. };
  914. static const struct clksel_rate emu_src_mpu_rates[] = {
  915. { .div = 1, .val = 3, .flags = RATE_IN_3XXX },
  916. { .div = 0 },
  917. };
  918. static const struct clksel emu_src_clksel[] = {
  919. { .parent = &sys_ck, .rates = emu_src_sys_rates },
  920. { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
  921. { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
  922. { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
  923. { .parent = NULL },
  924. };
  925. static const struct clk_ops emu_src_ck_ops = {
  926. .init = &omap2_init_clk_clkdm,
  927. .recalc_rate = &omap2_clksel_recalc,
  928. .get_parent = &omap2_clksel_find_parent_index,
  929. .set_parent = &omap2_clksel_set_parent,
  930. .enable = &omap2_clkops_enable_clkdm,
  931. .disable = &omap2_clkops_disable_clkdm,
  932. };
  933. static struct clk emu_src_ck;
  934. static struct clk_hw_omap emu_src_ck_hw = {
  935. .hw = {
  936. .clk = &emu_src_ck,
  937. },
  938. .clksel = emu_src_clksel,
  939. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  940. .clksel_mask = OMAP3430_MUX_CTRL_MASK,
  941. .clkdm_name = "emu_clkdm",
  942. };
  943. DEFINE_STRUCT_CLK(emu_src_ck, emu_src_ck_parent_names, emu_src_ck_ops);
  944. DEFINE_CLK_DIVIDER(atclk_fck, "emu_src_ck", &emu_src_ck, 0x0,
  945. OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  946. OMAP3430_CLKSEL_ATCLK_SHIFT, OMAP3430_CLKSEL_ATCLK_WIDTH,
  947. CLK_DIVIDER_ONE_BASED, NULL);
  948. static struct clk fac_ick;
  949. static struct clk_hw_omap fac_ick_hw = {
  950. .hw = {
  951. .clk = &fac_ick,
  952. },
  953. .ops = &clkhwops_iclk_wait,
  954. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  955. .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
  956. .clkdm_name = "core_l4_clkdm",
  957. };
  958. DEFINE_STRUCT_CLK(fac_ick, aes2_ick_parent_names, aes2_ick_ops);
  959. static struct clk fshostusb_fck;
  960. static const char *fshostusb_fck_parent_names[] = {
  961. "core_48m_fck",
  962. };
  963. static struct clk_hw_omap fshostusb_fck_hw = {
  964. .hw = {
  965. .clk = &fshostusb_fck,
  966. },
  967. .ops = &clkhwops_wait,
  968. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  969. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  970. .clkdm_name = "core_l4_clkdm",
  971. };
  972. DEFINE_STRUCT_CLK(fshostusb_fck, fshostusb_fck_parent_names, aes2_ick_ops);
  973. static struct clk gfx_l3_ck;
  974. static struct clk_hw_omap gfx_l3_ck_hw = {
  975. .hw = {
  976. .clk = &gfx_l3_ck,
  977. },
  978. .ops = &clkhwops_wait,
  979. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  980. .enable_bit = OMAP_EN_GFX_SHIFT,
  981. .clkdm_name = "gfx_3430es1_clkdm",
  982. };
  983. DEFINE_STRUCT_CLK(gfx_l3_ck, core_l3_ick_parent_names, aes1_ick_ops);
  984. DEFINE_CLK_DIVIDER(gfx_l3_fck, "l3_ick", &l3_ick, 0x0,
  985. OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  986. OMAP_CLKSEL_GFX_SHIFT, OMAP_CLKSEL_GFX_WIDTH,
  987. CLK_DIVIDER_ONE_BASED, NULL);
  988. static struct clk gfx_cg1_ck;
  989. static const char *gfx_cg1_ck_parent_names[] = {
  990. "gfx_l3_fck",
  991. };
  992. static struct clk_hw_omap gfx_cg1_ck_hw = {
  993. .hw = {
  994. .clk = &gfx_cg1_ck,
  995. },
  996. .ops = &clkhwops_wait,
  997. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  998. .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
  999. .clkdm_name = "gfx_3430es1_clkdm",
  1000. };
  1001. DEFINE_STRUCT_CLK(gfx_cg1_ck, gfx_cg1_ck_parent_names, aes2_ick_ops);
  1002. static struct clk gfx_cg2_ck;
  1003. static struct clk_hw_omap gfx_cg2_ck_hw = {
  1004. .hw = {
  1005. .clk = &gfx_cg2_ck,
  1006. },
  1007. .ops = &clkhwops_wait,
  1008. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1009. .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
  1010. .clkdm_name = "gfx_3430es1_clkdm",
  1011. };
  1012. DEFINE_STRUCT_CLK(gfx_cg2_ck, gfx_cg1_ck_parent_names, aes2_ick_ops);
  1013. static struct clk gfx_l3_ick;
  1014. static const char *gfx_l3_ick_parent_names[] = {
  1015. "gfx_l3_ck",
  1016. };
  1017. DEFINE_STRUCT_CLK_HW_OMAP(gfx_l3_ick, "gfx_3430es1_clkdm");
  1018. DEFINE_STRUCT_CLK(gfx_l3_ick, gfx_l3_ick_parent_names, core_l4_ick_ops);
  1019. static struct clk wkup_32k_fck;
  1020. static const char *wkup_32k_fck_parent_names[] = {
  1021. "omap_32k_fck",
  1022. };
  1023. DEFINE_STRUCT_CLK_HW_OMAP(wkup_32k_fck, "wkup_clkdm");
  1024. DEFINE_STRUCT_CLK(wkup_32k_fck, wkup_32k_fck_parent_names, core_l4_ick_ops);
  1025. static struct clk gpio1_dbck;
  1026. static const char *gpio1_dbck_parent_names[] = {
  1027. "wkup_32k_fck",
  1028. };
  1029. static struct clk_hw_omap gpio1_dbck_hw = {
  1030. .hw = {
  1031. .clk = &gpio1_dbck,
  1032. },
  1033. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1034. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  1035. .clkdm_name = "wkup_clkdm",
  1036. };
  1037. DEFINE_STRUCT_CLK(gpio1_dbck, gpio1_dbck_parent_names, aes2_ick_ops);
  1038. static struct clk wkup_l4_ick;
  1039. DEFINE_STRUCT_CLK_HW_OMAP(wkup_l4_ick, "wkup_clkdm");
  1040. DEFINE_STRUCT_CLK(wkup_l4_ick, dpll3_ck_parent_names, core_l4_ick_ops);
  1041. static struct clk gpio1_ick;
  1042. static const char *gpio1_ick_parent_names[] = {
  1043. "wkup_l4_ick",
  1044. };
  1045. static struct clk_hw_omap gpio1_ick_hw = {
  1046. .hw = {
  1047. .clk = &gpio1_ick,
  1048. },
  1049. .ops = &clkhwops_iclk_wait,
  1050. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1051. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  1052. .clkdm_name = "wkup_clkdm",
  1053. };
  1054. DEFINE_STRUCT_CLK(gpio1_ick, gpio1_ick_parent_names, aes2_ick_ops);
  1055. static struct clk per_32k_alwon_fck;
  1056. DEFINE_STRUCT_CLK_HW_OMAP(per_32k_alwon_fck, "per_clkdm");
  1057. DEFINE_STRUCT_CLK(per_32k_alwon_fck, wkup_32k_fck_parent_names,
  1058. core_l4_ick_ops);
  1059. static struct clk gpio2_dbck;
  1060. static const char *gpio2_dbck_parent_names[] = {
  1061. "per_32k_alwon_fck",
  1062. };
  1063. static struct clk_hw_omap gpio2_dbck_hw = {
  1064. .hw = {
  1065. .clk = &gpio2_dbck,
  1066. },
  1067. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1068. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  1069. .clkdm_name = "per_clkdm",
  1070. };
  1071. DEFINE_STRUCT_CLK(gpio2_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
  1072. static struct clk per_l4_ick;
  1073. DEFINE_STRUCT_CLK_HW_OMAP(per_l4_ick, "per_clkdm");
  1074. DEFINE_STRUCT_CLK(per_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);
  1075. static struct clk gpio2_ick;
  1076. static const char *gpio2_ick_parent_names[] = {
  1077. "per_l4_ick",
  1078. };
  1079. static struct clk_hw_omap gpio2_ick_hw = {
  1080. .hw = {
  1081. .clk = &gpio2_ick,
  1082. },
  1083. .ops = &clkhwops_iclk_wait,
  1084. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1085. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  1086. .clkdm_name = "per_clkdm",
  1087. };
  1088. DEFINE_STRUCT_CLK(gpio2_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1089. static struct clk gpio3_dbck;
  1090. static struct clk_hw_omap gpio3_dbck_hw = {
  1091. .hw = {
  1092. .clk = &gpio3_dbck,
  1093. },
  1094. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1095. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  1096. .clkdm_name = "per_clkdm",
  1097. };
  1098. DEFINE_STRUCT_CLK(gpio3_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
  1099. static struct clk gpio3_ick;
  1100. static struct clk_hw_omap gpio3_ick_hw = {
  1101. .hw = {
  1102. .clk = &gpio3_ick,
  1103. },
  1104. .ops = &clkhwops_iclk_wait,
  1105. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1106. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  1107. .clkdm_name = "per_clkdm",
  1108. };
  1109. DEFINE_STRUCT_CLK(gpio3_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1110. static struct clk gpio4_dbck;
  1111. static struct clk_hw_omap gpio4_dbck_hw = {
  1112. .hw = {
  1113. .clk = &gpio4_dbck,
  1114. },
  1115. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1116. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  1117. .clkdm_name = "per_clkdm",
  1118. };
  1119. DEFINE_STRUCT_CLK(gpio4_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
  1120. static struct clk gpio4_ick;
  1121. static struct clk_hw_omap gpio4_ick_hw = {
  1122. .hw = {
  1123. .clk = &gpio4_ick,
  1124. },
  1125. .ops = &clkhwops_iclk_wait,
  1126. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1127. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  1128. .clkdm_name = "per_clkdm",
  1129. };
  1130. DEFINE_STRUCT_CLK(gpio4_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1131. static struct clk gpio5_dbck;
  1132. static struct clk_hw_omap gpio5_dbck_hw = {
  1133. .hw = {
  1134. .clk = &gpio5_dbck,
  1135. },
  1136. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1137. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  1138. .clkdm_name = "per_clkdm",
  1139. };
  1140. DEFINE_STRUCT_CLK(gpio5_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
  1141. static struct clk gpio5_ick;
  1142. static struct clk_hw_omap gpio5_ick_hw = {
  1143. .hw = {
  1144. .clk = &gpio5_ick,
  1145. },
  1146. .ops = &clkhwops_iclk_wait,
  1147. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1148. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  1149. .clkdm_name = "per_clkdm",
  1150. };
  1151. DEFINE_STRUCT_CLK(gpio5_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1152. static struct clk gpio6_dbck;
  1153. static struct clk_hw_omap gpio6_dbck_hw = {
  1154. .hw = {
  1155. .clk = &gpio6_dbck,
  1156. },
  1157. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1158. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  1159. .clkdm_name = "per_clkdm",
  1160. };
  1161. DEFINE_STRUCT_CLK(gpio6_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
  1162. static struct clk gpio6_ick;
  1163. static struct clk_hw_omap gpio6_ick_hw = {
  1164. .hw = {
  1165. .clk = &gpio6_ick,
  1166. },
  1167. .ops = &clkhwops_iclk_wait,
  1168. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1169. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  1170. .clkdm_name = "per_clkdm",
  1171. };
  1172. DEFINE_STRUCT_CLK(gpio6_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1173. static struct clk gpmc_fck;
  1174. static struct clk_hw_omap gpmc_fck_hw = {
  1175. .hw = {
  1176. .clk = &gpmc_fck,
  1177. },
  1178. .flags = ENABLE_ON_INIT,
  1179. .clkdm_name = "core_l3_clkdm",
  1180. };
  1181. DEFINE_STRUCT_CLK(gpmc_fck, ipss_ick_parent_names, core_l4_ick_ops);
  1182. static const struct clksel omap343x_gpt_clksel[] = {
  1183. { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
  1184. { .parent = &sys_ck, .rates = gpt_sys_rates },
  1185. { .parent = NULL },
  1186. };
  1187. static const char *gpt10_fck_parent_names[] = {
  1188. "omap_32k_fck", "sys_ck",
  1189. };
  1190. DEFINE_CLK_OMAP_MUX_GATE(gpt10_fck, "core_l4_clkdm", omap343x_gpt_clksel,
  1191. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1192. OMAP3430_CLKSEL_GPT10_MASK,
  1193. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1194. OMAP3430_EN_GPT10_SHIFT, &clkhwops_wait,
  1195. gpt10_fck_parent_names, clkout2_src_ck_ops);
  1196. static struct clk gpt10_ick;
  1197. static struct clk_hw_omap gpt10_ick_hw = {
  1198. .hw = {
  1199. .clk = &gpt10_ick,
  1200. },
  1201. .ops = &clkhwops_iclk_wait,
  1202. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1203. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1204. .clkdm_name = "core_l4_clkdm",
  1205. };
  1206. DEFINE_STRUCT_CLK(gpt10_ick, aes2_ick_parent_names, aes2_ick_ops);
  1207. DEFINE_CLK_OMAP_MUX_GATE(gpt11_fck, "core_l4_clkdm", omap343x_gpt_clksel,
  1208. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1209. OMAP3430_CLKSEL_GPT11_MASK,
  1210. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1211. OMAP3430_EN_GPT11_SHIFT, &clkhwops_wait,
  1212. gpt10_fck_parent_names, clkout2_src_ck_ops);
  1213. static struct clk gpt11_ick;
  1214. static struct clk_hw_omap gpt11_ick_hw = {
  1215. .hw = {
  1216. .clk = &gpt11_ick,
  1217. },
  1218. .ops = &clkhwops_iclk_wait,
  1219. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1220. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1221. .clkdm_name = "core_l4_clkdm",
  1222. };
  1223. DEFINE_STRUCT_CLK(gpt11_ick, aes2_ick_parent_names, aes2_ick_ops);
  1224. static struct clk gpt12_fck;
  1225. static const char *gpt12_fck_parent_names[] = {
  1226. "secure_32k_fck",
  1227. };
  1228. DEFINE_STRUCT_CLK_HW_OMAP(gpt12_fck, "wkup_clkdm");
  1229. DEFINE_STRUCT_CLK(gpt12_fck, gpt12_fck_parent_names, core_l4_ick_ops);
  1230. static struct clk gpt12_ick;
  1231. static struct clk_hw_omap gpt12_ick_hw = {
  1232. .hw = {
  1233. .clk = &gpt12_ick,
  1234. },
  1235. .ops = &clkhwops_iclk_wait,
  1236. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1237. .enable_bit = OMAP3430_EN_GPT12_SHIFT,
  1238. .clkdm_name = "wkup_clkdm",
  1239. };
  1240. DEFINE_STRUCT_CLK(gpt12_ick, gpio1_ick_parent_names, aes2_ick_ops);
  1241. DEFINE_CLK_OMAP_MUX_GATE(gpt1_fck, "wkup_clkdm", omap343x_gpt_clksel,
  1242. OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1243. OMAP3430_CLKSEL_GPT1_MASK,
  1244. OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1245. OMAP3430_EN_GPT1_SHIFT, &clkhwops_wait,
  1246. gpt10_fck_parent_names, clkout2_src_ck_ops);
  1247. static struct clk gpt1_ick;
  1248. static struct clk_hw_omap gpt1_ick_hw = {
  1249. .hw = {
  1250. .clk = &gpt1_ick,
  1251. },
  1252. .ops = &clkhwops_iclk_wait,
  1253. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1254. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  1255. .clkdm_name = "wkup_clkdm",
  1256. };
  1257. DEFINE_STRUCT_CLK(gpt1_ick, gpio1_ick_parent_names, aes2_ick_ops);
  1258. DEFINE_CLK_OMAP_MUX_GATE(gpt2_fck, "per_clkdm", omap343x_gpt_clksel,
  1259. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1260. OMAP3430_CLKSEL_GPT2_MASK,
  1261. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1262. OMAP3430_EN_GPT2_SHIFT, &clkhwops_wait,
  1263. gpt10_fck_parent_names, clkout2_src_ck_ops);
  1264. static struct clk gpt2_ick;
  1265. static struct clk_hw_omap gpt2_ick_hw = {
  1266. .hw = {
  1267. .clk = &gpt2_ick,
  1268. },
  1269. .ops = &clkhwops_iclk_wait,
  1270. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1271. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  1272. .clkdm_name = "per_clkdm",
  1273. };
  1274. DEFINE_STRUCT_CLK(gpt2_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1275. DEFINE_CLK_OMAP_MUX_GATE(gpt3_fck, "per_clkdm", omap343x_gpt_clksel,
  1276. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1277. OMAP3430_CLKSEL_GPT3_MASK,
  1278. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1279. OMAP3430_EN_GPT3_SHIFT, &clkhwops_wait,
  1280. gpt10_fck_parent_names, clkout2_src_ck_ops);
  1281. static struct clk gpt3_ick;
  1282. static struct clk_hw_omap gpt3_ick_hw = {
  1283. .hw = {
  1284. .clk = &gpt3_ick,
  1285. },
  1286. .ops = &clkhwops_iclk_wait,
  1287. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1288. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  1289. .clkdm_name = "per_clkdm",
  1290. };
  1291. DEFINE_STRUCT_CLK(gpt3_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1292. DEFINE_CLK_OMAP_MUX_GATE(gpt4_fck, "per_clkdm", omap343x_gpt_clksel,
  1293. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1294. OMAP3430_CLKSEL_GPT4_MASK,
  1295. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1296. OMAP3430_EN_GPT4_SHIFT, &clkhwops_wait,
  1297. gpt10_fck_parent_names, clkout2_src_ck_ops);
  1298. static struct clk gpt4_ick;
  1299. static struct clk_hw_omap gpt4_ick_hw = {
  1300. .hw = {
  1301. .clk = &gpt4_ick,
  1302. },
  1303. .ops = &clkhwops_iclk_wait,
  1304. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1305. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  1306. .clkdm_name = "per_clkdm",
  1307. };
  1308. DEFINE_STRUCT_CLK(gpt4_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1309. DEFINE_CLK_OMAP_MUX_GATE(gpt5_fck, "per_clkdm", omap343x_gpt_clksel,
  1310. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1311. OMAP3430_CLKSEL_GPT5_MASK,
  1312. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1313. OMAP3430_EN_GPT5_SHIFT, &clkhwops_wait,
  1314. gpt10_fck_parent_names, clkout2_src_ck_ops);
  1315. static struct clk gpt5_ick;
  1316. static struct clk_hw_omap gpt5_ick_hw = {
  1317. .hw = {
  1318. .clk = &gpt5_ick,
  1319. },
  1320. .ops = &clkhwops_iclk_wait,
  1321. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1322. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  1323. .clkdm_name = "per_clkdm",
  1324. };
  1325. DEFINE_STRUCT_CLK(gpt5_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1326. DEFINE_CLK_OMAP_MUX_GATE(gpt6_fck, "per_clkdm", omap343x_gpt_clksel,
  1327. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1328. OMAP3430_CLKSEL_GPT6_MASK,
  1329. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1330. OMAP3430_EN_GPT6_SHIFT, &clkhwops_wait,
  1331. gpt10_fck_parent_names, clkout2_src_ck_ops);
  1332. static struct clk gpt6_ick;
  1333. static struct clk_hw_omap gpt6_ick_hw = {
  1334. .hw = {
  1335. .clk = &gpt6_ick,
  1336. },
  1337. .ops = &clkhwops_iclk_wait,
  1338. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1339. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  1340. .clkdm_name = "per_clkdm",
  1341. };
  1342. DEFINE_STRUCT_CLK(gpt6_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1343. DEFINE_CLK_OMAP_MUX_GATE(gpt7_fck, "per_clkdm", omap343x_gpt_clksel,
  1344. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1345. OMAP3430_CLKSEL_GPT7_MASK,
  1346. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1347. OMAP3430_EN_GPT7_SHIFT, &clkhwops_wait,
  1348. gpt10_fck_parent_names, clkout2_src_ck_ops);
  1349. static struct clk gpt7_ick;
  1350. static struct clk_hw_omap gpt7_ick_hw = {
  1351. .hw = {
  1352. .clk = &gpt7_ick,
  1353. },
  1354. .ops = &clkhwops_iclk_wait,
  1355. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1356. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  1357. .clkdm_name = "per_clkdm",
  1358. };
  1359. DEFINE_STRUCT_CLK(gpt7_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1360. DEFINE_CLK_OMAP_MUX_GATE(gpt8_fck, "per_clkdm", omap343x_gpt_clksel,
  1361. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1362. OMAP3430_CLKSEL_GPT8_MASK,
  1363. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1364. OMAP3430_EN_GPT8_SHIFT, &clkhwops_wait,
  1365. gpt10_fck_parent_names, clkout2_src_ck_ops);
  1366. static struct clk gpt8_ick;
  1367. static struct clk_hw_omap gpt8_ick_hw = {
  1368. .hw = {
  1369. .clk = &gpt8_ick,
  1370. },
  1371. .ops = &clkhwops_iclk_wait,
  1372. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1373. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  1374. .clkdm_name = "per_clkdm",
  1375. };
  1376. DEFINE_STRUCT_CLK(gpt8_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1377. DEFINE_CLK_OMAP_MUX_GATE(gpt9_fck, "per_clkdm", omap343x_gpt_clksel,
  1378. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  1379. OMAP3430_CLKSEL_GPT9_MASK,
  1380. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1381. OMAP3430_EN_GPT9_SHIFT, &clkhwops_wait,
  1382. gpt10_fck_parent_names, clkout2_src_ck_ops);
  1383. static struct clk gpt9_ick;
  1384. static struct clk_hw_omap gpt9_ick_hw = {
  1385. .hw = {
  1386. .clk = &gpt9_ick,
  1387. },
  1388. .ops = &clkhwops_iclk_wait,
  1389. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1390. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  1391. .clkdm_name = "per_clkdm",
  1392. };
  1393. DEFINE_STRUCT_CLK(gpt9_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1394. static struct clk hdq_fck;
  1395. static const char *hdq_fck_parent_names[] = {
  1396. "core_12m_fck",
  1397. };
  1398. static struct clk_hw_omap hdq_fck_hw = {
  1399. .hw = {
  1400. .clk = &hdq_fck,
  1401. },
  1402. .ops = &clkhwops_wait,
  1403. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1404. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1405. .clkdm_name = "core_l4_clkdm",
  1406. };
  1407. DEFINE_STRUCT_CLK(hdq_fck, hdq_fck_parent_names, aes2_ick_ops);
  1408. static struct clk hdq_ick;
  1409. static struct clk_hw_omap hdq_ick_hw = {
  1410. .hw = {
  1411. .clk = &hdq_ick,
  1412. },
  1413. .ops = &clkhwops_iclk_wait,
  1414. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1415. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1416. .clkdm_name = "core_l4_clkdm",
  1417. };
  1418. DEFINE_STRUCT_CLK(hdq_ick, aes2_ick_parent_names, aes2_ick_ops);
  1419. static struct clk hecc_ck;
  1420. static struct clk_hw_omap hecc_ck_hw = {
  1421. .hw = {
  1422. .clk = &hecc_ck,
  1423. },
  1424. .ops = &clkhwops_am35xx_ipss_module_wait,
  1425. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  1426. .enable_bit = AM35XX_HECC_VBUSP_CLK_SHIFT,
  1427. .clkdm_name = "core_l3_clkdm",
  1428. };
  1429. DEFINE_STRUCT_CLK(hecc_ck, dpll3_ck_parent_names, aes2_ick_ops);
  1430. static struct clk hsotgusb_fck_am35xx;
  1431. static struct clk_hw_omap hsotgusb_fck_am35xx_hw = {
  1432. .hw = {
  1433. .clk = &hsotgusb_fck_am35xx,
  1434. },
  1435. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  1436. .enable_bit = AM35XX_USBOTG_FCLK_SHIFT,
  1437. .clkdm_name = "core_l3_clkdm",
  1438. };
  1439. DEFINE_STRUCT_CLK(hsotgusb_fck_am35xx, dpll3_ck_parent_names, aes2_ick_ops);
  1440. static struct clk hsotgusb_ick_3430es1;
  1441. static struct clk_hw_omap hsotgusb_ick_3430es1_hw = {
  1442. .hw = {
  1443. .clk = &hsotgusb_ick_3430es1,
  1444. },
  1445. .ops = &clkhwops_iclk,
  1446. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1447. .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
  1448. .clkdm_name = "core_l3_clkdm",
  1449. };
  1450. DEFINE_STRUCT_CLK(hsotgusb_ick_3430es1, ipss_ick_parent_names, aes2_ick_ops);
  1451. static struct clk hsotgusb_ick_3430es2;
  1452. static struct clk_hw_omap hsotgusb_ick_3430es2_hw = {
  1453. .hw = {
  1454. .clk = &hsotgusb_ick_3430es2,
  1455. },
  1456. .ops = &clkhwops_omap3430es2_iclk_hsotgusb_wait,
  1457. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1458. .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
  1459. .clkdm_name = "core_l3_clkdm",
  1460. };
  1461. DEFINE_STRUCT_CLK(hsotgusb_ick_3430es2, ipss_ick_parent_names, aes2_ick_ops);
  1462. static struct clk hsotgusb_ick_am35xx;
  1463. static struct clk_hw_omap hsotgusb_ick_am35xx_hw = {
  1464. .hw = {
  1465. .clk = &hsotgusb_ick_am35xx,
  1466. },
  1467. .ops = &clkhwops_am35xx_ipss_module_wait,
  1468. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  1469. .enable_bit = AM35XX_USBOTG_VBUSP_CLK_SHIFT,
  1470. .clkdm_name = "core_l3_clkdm",
  1471. };
  1472. DEFINE_STRUCT_CLK(hsotgusb_ick_am35xx, emac_ick_parent_names, aes2_ick_ops);
  1473. static struct clk i2c1_fck;
  1474. static struct clk_hw_omap i2c1_fck_hw = {
  1475. .hw = {
  1476. .clk = &i2c1_fck,
  1477. },
  1478. .ops = &clkhwops_wait,
  1479. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1480. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1481. .clkdm_name = "core_l4_clkdm",
  1482. };
  1483. DEFINE_STRUCT_CLK(i2c1_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
  1484. static struct clk i2c1_ick;
  1485. static struct clk_hw_omap i2c1_ick_hw = {
  1486. .hw = {
  1487. .clk = &i2c1_ick,
  1488. },
  1489. .ops = &clkhwops_iclk_wait,
  1490. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1491. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1492. .clkdm_name = "core_l4_clkdm",
  1493. };
  1494. DEFINE_STRUCT_CLK(i2c1_ick, aes2_ick_parent_names, aes2_ick_ops);
  1495. static struct clk i2c2_fck;
  1496. static struct clk_hw_omap i2c2_fck_hw = {
  1497. .hw = {
  1498. .clk = &i2c2_fck,
  1499. },
  1500. .ops = &clkhwops_wait,
  1501. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1502. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1503. .clkdm_name = "core_l4_clkdm",
  1504. };
  1505. DEFINE_STRUCT_CLK(i2c2_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
  1506. static struct clk i2c2_ick;
  1507. static struct clk_hw_omap i2c2_ick_hw = {
  1508. .hw = {
  1509. .clk = &i2c2_ick,
  1510. },
  1511. .ops = &clkhwops_iclk_wait,
  1512. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1513. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1514. .clkdm_name = "core_l4_clkdm",
  1515. };
  1516. DEFINE_STRUCT_CLK(i2c2_ick, aes2_ick_parent_names, aes2_ick_ops);
  1517. static struct clk i2c3_fck;
  1518. static struct clk_hw_omap i2c3_fck_hw = {
  1519. .hw = {
  1520. .clk = &i2c3_fck,
  1521. },
  1522. .ops = &clkhwops_wait,
  1523. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1524. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1525. .clkdm_name = "core_l4_clkdm",
  1526. };
  1527. DEFINE_STRUCT_CLK(i2c3_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
  1528. static struct clk i2c3_ick;
  1529. static struct clk_hw_omap i2c3_ick_hw = {
  1530. .hw = {
  1531. .clk = &i2c3_ick,
  1532. },
  1533. .ops = &clkhwops_iclk_wait,
  1534. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1535. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1536. .clkdm_name = "core_l4_clkdm",
  1537. };
  1538. DEFINE_STRUCT_CLK(i2c3_ick, aes2_ick_parent_names, aes2_ick_ops);
  1539. static struct clk icr_ick;
  1540. static struct clk_hw_omap icr_ick_hw = {
  1541. .hw = {
  1542. .clk = &icr_ick,
  1543. },
  1544. .ops = &clkhwops_iclk_wait,
  1545. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1546. .enable_bit = OMAP3430_EN_ICR_SHIFT,
  1547. .clkdm_name = "core_l4_clkdm",
  1548. };
  1549. DEFINE_STRUCT_CLK(icr_ick, aes2_ick_parent_names, aes2_ick_ops);
  1550. static struct clk iva2_ck;
  1551. static const char *iva2_ck_parent_names[] = {
  1552. "dpll2_m2_ck",
  1553. };
  1554. static struct clk_hw_omap iva2_ck_hw = {
  1555. .hw = {
  1556. .clk = &iva2_ck,
  1557. },
  1558. .ops = &clkhwops_wait,
  1559. .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
  1560. .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
  1561. .clkdm_name = "iva2_clkdm",
  1562. };
  1563. DEFINE_STRUCT_CLK(iva2_ck, iva2_ck_parent_names, aes2_ick_ops);
  1564. static struct clk mad2d_ick;
  1565. static struct clk_hw_omap mad2d_ick_hw = {
  1566. .hw = {
  1567. .clk = &mad2d_ick,
  1568. },
  1569. .ops = &clkhwops_iclk_wait,
  1570. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1571. .enable_bit = OMAP3430_EN_MAD2D_SHIFT,
  1572. .clkdm_name = "d2d_clkdm",
  1573. };
  1574. DEFINE_STRUCT_CLK(mad2d_ick, core_l3_ick_parent_names, aes2_ick_ops);
  1575. static struct clk mailboxes_ick;
  1576. static struct clk_hw_omap mailboxes_ick_hw = {
  1577. .hw = {
  1578. .clk = &mailboxes_ick,
  1579. },
  1580. .ops = &clkhwops_iclk_wait,
  1581. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1582. .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
  1583. .clkdm_name = "core_l4_clkdm",
  1584. };
  1585. DEFINE_STRUCT_CLK(mailboxes_ick, aes2_ick_parent_names, aes2_ick_ops);
  1586. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  1587. { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
  1588. { .div = 0 }
  1589. };
  1590. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  1591. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  1592. { .div = 0 }
  1593. };
  1594. static const struct clksel mcbsp_15_clksel[] = {
  1595. { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
  1596. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1597. { .parent = NULL },
  1598. };
  1599. static const char *mcbsp1_fck_parent_names[] = {
  1600. "core_96m_fck", "mcbsp_clks",
  1601. };
  1602. DEFINE_CLK_OMAP_MUX_GATE(mcbsp1_fck, "core_l4_clkdm", mcbsp_15_clksel,
  1603. OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1604. OMAP2_MCBSP1_CLKS_MASK,
  1605. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1606. OMAP3430_EN_MCBSP1_SHIFT, &clkhwops_wait,
  1607. mcbsp1_fck_parent_names, clkout2_src_ck_ops);
  1608. static struct clk mcbsp1_ick;
  1609. static struct clk_hw_omap mcbsp1_ick_hw = {
  1610. .hw = {
  1611. .clk = &mcbsp1_ick,
  1612. },
  1613. .ops = &clkhwops_iclk_wait,
  1614. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1615. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1616. .clkdm_name = "core_l4_clkdm",
  1617. };
  1618. DEFINE_STRUCT_CLK(mcbsp1_ick, aes2_ick_parent_names, aes2_ick_ops);
  1619. static struct clk per_96m_fck;
  1620. DEFINE_STRUCT_CLK_HW_OMAP(per_96m_fck, "per_clkdm");
  1621. DEFINE_STRUCT_CLK(per_96m_fck, cm_96m_fck_parent_names, core_l4_ick_ops);
  1622. static const struct clksel mcbsp_234_clksel[] = {
  1623. { .parent = &per_96m_fck, .rates = common_mcbsp_96m_rates },
  1624. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1625. { .parent = NULL },
  1626. };
  1627. static const char *mcbsp2_fck_parent_names[] = {
  1628. "per_96m_fck", "mcbsp_clks",
  1629. };
  1630. DEFINE_CLK_OMAP_MUX_GATE(mcbsp2_fck, "per_clkdm", mcbsp_234_clksel,
  1631. OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1632. OMAP2_MCBSP2_CLKS_MASK,
  1633. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1634. OMAP3430_EN_MCBSP2_SHIFT, &clkhwops_wait,
  1635. mcbsp2_fck_parent_names, clkout2_src_ck_ops);
  1636. static struct clk mcbsp2_ick;
  1637. static struct clk_hw_omap mcbsp2_ick_hw = {
  1638. .hw = {
  1639. .clk = &mcbsp2_ick,
  1640. },
  1641. .ops = &clkhwops_iclk_wait,
  1642. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1643. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  1644. .clkdm_name = "per_clkdm",
  1645. };
  1646. DEFINE_STRUCT_CLK(mcbsp2_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1647. DEFINE_CLK_OMAP_MUX_GATE(mcbsp3_fck, "per_clkdm", mcbsp_234_clksel,
  1648. OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  1649. OMAP2_MCBSP3_CLKS_MASK,
  1650. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1651. OMAP3430_EN_MCBSP3_SHIFT, &clkhwops_wait,
  1652. mcbsp2_fck_parent_names, clkout2_src_ck_ops);
  1653. static struct clk mcbsp3_ick;
  1654. static struct clk_hw_omap mcbsp3_ick_hw = {
  1655. .hw = {
  1656. .clk = &mcbsp3_ick,
  1657. },
  1658. .ops = &clkhwops_iclk_wait,
  1659. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1660. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  1661. .clkdm_name = "per_clkdm",
  1662. };
  1663. DEFINE_STRUCT_CLK(mcbsp3_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1664. DEFINE_CLK_OMAP_MUX_GATE(mcbsp4_fck, "per_clkdm", mcbsp_234_clksel,
  1665. OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  1666. OMAP2_MCBSP4_CLKS_MASK,
  1667. OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  1668. OMAP3430_EN_MCBSP4_SHIFT, &clkhwops_wait,
  1669. mcbsp2_fck_parent_names, clkout2_src_ck_ops);
  1670. static struct clk mcbsp4_ick;
  1671. static struct clk_hw_omap mcbsp4_ick_hw = {
  1672. .hw = {
  1673. .clk = &mcbsp4_ick,
  1674. },
  1675. .ops = &clkhwops_iclk_wait,
  1676. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  1677. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  1678. .clkdm_name = "per_clkdm",
  1679. };
  1680. DEFINE_STRUCT_CLK(mcbsp4_ick, gpio2_ick_parent_names, aes2_ick_ops);
  1681. DEFINE_CLK_OMAP_MUX_GATE(mcbsp5_fck, "core_l4_clkdm", mcbsp_15_clksel,
  1682. OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  1683. OMAP2_MCBSP5_CLKS_MASK,
  1684. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1685. OMAP3430_EN_MCBSP5_SHIFT, &clkhwops_wait,
  1686. mcbsp1_fck_parent_names, clkout2_src_ck_ops);
  1687. static struct clk mcbsp5_ick;
  1688. static struct clk_hw_omap mcbsp5_ick_hw = {
  1689. .hw = {
  1690. .clk = &mcbsp5_ick,
  1691. },
  1692. .ops = &clkhwops_iclk_wait,
  1693. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1694. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1695. .clkdm_name = "core_l4_clkdm",
  1696. };
  1697. DEFINE_STRUCT_CLK(mcbsp5_ick, aes2_ick_parent_names, aes2_ick_ops);
  1698. static struct clk mcspi1_fck;
  1699. static struct clk_hw_omap mcspi1_fck_hw = {
  1700. .hw = {
  1701. .clk = &mcspi1_fck,
  1702. },
  1703. .ops = &clkhwops_wait,
  1704. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1705. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1706. .clkdm_name = "core_l4_clkdm",
  1707. };
  1708. DEFINE_STRUCT_CLK(mcspi1_fck, fshostusb_fck_parent_names, aes2_ick_ops);
  1709. static struct clk mcspi1_ick;
  1710. static struct clk_hw_omap mcspi1_ick_hw = {
  1711. .hw = {
  1712. .clk = &mcspi1_ick,
  1713. },
  1714. .ops = &clkhwops_iclk_wait,
  1715. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1716. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1717. .clkdm_name = "core_l4_clkdm",
  1718. };
  1719. DEFINE_STRUCT_CLK(mcspi1_ick, aes2_ick_parent_names, aes2_ick_ops);
  1720. static struct clk mcspi2_fck;
  1721. static struct clk_hw_omap mcspi2_fck_hw = {
  1722. .hw = {
  1723. .clk = &mcspi2_fck,
  1724. },
  1725. .ops = &clkhwops_wait,
  1726. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1727. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1728. .clkdm_name = "core_l4_clkdm",
  1729. };
  1730. DEFINE_STRUCT_CLK(mcspi2_fck, fshostusb_fck_parent_names, aes2_ick_ops);
  1731. static struct clk mcspi2_ick;
  1732. static struct clk_hw_omap mcspi2_ick_hw = {
  1733. .hw = {
  1734. .clk = &mcspi2_ick,
  1735. },
  1736. .ops = &clkhwops_iclk_wait,
  1737. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1738. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1739. .clkdm_name = "core_l4_clkdm",
  1740. };
  1741. DEFINE_STRUCT_CLK(mcspi2_ick, aes2_ick_parent_names, aes2_ick_ops);
  1742. static struct clk mcspi3_fck;
  1743. static struct clk_hw_omap mcspi3_fck_hw = {
  1744. .hw = {
  1745. .clk = &mcspi3_fck,
  1746. },
  1747. .ops = &clkhwops_wait,
  1748. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1749. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1750. .clkdm_name = "core_l4_clkdm",
  1751. };
  1752. DEFINE_STRUCT_CLK(mcspi3_fck, fshostusb_fck_parent_names, aes2_ick_ops);
  1753. static struct clk mcspi3_ick;
  1754. static struct clk_hw_omap mcspi3_ick_hw = {
  1755. .hw = {
  1756. .clk = &mcspi3_ick,
  1757. },
  1758. .ops = &clkhwops_iclk_wait,
  1759. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1760. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1761. .clkdm_name = "core_l4_clkdm",
  1762. };
  1763. DEFINE_STRUCT_CLK(mcspi3_ick, aes2_ick_parent_names, aes2_ick_ops);
  1764. static struct clk mcspi4_fck;
  1765. static struct clk_hw_omap mcspi4_fck_hw = {
  1766. .hw = {
  1767. .clk = &mcspi4_fck,
  1768. },
  1769. .ops = &clkhwops_wait,
  1770. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1771. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1772. .clkdm_name = "core_l4_clkdm",
  1773. };
  1774. DEFINE_STRUCT_CLK(mcspi4_fck, fshostusb_fck_parent_names, aes2_ick_ops);
  1775. static struct clk mcspi4_ick;
  1776. static struct clk_hw_omap mcspi4_ick_hw = {
  1777. .hw = {
  1778. .clk = &mcspi4_ick,
  1779. },
  1780. .ops = &clkhwops_iclk_wait,
  1781. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1782. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1783. .clkdm_name = "core_l4_clkdm",
  1784. };
  1785. DEFINE_STRUCT_CLK(mcspi4_ick, aes2_ick_parent_names, aes2_ick_ops);
  1786. static struct clk mmchs1_fck;
  1787. static struct clk_hw_omap mmchs1_fck_hw = {
  1788. .hw = {
  1789. .clk = &mmchs1_fck,
  1790. },
  1791. .ops = &clkhwops_wait,
  1792. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1793. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1794. .clkdm_name = "core_l4_clkdm",
  1795. };
  1796. DEFINE_STRUCT_CLK(mmchs1_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
  1797. static struct clk mmchs1_ick;
  1798. static struct clk_hw_omap mmchs1_ick_hw = {
  1799. .hw = {
  1800. .clk = &mmchs1_ick,
  1801. },
  1802. .ops = &clkhwops_iclk_wait,
  1803. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1804. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1805. .clkdm_name = "core_l4_clkdm",
  1806. };
  1807. DEFINE_STRUCT_CLK(mmchs1_ick, aes2_ick_parent_names, aes2_ick_ops);
  1808. static struct clk mmchs2_fck;
  1809. static struct clk_hw_omap mmchs2_fck_hw = {
  1810. .hw = {
  1811. .clk = &mmchs2_fck,
  1812. },
  1813. .ops = &clkhwops_wait,
  1814. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1815. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1816. .clkdm_name = "core_l4_clkdm",
  1817. };
  1818. DEFINE_STRUCT_CLK(mmchs2_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
  1819. static struct clk mmchs2_ick;
  1820. static struct clk_hw_omap mmchs2_ick_hw = {
  1821. .hw = {
  1822. .clk = &mmchs2_ick,
  1823. },
  1824. .ops = &clkhwops_iclk_wait,
  1825. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1826. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1827. .clkdm_name = "core_l4_clkdm",
  1828. };
  1829. DEFINE_STRUCT_CLK(mmchs2_ick, aes2_ick_parent_names, aes2_ick_ops);
  1830. static struct clk mmchs3_fck;
  1831. static struct clk_hw_omap mmchs3_fck_hw = {
  1832. .hw = {
  1833. .clk = &mmchs3_fck,
  1834. },
  1835. .ops = &clkhwops_wait,
  1836. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1837. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1838. .clkdm_name = "core_l4_clkdm",
  1839. };
  1840. DEFINE_STRUCT_CLK(mmchs3_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
  1841. static struct clk mmchs3_ick;
  1842. static struct clk_hw_omap mmchs3_ick_hw = {
  1843. .hw = {
  1844. .clk = &mmchs3_ick,
  1845. },
  1846. .ops = &clkhwops_iclk_wait,
  1847. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1848. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1849. .clkdm_name = "core_l4_clkdm",
  1850. };
  1851. DEFINE_STRUCT_CLK(mmchs3_ick, aes2_ick_parent_names, aes2_ick_ops);
  1852. static struct clk modem_fck;
  1853. static struct clk_hw_omap modem_fck_hw = {
  1854. .hw = {
  1855. .clk = &modem_fck,
  1856. },
  1857. .ops = &clkhwops_iclk_wait,
  1858. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1859. .enable_bit = OMAP3430_EN_MODEM_SHIFT,
  1860. .clkdm_name = "d2d_clkdm",
  1861. };
  1862. DEFINE_STRUCT_CLK(modem_fck, dpll3_ck_parent_names, aes2_ick_ops);
  1863. static struct clk mspro_fck;
  1864. static struct clk_hw_omap mspro_fck_hw = {
  1865. .hw = {
  1866. .clk = &mspro_fck,
  1867. },
  1868. .ops = &clkhwops_wait,
  1869. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1870. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1871. .clkdm_name = "core_l4_clkdm",
  1872. };
  1873. DEFINE_STRUCT_CLK(mspro_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
  1874. static struct clk mspro_ick;
  1875. static struct clk_hw_omap mspro_ick_hw = {
  1876. .hw = {
  1877. .clk = &mspro_ick,
  1878. },
  1879. .ops = &clkhwops_iclk_wait,
  1880. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1881. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1882. .clkdm_name = "core_l4_clkdm",
  1883. };
  1884. DEFINE_STRUCT_CLK(mspro_ick, aes2_ick_parent_names, aes2_ick_ops);
  1885. static struct clk omap_192m_alwon_fck;
  1886. DEFINE_STRUCT_CLK_HW_OMAP(omap_192m_alwon_fck, NULL);
  1887. DEFINE_STRUCT_CLK(omap_192m_alwon_fck, omap_96m_alwon_fck_parent_names,
  1888. core_ck_ops);
  1889. static struct clk omap_32ksync_ick;
  1890. static struct clk_hw_omap omap_32ksync_ick_hw = {
  1891. .hw = {
  1892. .clk = &omap_32ksync_ick,
  1893. },
  1894. .ops = &clkhwops_iclk_wait,
  1895. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1896. .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
  1897. .clkdm_name = "wkup_clkdm",
  1898. };
  1899. DEFINE_STRUCT_CLK(omap_32ksync_ick, gpio1_ick_parent_names, aes2_ick_ops);
  1900. static const struct clksel_rate omap_96m_alwon_fck_rates[] = {
  1901. { .div = 1, .val = 1, .flags = RATE_IN_36XX },
  1902. { .div = 2, .val = 2, .flags = RATE_IN_36XX },
  1903. { .div = 0 }
  1904. };
  1905. static const struct clksel omap_96m_alwon_fck_clksel[] = {
  1906. { .parent = &omap_192m_alwon_fck, .rates = omap_96m_alwon_fck_rates },
  1907. { .parent = NULL }
  1908. };
  1909. static struct clk omap_96m_alwon_fck_3630;
  1910. static const char *omap_96m_alwon_fck_3630_parent_names[] = {
  1911. "omap_192m_alwon_fck",
  1912. };
  1913. static const struct clk_ops omap_96m_alwon_fck_3630_ops = {
  1914. .set_rate = &omap2_clksel_set_rate,
  1915. .recalc_rate = &omap2_clksel_recalc,
  1916. .round_rate = &omap2_clksel_round_rate,
  1917. };
  1918. static struct clk_hw_omap omap_96m_alwon_fck_3630_hw = {
  1919. .hw = {
  1920. .clk = &omap_96m_alwon_fck_3630,
  1921. },
  1922. .clksel = omap_96m_alwon_fck_clksel,
  1923. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1924. .clksel_mask = OMAP3630_CLKSEL_96M_MASK,
  1925. };
  1926. static struct clk omap_96m_alwon_fck_3630 = {
  1927. .name = "omap_96m_alwon_fck",
  1928. .hw = &omap_96m_alwon_fck_3630_hw.hw,
  1929. .parent_names = omap_96m_alwon_fck_3630_parent_names,
  1930. .num_parents = ARRAY_SIZE(omap_96m_alwon_fck_3630_parent_names),
  1931. .ops = &omap_96m_alwon_fck_3630_ops,
  1932. };
  1933. static struct clk omapctrl_ick;
  1934. static struct clk_hw_omap omapctrl_ick_hw = {
  1935. .hw = {
  1936. .clk = &omapctrl_ick,
  1937. },
  1938. .ops = &clkhwops_iclk_wait,
  1939. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1940. .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
  1941. .flags = ENABLE_ON_INIT,
  1942. .clkdm_name = "core_l4_clkdm",
  1943. };
  1944. DEFINE_STRUCT_CLK(omapctrl_ick, aes2_ick_parent_names, aes2_ick_ops);
  1945. DEFINE_CLK_DIVIDER(pclk_fck, "emu_src_ck", &emu_src_ck, 0x0,
  1946. OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  1947. OMAP3430_CLKSEL_PCLK_SHIFT, OMAP3430_CLKSEL_PCLK_WIDTH,
  1948. CLK_DIVIDER_ONE_BASED, NULL);
  1949. DEFINE_CLK_DIVIDER(pclkx2_fck, "emu_src_ck", &emu_src_ck, 0x0,
  1950. OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  1951. OMAP3430_CLKSEL_PCLKX2_SHIFT, OMAP3430_CLKSEL_PCLKX2_WIDTH,
  1952. CLK_DIVIDER_ONE_BASED, NULL);
  1953. static struct clk per_48m_fck;
  1954. DEFINE_STRUCT_CLK_HW_OMAP(per_48m_fck, "per_clkdm");
  1955. DEFINE_STRUCT_CLK(per_48m_fck, core_48m_fck_parent_names, core_l4_ick_ops);
  1956. static struct clk security_l3_ick;
  1957. DEFINE_STRUCT_CLK_HW_OMAP(security_l3_ick, NULL);
  1958. DEFINE_STRUCT_CLK(security_l3_ick, core_l3_ick_parent_names, core_ck_ops);
  1959. static struct clk pka_ick;
  1960. static const char *pka_ick_parent_names[] = {
  1961. "security_l3_ick",
  1962. };
  1963. static struct clk_hw_omap pka_ick_hw = {
  1964. .hw = {
  1965. .clk = &pka_ick,
  1966. },
  1967. .ops = &clkhwops_iclk_wait,
  1968. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1969. .enable_bit = OMAP3430_EN_PKA_SHIFT,
  1970. };
  1971. DEFINE_STRUCT_CLK(pka_ick, pka_ick_parent_names, aes1_ick_ops);
  1972. DEFINE_CLK_DIVIDER(rm_ick, "l4_ick", &l4_ick, 0x0,
  1973. OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1974. OMAP3430_CLKSEL_RM_SHIFT, OMAP3430_CLKSEL_RM_WIDTH,
  1975. CLK_DIVIDER_ONE_BASED, NULL);
  1976. static struct clk rng_ick;
  1977. static struct clk_hw_omap rng_ick_hw = {
  1978. .hw = {
  1979. .clk = &rng_ick,
  1980. },
  1981. .ops = &clkhwops_iclk_wait,
  1982. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1983. .enable_bit = OMAP3430_EN_RNG_SHIFT,
  1984. };
  1985. DEFINE_STRUCT_CLK(rng_ick, aes1_ick_parent_names, aes1_ick_ops);
  1986. static struct clk sad2d_ick;
  1987. static struct clk_hw_omap sad2d_ick_hw = {
  1988. .hw = {
  1989. .clk = &sad2d_ick,
  1990. },
  1991. .ops = &clkhwops_iclk_wait,
  1992. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1993. .enable_bit = OMAP3430_EN_SAD2D_SHIFT,
  1994. .clkdm_name = "d2d_clkdm",
  1995. };
  1996. DEFINE_STRUCT_CLK(sad2d_ick, core_l3_ick_parent_names, aes2_ick_ops);
  1997. static struct clk sdrc_ick;
  1998. static struct clk_hw_omap sdrc_ick_hw = {
  1999. .hw = {
  2000. .clk = &sdrc_ick,
  2001. },
  2002. .ops = &clkhwops_wait,
  2003. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2004. .enable_bit = OMAP3430_EN_SDRC_SHIFT,
  2005. .flags = ENABLE_ON_INIT,
  2006. .clkdm_name = "core_l3_clkdm",
  2007. };
  2008. DEFINE_STRUCT_CLK(sdrc_ick, ipss_ick_parent_names, aes2_ick_ops);
  2009. static const struct clksel_rate sgx_core_rates[] = {
  2010. { .div = 2, .val = 5, .flags = RATE_IN_36XX },
  2011. { .div = 3, .val = 0, .flags = RATE_IN_3XXX },
  2012. { .div = 4, .val = 1, .flags = RATE_IN_3XXX },
  2013. { .div = 6, .val = 2, .flags = RATE_IN_3XXX },
  2014. { .div = 0 }
  2015. };
  2016. static const struct clksel_rate sgx_96m_rates[] = {
  2017. { .div = 1, .val = 3, .flags = RATE_IN_3XXX },
  2018. { .div = 0 }
  2019. };
  2020. static const struct clksel_rate sgx_192m_rates[] = {
  2021. { .div = 1, .val = 4, .flags = RATE_IN_36XX },
  2022. { .div = 0 }
  2023. };
  2024. static const struct clksel_rate sgx_corex2_rates[] = {
  2025. { .div = 3, .val = 6, .flags = RATE_IN_36XX },
  2026. { .div = 5, .val = 7, .flags = RATE_IN_36XX },
  2027. { .div = 0 }
  2028. };
  2029. static const struct clksel sgx_clksel[] = {
  2030. { .parent = &core_ck, .rates = sgx_core_rates },
  2031. { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
  2032. { .parent = &omap_192m_alwon_fck, .rates = sgx_192m_rates },
  2033. { .parent = &corex2_fck, .rates = sgx_corex2_rates },
  2034. { .parent = NULL },
  2035. };
  2036. static const char *sgx_fck_parent_names[] = {
  2037. "core_ck", "cm_96m_fck", "omap_192m_alwon_fck", "corex2_fck",
  2038. };
  2039. static struct clk sgx_fck;
  2040. static const struct clk_ops sgx_fck_ops = {
  2041. .init = &omap2_init_clk_clkdm,
  2042. .enable = &omap2_dflt_clk_enable,
  2043. .disable = &omap2_dflt_clk_disable,
  2044. .is_enabled = &omap2_dflt_clk_is_enabled,
  2045. .recalc_rate = &omap2_clksel_recalc,
  2046. .set_rate = &omap2_clksel_set_rate,
  2047. .round_rate = &omap2_clksel_round_rate,
  2048. .get_parent = &omap2_clksel_find_parent_index,
  2049. .set_parent = &omap2_clksel_set_parent,
  2050. };
  2051. DEFINE_CLK_OMAP_MUX_GATE(sgx_fck, "sgx_clkdm", sgx_clksel,
  2052. OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
  2053. OMAP3430ES2_CLKSEL_SGX_MASK,
  2054. OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
  2055. OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT,
  2056. &clkhwops_wait, sgx_fck_parent_names, sgx_fck_ops);
  2057. static struct clk sgx_ick;
  2058. static struct clk_hw_omap sgx_ick_hw = {
  2059. .hw = {
  2060. .clk = &sgx_ick,
  2061. },
  2062. .ops = &clkhwops_wait,
  2063. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
  2064. .enable_bit = OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT,
  2065. .clkdm_name = "sgx_clkdm",
  2066. };
  2067. DEFINE_STRUCT_CLK(sgx_ick, core_l3_ick_parent_names, aes2_ick_ops);
  2068. static struct clk sha11_ick;
  2069. static struct clk_hw_omap sha11_ick_hw = {
  2070. .hw = {
  2071. .clk = &sha11_ick,
  2072. },
  2073. .ops = &clkhwops_iclk_wait,
  2074. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2075. .enable_bit = OMAP3430_EN_SHA11_SHIFT,
  2076. };
  2077. DEFINE_STRUCT_CLK(sha11_ick, aes1_ick_parent_names, aes1_ick_ops);
  2078. static struct clk sha12_ick;
  2079. static struct clk_hw_omap sha12_ick_hw = {
  2080. .hw = {
  2081. .clk = &sha12_ick,
  2082. },
  2083. .ops = &clkhwops_iclk_wait,
  2084. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2085. .enable_bit = OMAP3430_EN_SHA12_SHIFT,
  2086. .clkdm_name = "core_l4_clkdm",
  2087. };
  2088. DEFINE_STRUCT_CLK(sha12_ick, aes2_ick_parent_names, aes2_ick_ops);
  2089. static struct clk sr1_fck;
  2090. static struct clk_hw_omap sr1_fck_hw = {
  2091. .hw = {
  2092. .clk = &sr1_fck,
  2093. },
  2094. .ops = &clkhwops_wait,
  2095. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2096. .enable_bit = OMAP3430_EN_SR1_SHIFT,
  2097. .clkdm_name = "wkup_clkdm",
  2098. };
  2099. DEFINE_STRUCT_CLK(sr1_fck, dpll3_ck_parent_names, aes2_ick_ops);
  2100. static struct clk sr2_fck;
  2101. static struct clk_hw_omap sr2_fck_hw = {
  2102. .hw = {
  2103. .clk = &sr2_fck,
  2104. },
  2105. .ops = &clkhwops_wait,
  2106. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2107. .enable_bit = OMAP3430_EN_SR2_SHIFT,
  2108. .clkdm_name = "wkup_clkdm",
  2109. };
  2110. DEFINE_STRUCT_CLK(sr2_fck, dpll3_ck_parent_names, aes2_ick_ops);
  2111. static struct clk sr_l4_ick;
  2112. DEFINE_STRUCT_CLK_HW_OMAP(sr_l4_ick, "core_l4_clkdm");
  2113. DEFINE_STRUCT_CLK(sr_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);
  2114. static struct clk ssi_l4_ick;
  2115. DEFINE_STRUCT_CLK_HW_OMAP(ssi_l4_ick, "core_l4_clkdm");
  2116. DEFINE_STRUCT_CLK(ssi_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);
  2117. static struct clk ssi_ick_3430es1;
  2118. static const char *ssi_ick_3430es1_parent_names[] = {
  2119. "ssi_l4_ick",
  2120. };
  2121. static struct clk_hw_omap ssi_ick_3430es1_hw = {
  2122. .hw = {
  2123. .clk = &ssi_ick_3430es1,
  2124. },
  2125. .ops = &clkhwops_iclk,
  2126. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2127. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  2128. .clkdm_name = "core_l4_clkdm",
  2129. };
  2130. DEFINE_STRUCT_CLK(ssi_ick_3430es1, ssi_ick_3430es1_parent_names, aes2_ick_ops);
  2131. static struct clk ssi_ick_3430es2;
  2132. static struct clk_hw_omap ssi_ick_3430es2_hw = {
  2133. .hw = {
  2134. .clk = &ssi_ick_3430es2,
  2135. },
  2136. .ops = &clkhwops_omap3430es2_iclk_ssi_wait,
  2137. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2138. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  2139. .clkdm_name = "core_l4_clkdm",
  2140. };
  2141. DEFINE_STRUCT_CLK(ssi_ick_3430es2, ssi_ick_3430es1_parent_names, aes2_ick_ops);
  2142. static const struct clksel_rate ssi_ssr_corex2_rates[] = {
  2143. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  2144. { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
  2145. { .div = 3, .val = 3, .flags = RATE_IN_3XXX },
  2146. { .div = 4, .val = 4, .flags = RATE_IN_3XXX },
  2147. { .div = 6, .val = 6, .flags = RATE_IN_3XXX },
  2148. { .div = 8, .val = 8, .flags = RATE_IN_3XXX },
  2149. { .div = 0 }
  2150. };
  2151. static const struct clksel ssi_ssr_clksel[] = {
  2152. { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
  2153. { .parent = NULL },
  2154. };
  2155. static const char *ssi_ssr_fck_3430es1_parent_names[] = {
  2156. "corex2_fck",
  2157. };
  2158. static const struct clk_ops ssi_ssr_fck_3430es1_ops = {
  2159. .init = &omap2_init_clk_clkdm,
  2160. .enable = &omap2_dflt_clk_enable,
  2161. .disable = &omap2_dflt_clk_disable,
  2162. .is_enabled = &omap2_dflt_clk_is_enabled,
  2163. .recalc_rate = &omap2_clksel_recalc,
  2164. .set_rate = &omap2_clksel_set_rate,
  2165. .round_rate = &omap2_clksel_round_rate,
  2166. };
  2167. DEFINE_CLK_OMAP_MUX_GATE(ssi_ssr_fck_3430es1, "core_l4_clkdm",
  2168. ssi_ssr_clksel, OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  2169. OMAP3430_CLKSEL_SSI_MASK,
  2170. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2171. OMAP3430_EN_SSI_SHIFT,
  2172. NULL, ssi_ssr_fck_3430es1_parent_names,
  2173. ssi_ssr_fck_3430es1_ops);
  2174. DEFINE_CLK_OMAP_MUX_GATE(ssi_ssr_fck_3430es2, "core_l4_clkdm",
  2175. ssi_ssr_clksel, OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  2176. OMAP3430_CLKSEL_SSI_MASK,
  2177. OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2178. OMAP3430_EN_SSI_SHIFT,
  2179. NULL, ssi_ssr_fck_3430es1_parent_names,
  2180. ssi_ssr_fck_3430es1_ops);
  2181. DEFINE_CLK_FIXED_FACTOR(ssi_sst_fck_3430es1, "ssi_ssr_fck_3430es1",
  2182. &ssi_ssr_fck_3430es1, 0x0, 1, 2);
  2183. DEFINE_CLK_FIXED_FACTOR(ssi_sst_fck_3430es2, "ssi_ssr_fck_3430es2",
  2184. &ssi_ssr_fck_3430es2, 0x0, 1, 2);
  2185. static struct clk sys_clkout1;
  2186. static const char *sys_clkout1_parent_names[] = {
  2187. "osc_sys_ck",
  2188. };
  2189. static struct clk_hw_omap sys_clkout1_hw = {
  2190. .hw = {
  2191. .clk = &sys_clkout1,
  2192. },
  2193. .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
  2194. .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
  2195. };
  2196. DEFINE_STRUCT_CLK(sys_clkout1, sys_clkout1_parent_names, aes1_ick_ops);
  2197. DEFINE_CLK_DIVIDER(sys_clkout2, "clkout2_src_ck", &clkout2_src_ck, 0x0,
  2198. OMAP3430_CM_CLKOUT_CTRL, OMAP3430_CLKOUT2_DIV_SHIFT,
  2199. OMAP3430_CLKOUT2_DIV_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
  2200. DEFINE_CLK_MUX(traceclk_src_fck, emu_src_ck_parent_names, NULL, 0x0,
  2201. OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2202. OMAP3430_TRACE_MUX_CTRL_SHIFT, OMAP3430_TRACE_MUX_CTRL_WIDTH,
  2203. 0x0, NULL);
  2204. DEFINE_CLK_DIVIDER(traceclk_fck, "traceclk_src_fck", &traceclk_src_fck, 0x0,
  2205. OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2206. OMAP3430_CLKSEL_TRACECLK_SHIFT,
  2207. OMAP3430_CLKSEL_TRACECLK_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);
  2208. static struct clk ts_fck;
  2209. static struct clk_hw_omap ts_fck_hw = {
  2210. .hw = {
  2211. .clk = &ts_fck,
  2212. },
  2213. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  2214. .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
  2215. .clkdm_name = "core_l4_clkdm",
  2216. };
  2217. DEFINE_STRUCT_CLK(ts_fck, wkup_32k_fck_parent_names, aes2_ick_ops);
  2218. static struct clk uart1_fck;
  2219. static struct clk_hw_omap uart1_fck_hw = {
  2220. .hw = {
  2221. .clk = &uart1_fck,
  2222. },
  2223. .ops = &clkhwops_wait,
  2224. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2225. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  2226. .clkdm_name = "core_l4_clkdm",
  2227. };
  2228. DEFINE_STRUCT_CLK(uart1_fck, fshostusb_fck_parent_names, aes2_ick_ops);
  2229. static struct clk uart1_ick;
  2230. static struct clk_hw_omap uart1_ick_hw = {
  2231. .hw = {
  2232. .clk = &uart1_ick,
  2233. },
  2234. .ops = &clkhwops_iclk_wait,
  2235. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2236. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  2237. .clkdm_name = "core_l4_clkdm",
  2238. };
  2239. DEFINE_STRUCT_CLK(uart1_ick, aes2_ick_parent_names, aes2_ick_ops);
  2240. static struct clk uart2_fck;
  2241. static struct clk_hw_omap uart2_fck_hw = {
  2242. .hw = {
  2243. .clk = &uart2_fck,
  2244. },
  2245. .ops = &clkhwops_wait,
  2246. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2247. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  2248. .clkdm_name = "core_l4_clkdm",
  2249. };
  2250. DEFINE_STRUCT_CLK(uart2_fck, fshostusb_fck_parent_names, aes2_ick_ops);
  2251. static struct clk uart2_ick;
  2252. static struct clk_hw_omap uart2_ick_hw = {
  2253. .hw = {
  2254. .clk = &uart2_ick,
  2255. },
  2256. .ops = &clkhwops_iclk_wait,
  2257. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2258. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  2259. .clkdm_name = "core_l4_clkdm",
  2260. };
  2261. DEFINE_STRUCT_CLK(uart2_ick, aes2_ick_parent_names, aes2_ick_ops);
  2262. static struct clk uart3_fck;
  2263. static const char *uart3_fck_parent_names[] = {
  2264. "per_48m_fck",
  2265. };
  2266. static struct clk_hw_omap uart3_fck_hw = {
  2267. .hw = {
  2268. .clk = &uart3_fck,
  2269. },
  2270. .ops = &clkhwops_wait,
  2271. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2272. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2273. .clkdm_name = "per_clkdm",
  2274. };
  2275. DEFINE_STRUCT_CLK(uart3_fck, uart3_fck_parent_names, aes2_ick_ops);
  2276. static struct clk uart3_ick;
  2277. static struct clk_hw_omap uart3_ick_hw = {
  2278. .hw = {
  2279. .clk = &uart3_ick,
  2280. },
  2281. .ops = &clkhwops_iclk_wait,
  2282. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2283. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2284. .clkdm_name = "per_clkdm",
  2285. };
  2286. DEFINE_STRUCT_CLK(uart3_ick, gpio2_ick_parent_names, aes2_ick_ops);
  2287. static struct clk uart4_fck;
  2288. static struct clk_hw_omap uart4_fck_hw = {
  2289. .hw = {
  2290. .clk = &uart4_fck,
  2291. },
  2292. .ops = &clkhwops_wait,
  2293. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2294. .enable_bit = OMAP3630_EN_UART4_SHIFT,
  2295. .clkdm_name = "per_clkdm",
  2296. };
  2297. DEFINE_STRUCT_CLK(uart4_fck, uart3_fck_parent_names, aes2_ick_ops);
  2298. static struct clk uart4_fck_am35xx;
  2299. static struct clk_hw_omap uart4_fck_am35xx_hw = {
  2300. .hw = {
  2301. .clk = &uart4_fck_am35xx,
  2302. },
  2303. .ops = &clkhwops_wait,
  2304. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2305. .enable_bit = AM35XX_EN_UART4_SHIFT,
  2306. .clkdm_name = "core_l4_clkdm",
  2307. };
  2308. DEFINE_STRUCT_CLK(uart4_fck_am35xx, fshostusb_fck_parent_names, aes2_ick_ops);
  2309. static struct clk uart4_ick;
  2310. static struct clk_hw_omap uart4_ick_hw = {
  2311. .hw = {
  2312. .clk = &uart4_ick,
  2313. },
  2314. .ops = &clkhwops_iclk_wait,
  2315. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2316. .enable_bit = OMAP3630_EN_UART4_SHIFT,
  2317. .clkdm_name = "per_clkdm",
  2318. };
  2319. DEFINE_STRUCT_CLK(uart4_ick, gpio2_ick_parent_names, aes2_ick_ops);
  2320. static struct clk uart4_ick_am35xx;
  2321. static struct clk_hw_omap uart4_ick_am35xx_hw = {
  2322. .hw = {
  2323. .clk = &uart4_ick_am35xx,
  2324. },
  2325. .ops = &clkhwops_iclk_wait,
  2326. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2327. .enable_bit = AM35XX_EN_UART4_SHIFT,
  2328. .clkdm_name = "core_l4_clkdm",
  2329. };
  2330. DEFINE_STRUCT_CLK(uart4_ick_am35xx, aes2_ick_parent_names, aes2_ick_ops);
  2331. static const struct clksel_rate div2_rates[] = {
  2332. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  2333. { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
  2334. { .div = 0 }
  2335. };
  2336. static const struct clksel usb_l4_clksel[] = {
  2337. { .parent = &l4_ick, .rates = div2_rates },
  2338. { .parent = NULL },
  2339. };
  2340. static const char *usb_l4_ick_parent_names[] = {
  2341. "l4_ick",
  2342. };
  2343. DEFINE_CLK_OMAP_MUX_GATE(usb_l4_ick, "core_l4_clkdm", usb_l4_clksel,
  2344. OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  2345. OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
  2346. OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2347. OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  2348. &clkhwops_iclk_wait, usb_l4_ick_parent_names,
  2349. ssi_ssr_fck_3430es1_ops);
  2350. static struct clk usbhost_120m_fck;
  2351. static const char *usbhost_120m_fck_parent_names[] = {
  2352. "dpll5_m2_ck",
  2353. };
  2354. static struct clk_hw_omap usbhost_120m_fck_hw = {
  2355. .hw = {
  2356. .clk = &usbhost_120m_fck,
  2357. },
  2358. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  2359. .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
  2360. .clkdm_name = "usbhost_clkdm",
  2361. };
  2362. DEFINE_STRUCT_CLK(usbhost_120m_fck, usbhost_120m_fck_parent_names,
  2363. aes2_ick_ops);
  2364. static struct clk usbhost_48m_fck;
  2365. static struct clk_hw_omap usbhost_48m_fck_hw = {
  2366. .hw = {
  2367. .clk = &usbhost_48m_fck,
  2368. },
  2369. .ops = &clkhwops_omap3430es2_dss_usbhost_wait,
  2370. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  2371. .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
  2372. .clkdm_name = "usbhost_clkdm",
  2373. };
  2374. DEFINE_STRUCT_CLK(usbhost_48m_fck, core_48m_fck_parent_names, aes2_ick_ops);
  2375. static struct clk usbhost_ick;
  2376. static struct clk_hw_omap usbhost_ick_hw = {
  2377. .hw = {
  2378. .clk = &usbhost_ick,
  2379. },
  2380. .ops = &clkhwops_omap3430es2_iclk_dss_usbhost_wait,
  2381. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
  2382. .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
  2383. .clkdm_name = "usbhost_clkdm",
  2384. };
  2385. DEFINE_STRUCT_CLK(usbhost_ick, security_l4_ick2_parent_names, aes2_ick_ops);
  2386. static struct clk usbtll_fck;
  2387. static struct clk_hw_omap usbtll_fck_hw = {
  2388. .hw = {
  2389. .clk = &usbtll_fck,
  2390. },
  2391. .ops = &clkhwops_wait,
  2392. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  2393. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  2394. .clkdm_name = "core_l4_clkdm",
  2395. };
  2396. DEFINE_STRUCT_CLK(usbtll_fck, usbhost_120m_fck_parent_names, aes2_ick_ops);
  2397. static struct clk usbtll_ick;
  2398. static struct clk_hw_omap usbtll_ick_hw = {
  2399. .hw = {
  2400. .clk = &usbtll_ick,
  2401. },
  2402. .ops = &clkhwops_iclk_wait,
  2403. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  2404. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  2405. .clkdm_name = "core_l4_clkdm",
  2406. };
  2407. DEFINE_STRUCT_CLK(usbtll_ick, aes2_ick_parent_names, aes2_ick_ops);
  2408. static const struct clksel_rate usim_96m_rates[] = {
  2409. { .div = 2, .val = 3, .flags = RATE_IN_3XXX },
  2410. { .div = 4, .val = 4, .flags = RATE_IN_3XXX },
  2411. { .div = 8, .val = 5, .flags = RATE_IN_3XXX },
  2412. { .div = 10, .val = 6, .flags = RATE_IN_3XXX },
  2413. { .div = 0 }
  2414. };
  2415. static const struct clksel_rate usim_120m_rates[] = {
  2416. { .div = 4, .val = 7, .flags = RATE_IN_3XXX },
  2417. { .div = 8, .val = 8, .flags = RATE_IN_3XXX },
  2418. { .div = 16, .val = 9, .flags = RATE_IN_3XXX },
  2419. { .div = 20, .val = 10, .flags = RATE_IN_3XXX },
  2420. { .div = 0 }
  2421. };
  2422. static const struct clksel usim_clksel[] = {
  2423. { .parent = &omap_96m_fck, .rates = usim_96m_rates },
  2424. { .parent = &dpll5_m2_ck, .rates = usim_120m_rates },
  2425. { .parent = &sys_ck, .rates = div2_rates },
  2426. { .parent = NULL },
  2427. };
  2428. static const char *usim_fck_parent_names[] = {
  2429. "omap_96m_fck", "dpll5_m2_ck", "sys_ck",
  2430. };
  2431. static struct clk usim_fck;
  2432. static const struct clk_ops usim_fck_ops = {
  2433. .enable = &omap2_dflt_clk_enable,
  2434. .disable = &omap2_dflt_clk_disable,
  2435. .is_enabled = &omap2_dflt_clk_is_enabled,
  2436. .recalc_rate = &omap2_clksel_recalc,
  2437. .get_parent = &omap2_clksel_find_parent_index,
  2438. .set_parent = &omap2_clksel_set_parent,
  2439. };
  2440. DEFINE_CLK_OMAP_MUX_GATE(usim_fck, NULL, usim_clksel,
  2441. OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  2442. OMAP3430ES2_CLKSEL_USIMOCP_MASK,
  2443. OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2444. OMAP3430ES2_EN_USIMOCP_SHIFT, &clkhwops_wait,
  2445. usim_fck_parent_names, usim_fck_ops);
  2446. static struct clk usim_ick;
  2447. static struct clk_hw_omap usim_ick_hw = {
  2448. .hw = {
  2449. .clk = &usim_ick,
  2450. },
  2451. .ops = &clkhwops_iclk_wait,
  2452. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2453. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  2454. .clkdm_name = "wkup_clkdm",
  2455. };
  2456. DEFINE_STRUCT_CLK(usim_ick, gpio1_ick_parent_names, aes2_ick_ops);
  2457. static struct clk vpfe_fck;
  2458. static const char *vpfe_fck_parent_names[] = {
  2459. "pclk_ck",
  2460. };
  2461. static struct clk_hw_omap vpfe_fck_hw = {
  2462. .hw = {
  2463. .clk = &vpfe_fck,
  2464. },
  2465. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  2466. .enable_bit = AM35XX_VPFE_FCLK_SHIFT,
  2467. };
  2468. DEFINE_STRUCT_CLK(vpfe_fck, vpfe_fck_parent_names, aes1_ick_ops);
  2469. static struct clk vpfe_ick;
  2470. static struct clk_hw_omap vpfe_ick_hw = {
  2471. .hw = {
  2472. .clk = &vpfe_ick,
  2473. },
  2474. .ops = &clkhwops_am35xx_ipss_module_wait,
  2475. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  2476. .enable_bit = AM35XX_VPFE_VBUSP_CLK_SHIFT,
  2477. .clkdm_name = "core_l3_clkdm",
  2478. };
  2479. DEFINE_STRUCT_CLK(vpfe_ick, emac_ick_parent_names, aes2_ick_ops);
  2480. static struct clk wdt1_fck;
  2481. DEFINE_STRUCT_CLK_HW_OMAP(wdt1_fck, "wkup_clkdm");
  2482. DEFINE_STRUCT_CLK(wdt1_fck, gpt12_fck_parent_names, core_l4_ick_ops);
  2483. static struct clk wdt1_ick;
  2484. static struct clk_hw_omap wdt1_ick_hw = {
  2485. .hw = {
  2486. .clk = &wdt1_ick,
  2487. },
  2488. .ops = &clkhwops_iclk_wait,
  2489. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2490. .enable_bit = OMAP3430_EN_WDT1_SHIFT,
  2491. .clkdm_name = "wkup_clkdm",
  2492. };
  2493. DEFINE_STRUCT_CLK(wdt1_ick, gpio1_ick_parent_names, aes2_ick_ops);
  2494. static struct clk wdt2_fck;
  2495. static struct clk_hw_omap wdt2_fck_hw = {
  2496. .hw = {
  2497. .clk = &wdt2_fck,
  2498. },
  2499. .ops = &clkhwops_wait,
  2500. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2501. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2502. .clkdm_name = "wkup_clkdm",
  2503. };
  2504. DEFINE_STRUCT_CLK(wdt2_fck, gpio1_dbck_parent_names, aes2_ick_ops);
  2505. static struct clk wdt2_ick;
  2506. static struct clk_hw_omap wdt2_ick_hw = {
  2507. .hw = {
  2508. .clk = &wdt2_ick,
  2509. },
  2510. .ops = &clkhwops_iclk_wait,
  2511. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2512. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2513. .clkdm_name = "wkup_clkdm",
  2514. };
  2515. DEFINE_STRUCT_CLK(wdt2_ick, gpio1_ick_parent_names, aes2_ick_ops);
  2516. static struct clk wdt3_fck;
  2517. static struct clk_hw_omap wdt3_fck_hw = {
  2518. .hw = {
  2519. .clk = &wdt3_fck,
  2520. },
  2521. .ops = &clkhwops_wait,
  2522. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2523. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2524. .clkdm_name = "per_clkdm",
  2525. };
  2526. DEFINE_STRUCT_CLK(wdt3_fck, gpio2_dbck_parent_names, aes2_ick_ops);
  2527. static struct clk wdt3_ick;
  2528. static struct clk_hw_omap wdt3_ick_hw = {
  2529. .hw = {
  2530. .clk = &wdt3_ick,
  2531. },
  2532. .ops = &clkhwops_iclk_wait,
  2533. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2534. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2535. .clkdm_name = "per_clkdm",
  2536. };
  2537. DEFINE_STRUCT_CLK(wdt3_ick, gpio2_ick_parent_names, aes2_ick_ops);
  2538. /*
  2539. * clkdev
  2540. */
  2541. static struct omap_clk omap3xxx_clks[] = {
  2542. CLK(NULL, "apb_pclk", &dummy_apb_pclk, CK_3XXX),
  2543. CLK(NULL, "omap_32k_fck", &omap_32k_fck, CK_3XXX),
  2544. CLK(NULL, "virt_12m_ck", &virt_12m_ck, CK_3XXX),
  2545. CLK(NULL, "virt_13m_ck", &virt_13m_ck, CK_3XXX),
  2546. CLK(NULL, "virt_16_8m_ck", &virt_16_8m_ck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2547. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_3XXX),
  2548. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_3XXX),
  2549. CLK(NULL, "virt_38_4m_ck", &virt_38_4m_ck, CK_3XXX),
  2550. CLK(NULL, "osc_sys_ck", &osc_sys_ck, CK_3XXX),
  2551. CLK("twl", "fck", &osc_sys_ck, CK_3XXX),
  2552. CLK(NULL, "sys_ck", &sys_ck, CK_3XXX),
  2553. CLK(NULL, "sys_altclk", &sys_altclk, CK_3XXX),
  2554. CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_3XXX),
  2555. CLK(NULL, "sys_clkout1", &sys_clkout1, CK_3XXX),
  2556. CLK(NULL, "dpll1_ck", &dpll1_ck, CK_3XXX),
  2557. CLK(NULL, "dpll1_x2_ck", &dpll1_x2_ck, CK_3XXX),
  2558. CLK(NULL, "dpll1_x2m2_ck", &dpll1_x2m2_ck, CK_3XXX),
  2559. CLK(NULL, "dpll2_ck", &dpll2_ck, CK_34XX | CK_36XX),
  2560. CLK(NULL, "dpll2_m2_ck", &dpll2_m2_ck, CK_34XX | CK_36XX),
  2561. CLK(NULL, "dpll3_ck", &dpll3_ck, CK_3XXX),
  2562. CLK(NULL, "core_ck", &core_ck, CK_3XXX),
  2563. CLK(NULL, "dpll3_x2_ck", &dpll3_x2_ck, CK_3XXX),
  2564. CLK(NULL, "dpll3_m2_ck", &dpll3_m2_ck, CK_3XXX),
  2565. CLK(NULL, "dpll3_m2x2_ck", &dpll3_m2x2_ck, CK_3XXX),
  2566. CLK(NULL, "dpll3_m3_ck", &dpll3_m3_ck, CK_3XXX),
  2567. CLK(NULL, "dpll3_m3x2_ck", &dpll3_m3x2_ck, CK_3XXX),
  2568. CLK("etb", "emu_core_alwon_ck", &emu_core_alwon_ck, CK_3XXX),
  2569. CLK(NULL, "dpll4_ck", &dpll4_ck, CK_3XXX),
  2570. CLK(NULL, "dpll4_x2_ck", &dpll4_x2_ck, CK_3XXX),
  2571. CLK(NULL, "omap_192m_alwon_fck", &omap_192m_alwon_fck, CK_36XX),
  2572. CLK(NULL, "omap_96m_alwon_fck", &omap_96m_alwon_fck, CK_3XXX),
  2573. CLK(NULL, "omap_96m_fck", &omap_96m_fck, CK_3XXX),
  2574. CLK(NULL, "cm_96m_fck", &cm_96m_fck, CK_3XXX),
  2575. CLK(NULL, "omap_54m_fck", &omap_54m_fck, CK_3XXX),
  2576. CLK(NULL, "omap_48m_fck", &omap_48m_fck, CK_3XXX),
  2577. CLK(NULL, "omap_12m_fck", &omap_12m_fck, CK_3XXX),
  2578. CLK(NULL, "dpll4_m2_ck", &dpll4_m2_ck, CK_3XXX),
  2579. CLK(NULL, "dpll4_m2x2_ck", &dpll4_m2x2_ck, CK_3XXX),
  2580. CLK(NULL, "dpll4_m3_ck", &dpll4_m3_ck, CK_3XXX),
  2581. CLK(NULL, "dpll4_m3x2_ck", &dpll4_m3x2_ck, CK_3XXX),
  2582. CLK(NULL, "dpll4_m4_ck", &dpll4_m4_ck, CK_3XXX),
  2583. CLK(NULL, "dpll4_m4x2_ck", &dpll4_m4x2_ck, CK_3XXX),
  2584. CLK(NULL, "dpll4_m5_ck", &dpll4_m5_ck, CK_3XXX),
  2585. CLK(NULL, "dpll4_m5x2_ck", &dpll4_m5x2_ck, CK_3XXX),
  2586. CLK(NULL, "dpll4_m6_ck", &dpll4_m6_ck, CK_3XXX),
  2587. CLK(NULL, "dpll4_m6x2_ck", &dpll4_m6x2_ck, CK_3XXX),
  2588. CLK("etb", "emu_per_alwon_ck", &emu_per_alwon_ck, CK_3XXX),
  2589. CLK(NULL, "dpll5_ck", &dpll5_ck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2590. CLK(NULL, "dpll5_m2_ck", &dpll5_m2_ck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2591. CLK(NULL, "clkout2_src_ck", &clkout2_src_ck, CK_3XXX),
  2592. CLK(NULL, "sys_clkout2", &sys_clkout2, CK_3XXX),
  2593. CLK(NULL, "corex2_fck", &corex2_fck, CK_3XXX),
  2594. CLK(NULL, "dpll1_fck", &dpll1_fck, CK_3XXX),
  2595. CLK(NULL, "mpu_ck", &mpu_ck, CK_3XXX),
  2596. CLK(NULL, "arm_fck", &arm_fck, CK_3XXX),
  2597. CLK("etb", "emu_mpu_alwon_ck", &emu_mpu_alwon_ck, CK_3XXX),
  2598. CLK(NULL, "dpll2_fck", &dpll2_fck, CK_34XX | CK_36XX),
  2599. CLK(NULL, "iva2_ck", &iva2_ck, CK_34XX | CK_36XX),
  2600. CLK(NULL, "l3_ick", &l3_ick, CK_3XXX),
  2601. CLK(NULL, "l4_ick", &l4_ick, CK_3XXX),
  2602. CLK(NULL, "rm_ick", &rm_ick, CK_3XXX),
  2603. CLK(NULL, "gfx_l3_ck", &gfx_l3_ck, CK_3430ES1),
  2604. CLK(NULL, "gfx_l3_fck", &gfx_l3_fck, CK_3430ES1),
  2605. CLK(NULL, "gfx_l3_ick", &gfx_l3_ick, CK_3430ES1),
  2606. CLK(NULL, "gfx_cg1_ck", &gfx_cg1_ck, CK_3430ES1),
  2607. CLK(NULL, "gfx_cg2_ck", &gfx_cg2_ck, CK_3430ES1),
  2608. CLK(NULL, "sgx_fck", &sgx_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2609. CLK(NULL, "sgx_ick", &sgx_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2610. CLK(NULL, "d2d_26m_fck", &d2d_26m_fck, CK_3430ES1),
  2611. CLK(NULL, "modem_fck", &modem_fck, CK_34XX | CK_36XX),
  2612. CLK(NULL, "sad2d_ick", &sad2d_ick, CK_34XX | CK_36XX),
  2613. CLK(NULL, "mad2d_ick", &mad2d_ick, CK_34XX | CK_36XX),
  2614. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_3XXX),
  2615. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_3XXX),
  2616. CLK(NULL, "cpefuse_fck", &cpefuse_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2617. CLK(NULL, "ts_fck", &ts_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2618. CLK(NULL, "usbtll_fck", &usbtll_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2619. CLK("usbhs_omap", "usbtll_fck", &usbtll_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2620. CLK("usbhs_tll", "usbtll_fck", &usbtll_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2621. CLK(NULL, "core_96m_fck", &core_96m_fck, CK_3XXX),
  2622. CLK(NULL, "mmchs3_fck", &mmchs3_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2623. CLK(NULL, "mmchs2_fck", &mmchs2_fck, CK_3XXX),
  2624. CLK(NULL, "mspro_fck", &mspro_fck, CK_34XX | CK_36XX),
  2625. CLK(NULL, "mmchs1_fck", &mmchs1_fck, CK_3XXX),
  2626. CLK(NULL, "i2c3_fck", &i2c3_fck, CK_3XXX),
  2627. CLK(NULL, "i2c2_fck", &i2c2_fck, CK_3XXX),
  2628. CLK(NULL, "i2c1_fck", &i2c1_fck, CK_3XXX),
  2629. CLK(NULL, "mcbsp5_fck", &mcbsp5_fck, CK_3XXX),
  2630. CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_3XXX),
  2631. CLK(NULL, "core_48m_fck", &core_48m_fck, CK_3XXX),
  2632. CLK(NULL, "mcspi4_fck", &mcspi4_fck, CK_3XXX),
  2633. CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_3XXX),
  2634. CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_3XXX),
  2635. CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_3XXX),
  2636. CLK(NULL, "uart2_fck", &uart2_fck, CK_3XXX),
  2637. CLK(NULL, "uart1_fck", &uart1_fck, CK_3XXX),
  2638. CLK(NULL, "fshostusb_fck", &fshostusb_fck, CK_3430ES1),
  2639. CLK(NULL, "core_12m_fck", &core_12m_fck, CK_3XXX),
  2640. CLK("omap_hdq.0", "fck", &hdq_fck, CK_3XXX),
  2641. CLK(NULL, "hdq_fck", &hdq_fck, CK_3XXX),
  2642. CLK(NULL, "ssi_ssr_fck", &ssi_ssr_fck_3430es1, CK_3430ES1),
  2643. CLK(NULL, "ssi_ssr_fck", &ssi_ssr_fck_3430es2, CK_3430ES2PLUS | CK_36XX),
  2644. CLK(NULL, "ssi_sst_fck", &ssi_sst_fck_3430es1, CK_3430ES1),
  2645. CLK(NULL, "ssi_sst_fck", &ssi_sst_fck_3430es2, CK_3430ES2PLUS | CK_36XX),
  2646. CLK(NULL, "core_l3_ick", &core_l3_ick, CK_3XXX),
  2647. CLK("musb-omap2430", "ick", &hsotgusb_ick_3430es1, CK_3430ES1),
  2648. CLK("musb-omap2430", "ick", &hsotgusb_ick_3430es2, CK_3430ES2PLUS | CK_36XX),
  2649. CLK(NULL, "hsotgusb_ick", &hsotgusb_ick_3430es1, CK_3430ES1),
  2650. CLK(NULL, "hsotgusb_ick", &hsotgusb_ick_3430es2, CK_3430ES2PLUS | CK_36XX),
  2651. CLK(NULL, "sdrc_ick", &sdrc_ick, CK_3XXX),
  2652. CLK(NULL, "gpmc_fck", &gpmc_fck, CK_3XXX),
  2653. CLK(NULL, "security_l3_ick", &security_l3_ick, CK_34XX | CK_36XX),
  2654. CLK(NULL, "pka_ick", &pka_ick, CK_34XX | CK_36XX),
  2655. CLK(NULL, "core_l4_ick", &core_l4_ick, CK_3XXX),
  2656. CLK(NULL, "usbtll_ick", &usbtll_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2657. CLK("usbhs_omap", "usbtll_ick", &usbtll_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2658. CLK("usbhs_tll", "usbtll_ick", &usbtll_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2659. CLK("omap_hsmmc.2", "ick", &mmchs3_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2660. CLK(NULL, "mmchs3_ick", &mmchs3_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2661. CLK(NULL, "icr_ick", &icr_ick, CK_34XX | CK_36XX),
  2662. CLK("omap-aes", "ick", &aes2_ick, CK_34XX | CK_36XX),
  2663. CLK("omap-sham", "ick", &sha12_ick, CK_34XX | CK_36XX),
  2664. CLK(NULL, "des2_ick", &des2_ick, CK_34XX | CK_36XX),
  2665. CLK("omap_hsmmc.1", "ick", &mmchs2_ick, CK_3XXX),
  2666. CLK("omap_hsmmc.0", "ick", &mmchs1_ick, CK_3XXX),
  2667. CLK(NULL, "mmchs2_ick", &mmchs2_ick, CK_3XXX),
  2668. CLK(NULL, "mmchs1_ick", &mmchs1_ick, CK_3XXX),
  2669. CLK(NULL, "mspro_ick", &mspro_ick, CK_34XX | CK_36XX),
  2670. CLK("omap_hdq.0", "ick", &hdq_ick, CK_3XXX),
  2671. CLK(NULL, "hdq_ick", &hdq_ick, CK_3XXX),
  2672. CLK("omap2_mcspi.4", "ick", &mcspi4_ick, CK_3XXX),
  2673. CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_3XXX),
  2674. CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_3XXX),
  2675. CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_3XXX),
  2676. CLK(NULL, "mcspi4_ick", &mcspi4_ick, CK_3XXX),
  2677. CLK(NULL, "mcspi3_ick", &mcspi3_ick, CK_3XXX),
  2678. CLK(NULL, "mcspi2_ick", &mcspi2_ick, CK_3XXX),
  2679. CLK(NULL, "mcspi1_ick", &mcspi1_ick, CK_3XXX),
  2680. CLK("omap_i2c.3", "ick", &i2c3_ick, CK_3XXX),
  2681. CLK("omap_i2c.2", "ick", &i2c2_ick, CK_3XXX),
  2682. CLK("omap_i2c.1", "ick", &i2c1_ick, CK_3XXX),
  2683. CLK(NULL, "i2c3_ick", &i2c3_ick, CK_3XXX),
  2684. CLK(NULL, "i2c2_ick", &i2c2_ick, CK_3XXX),
  2685. CLK(NULL, "i2c1_ick", &i2c1_ick, CK_3XXX),
  2686. CLK(NULL, "uart2_ick", &uart2_ick, CK_3XXX),
  2687. CLK(NULL, "uart1_ick", &uart1_ick, CK_3XXX),
  2688. CLK(NULL, "gpt11_ick", &gpt11_ick, CK_3XXX),
  2689. CLK(NULL, "gpt10_ick", &gpt10_ick, CK_3XXX),
  2690. CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_3XXX),
  2691. CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_3XXX),
  2692. CLK(NULL, "mcbsp5_ick", &mcbsp5_ick, CK_3XXX),
  2693. CLK(NULL, "mcbsp1_ick", &mcbsp1_ick, CK_3XXX),
  2694. CLK(NULL, "fac_ick", &fac_ick, CK_3430ES1),
  2695. CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_34XX | CK_36XX),
  2696. CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_3XXX),
  2697. CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_34XX | CK_36XX),
  2698. CLK(NULL, "ssi_ick", &ssi_ick_3430es1, CK_3430ES1),
  2699. CLK(NULL, "ssi_ick", &ssi_ick_3430es2, CK_3430ES2PLUS | CK_36XX),
  2700. CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_3430ES1),
  2701. CLK(NULL, "security_l4_ick2", &security_l4_ick2, CK_34XX | CK_36XX),
  2702. CLK(NULL, "aes1_ick", &aes1_ick, CK_34XX | CK_36XX),
  2703. CLK("omap_rng", "ick", &rng_ick, CK_34XX | CK_36XX),
  2704. CLK(NULL, "sha11_ick", &sha11_ick, CK_34XX | CK_36XX),
  2705. CLK(NULL, "des1_ick", &des1_ick, CK_34XX | CK_36XX),
  2706. CLK(NULL, "dss1_alwon_fck", &dss1_alwon_fck_3430es1, CK_3430ES1),
  2707. CLK(NULL, "dss1_alwon_fck", &dss1_alwon_fck_3430es2, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2708. CLK(NULL, "dss_tv_fck", &dss_tv_fck, CK_3XXX),
  2709. CLK(NULL, "dss_96m_fck", &dss_96m_fck, CK_3XXX),
  2710. CLK(NULL, "dss2_alwon_fck", &dss2_alwon_fck, CK_3XXX),
  2711. CLK("omapdss_dss", "ick", &dss_ick_3430es1, CK_3430ES1),
  2712. CLK(NULL, "dss_ick", &dss_ick_3430es1, CK_3430ES1),
  2713. CLK("omapdss_dss", "ick", &dss_ick_3430es2, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2714. CLK(NULL, "dss_ick", &dss_ick_3430es2, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2715. CLK(NULL, "cam_mclk", &cam_mclk, CK_34XX | CK_36XX),
  2716. CLK(NULL, "cam_ick", &cam_ick, CK_34XX | CK_36XX),
  2717. CLK(NULL, "csi2_96m_fck", &csi2_96m_fck, CK_34XX | CK_36XX),
  2718. CLK(NULL, "usbhost_120m_fck", &usbhost_120m_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2719. CLK(NULL, "usbhost_48m_fck", &usbhost_48m_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2720. CLK(NULL, "usbhost_ick", &usbhost_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2721. CLK("usbhs_omap", "usbhost_ick", &usbhost_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2722. CLK(NULL, "utmi_p1_gfclk", &dummy_ck, CK_3XXX),
  2723. CLK(NULL, "utmi_p2_gfclk", &dummy_ck, CK_3XXX),
  2724. CLK(NULL, "xclk60mhsp1_ck", &dummy_ck, CK_3XXX),
  2725. CLK(NULL, "xclk60mhsp2_ck", &dummy_ck, CK_3XXX),
  2726. CLK(NULL, "usb_host_hs_utmi_p1_clk", &dummy_ck, CK_3XXX),
  2727. CLK(NULL, "usb_host_hs_utmi_p2_clk", &dummy_ck, CK_3XXX),
  2728. CLK("usbhs_omap", "usb_tll_hs_usb_ch0_clk", &dummy_ck, CK_3XXX),
  2729. CLK("usbhs_omap", "usb_tll_hs_usb_ch1_clk", &dummy_ck, CK_3XXX),
  2730. CLK("usbhs_tll", "usb_tll_hs_usb_ch0_clk", &dummy_ck, CK_3XXX),
  2731. CLK("usbhs_tll", "usb_tll_hs_usb_ch1_clk", &dummy_ck, CK_3XXX),
  2732. CLK(NULL, "init_60m_fclk", &dummy_ck, CK_3XXX),
  2733. CLK(NULL, "usim_fck", &usim_fck, CK_3430ES2PLUS | CK_36XX),
  2734. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_3XXX),
  2735. CLK(NULL, "wkup_32k_fck", &wkup_32k_fck, CK_3XXX),
  2736. CLK(NULL, "gpio1_dbck", &gpio1_dbck, CK_3XXX),
  2737. CLK(NULL, "wdt2_fck", &wdt2_fck, CK_3XXX),
  2738. CLK(NULL, "wkup_l4_ick", &wkup_l4_ick, CK_34XX | CK_36XX),
  2739. CLK(NULL, "usim_ick", &usim_ick, CK_3430ES2PLUS | CK_36XX),
  2740. CLK("omap_wdt", "ick", &wdt2_ick, CK_3XXX),
  2741. CLK(NULL, "wdt2_ick", &wdt2_ick, CK_3XXX),
  2742. CLK(NULL, "wdt1_ick", &wdt1_ick, CK_3XXX),
  2743. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_3XXX),
  2744. CLK(NULL, "omap_32ksync_ick", &omap_32ksync_ick, CK_3XXX),
  2745. CLK(NULL, "gpt12_ick", &gpt12_ick, CK_3XXX),
  2746. CLK(NULL, "gpt1_ick", &gpt1_ick, CK_3XXX),
  2747. CLK(NULL, "per_96m_fck", &per_96m_fck, CK_3XXX),
  2748. CLK(NULL, "per_48m_fck", &per_48m_fck, CK_3XXX),
  2749. CLK(NULL, "uart3_fck", &uart3_fck, CK_3XXX),
  2750. CLK(NULL, "uart4_fck", &uart4_fck, CK_36XX),
  2751. CLK(NULL, "uart4_fck", &uart4_fck_am35xx, CK_AM35XX),
  2752. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_3XXX),
  2753. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_3XXX),
  2754. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_3XXX),
  2755. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_3XXX),
  2756. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_3XXX),
  2757. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_3XXX),
  2758. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_3XXX),
  2759. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_3XXX),
  2760. CLK(NULL, "per_32k_alwon_fck", &per_32k_alwon_fck, CK_3XXX),
  2761. CLK(NULL, "gpio6_dbck", &gpio6_dbck, CK_3XXX),
  2762. CLK(NULL, "gpio5_dbck", &gpio5_dbck, CK_3XXX),
  2763. CLK(NULL, "gpio4_dbck", &gpio4_dbck, CK_3XXX),
  2764. CLK(NULL, "gpio3_dbck", &gpio3_dbck, CK_3XXX),
  2765. CLK(NULL, "gpio2_dbck", &gpio2_dbck, CK_3XXX),
  2766. CLK(NULL, "wdt3_fck", &wdt3_fck, CK_3XXX),
  2767. CLK(NULL, "per_l4_ick", &per_l4_ick, CK_3XXX),
  2768. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_3XXX),
  2769. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_3XXX),
  2770. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_3XXX),
  2771. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_3XXX),
  2772. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_3XXX),
  2773. CLK(NULL, "wdt3_ick", &wdt3_ick, CK_3XXX),
  2774. CLK(NULL, "uart3_ick", &uart3_ick, CK_3XXX),
  2775. CLK(NULL, "uart4_ick", &uart4_ick, CK_36XX),
  2776. CLK(NULL, "gpt9_ick", &gpt9_ick, CK_3XXX),
  2777. CLK(NULL, "gpt8_ick", &gpt8_ick, CK_3XXX),
  2778. CLK(NULL, "gpt7_ick", &gpt7_ick, CK_3XXX),
  2779. CLK(NULL, "gpt6_ick", &gpt6_ick, CK_3XXX),
  2780. CLK(NULL, "gpt5_ick", &gpt5_ick, CK_3XXX),
  2781. CLK(NULL, "gpt4_ick", &gpt4_ick, CK_3XXX),
  2782. CLK(NULL, "gpt3_ick", &gpt3_ick, CK_3XXX),
  2783. CLK(NULL, "gpt2_ick", &gpt2_ick, CK_3XXX),
  2784. CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_3XXX),
  2785. CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_3XXX),
  2786. CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_3XXX),
  2787. CLK(NULL, "mcbsp4_ick", &mcbsp2_ick, CK_3XXX),
  2788. CLK(NULL, "mcbsp3_ick", &mcbsp3_ick, CK_3XXX),
  2789. CLK(NULL, "mcbsp2_ick", &mcbsp4_ick, CK_3XXX),
  2790. CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_3XXX),
  2791. CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_3XXX),
  2792. CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_3XXX),
  2793. CLK("etb", "emu_src_ck", &emu_src_ck, CK_3XXX),
  2794. CLK(NULL, "emu_src_ck", &emu_src_ck, CK_3XXX),
  2795. CLK(NULL, "pclk_fck", &pclk_fck, CK_3XXX),
  2796. CLK(NULL, "pclkx2_fck", &pclkx2_fck, CK_3XXX),
  2797. CLK(NULL, "atclk_fck", &atclk_fck, CK_3XXX),
  2798. CLK(NULL, "traceclk_src_fck", &traceclk_src_fck, CK_3XXX),
  2799. CLK(NULL, "traceclk_fck", &traceclk_fck, CK_3XXX),
  2800. CLK(NULL, "sr1_fck", &sr1_fck, CK_34XX | CK_36XX),
  2801. CLK(NULL, "sr2_fck", &sr2_fck, CK_34XX | CK_36XX),
  2802. CLK(NULL, "sr_l4_ick", &sr_l4_ick, CK_34XX | CK_36XX),
  2803. CLK(NULL, "secure_32k_fck", &secure_32k_fck, CK_3XXX),
  2804. CLK(NULL, "gpt12_fck", &gpt12_fck, CK_3XXX),
  2805. CLK(NULL, "wdt1_fck", &wdt1_fck, CK_3XXX),
  2806. CLK(NULL, "ipss_ick", &ipss_ick, CK_AM35XX),
  2807. CLK(NULL, "rmii_ck", &rmii_ck, CK_AM35XX),
  2808. CLK(NULL, "pclk_ck", &pclk_ck, CK_AM35XX),
  2809. CLK(NULL, "emac_ick", &emac_ick, CK_AM35XX),
  2810. CLK(NULL, "emac_fck", &emac_fck, CK_AM35XX),
  2811. CLK("davinci_emac.0", NULL, &emac_ick, CK_AM35XX),
  2812. CLK("davinci_mdio.0", NULL, &emac_fck, CK_AM35XX),
  2813. CLK("vpfe-capture", "master", &vpfe_ick, CK_AM35XX),
  2814. CLK("vpfe-capture", "slave", &vpfe_fck, CK_AM35XX),
  2815. CLK(NULL, "hsotgusb_ick", &hsotgusb_ick_am35xx, CK_AM35XX),
  2816. CLK(NULL, "hsotgusb_fck", &hsotgusb_fck_am35xx, CK_AM35XX),
  2817. CLK(NULL, "hecc_ck", &hecc_ck, CK_AM35XX),
  2818. CLK(NULL, "uart4_ick", &uart4_ick_am35xx, CK_AM35XX),
  2819. CLK(NULL, "timer_32k_ck", &omap_32k_fck, CK_3XXX),
  2820. CLK(NULL, "timer_sys_ck", &sys_ck, CK_3XXX),
  2821. CLK(NULL, "cpufreq_ck", &dpll1_ck, CK_3XXX),
  2822. };
  2823. static const char *enable_init_clks[] = {
  2824. "sdrc_ick",
  2825. "gpmc_fck",
  2826. "omapctrl_ick",
  2827. };
  2828. int __init omap3xxx_clk_init(void)
  2829. {
  2830. struct omap_clk *c;
  2831. u32 cpu_clkflg = 0;
  2832. /*
  2833. * 3505 must be tested before 3517, since 3517 returns true
  2834. * for both AM3517 chips and AM3517 family chips, which
  2835. * includes 3505. Unfortunately there's no obvious family
  2836. * test for 3517/3505 :-(
  2837. */
  2838. if (soc_is_am35xx()) {
  2839. cpu_mask = RATE_IN_34XX;
  2840. cpu_clkflg = CK_AM35XX;
  2841. } else if (cpu_is_omap3630()) {
  2842. cpu_mask = (RATE_IN_34XX | RATE_IN_36XX);
  2843. cpu_clkflg = CK_36XX;
  2844. } else if (cpu_is_ti816x()) {
  2845. cpu_mask = RATE_IN_TI816X;
  2846. cpu_clkflg = CK_TI816X;
  2847. } else if (soc_is_am33xx()) {
  2848. cpu_mask = RATE_IN_AM33XX;
  2849. } else if (cpu_is_ti814x()) {
  2850. cpu_mask = RATE_IN_TI814X;
  2851. } else if (cpu_is_omap34xx()) {
  2852. if (omap_rev() == OMAP3430_REV_ES1_0) {
  2853. cpu_mask = RATE_IN_3430ES1;
  2854. cpu_clkflg = CK_3430ES1;
  2855. } else {
  2856. /*
  2857. * Assume that anything that we haven't matched yet
  2858. * has 3430ES2-type clocks.
  2859. */
  2860. cpu_mask = RATE_IN_3430ES2PLUS;
  2861. cpu_clkflg = CK_3430ES2PLUS;
  2862. }
  2863. } else {
  2864. WARN(1, "clock: could not identify OMAP3 variant\n");
  2865. }
  2866. if (omap3_has_192mhz_clk())
  2867. omap_96m_alwon_fck = omap_96m_alwon_fck_3630;
  2868. if (cpu_is_omap3630()) {
  2869. dpll3_m3x2_ck = dpll3_m3x2_ck_3630;
  2870. dpll4_m2x2_ck = dpll4_m2x2_ck_3630;
  2871. dpll4_m3x2_ck = dpll4_m3x2_ck_3630;
  2872. dpll4_m4x2_ck = dpll4_m4x2_ck_3630;
  2873. dpll4_m5x2_ck = dpll4_m5x2_ck_3630;
  2874. dpll4_m6x2_ck = dpll4_m6x2_ck_3630;
  2875. }
  2876. /*
  2877. * XXX This type of dynamic rewriting of the clock tree is
  2878. * deprecated and should be revised soon.
  2879. */
  2880. if (cpu_is_omap3630())
  2881. dpll4_dd = dpll4_dd_3630;
  2882. else
  2883. dpll4_dd = dpll4_dd_34xx;
  2884. for (c = omap3xxx_clks; c < omap3xxx_clks + ARRAY_SIZE(omap3xxx_clks);
  2885. c++)
  2886. if (c->cpu & cpu_clkflg) {
  2887. clkdev_add(&c->lk);
  2888. if (!__clk_init(NULL, c->lk.clk))
  2889. omap2_init_clk_hw_omap_clocks(c->lk.clk);
  2890. }
  2891. omap2_clk_disable_autoidle_all();
  2892. omap2_clk_enable_init_clocks(enable_init_clks,
  2893. ARRAY_SIZE(enable_init_clks));
  2894. pr_info("Clocking rate (Crystal/Core/MPU): %ld.%01ld/%ld/%ld MHz\n",
  2895. (clk_get_rate(&osc_sys_ck) / 1000000),
  2896. (clk_get_rate(&osc_sys_ck) / 100000) % 10,
  2897. (clk_get_rate(&core_ck) / 1000000),
  2898. (clk_get_rate(&arm_fck) / 1000000));
  2899. /*
  2900. * Lock DPLL5 -- here only until other device init code can
  2901. * handle this
  2902. */
  2903. if (!cpu_is_ti81xx() && (omap_rev() >= OMAP3430_REV_ES2_0))
  2904. omap3_clk_lock_dpll5();
  2905. /* Avoid sleeping during omap3_core_dpll_m2_set_rate() */
  2906. sdrc_ick_p = clk_get(NULL, "sdrc_ick");
  2907. arm_fck_p = clk_get(NULL, "arm_fck");
  2908. return 0;
  2909. }