system-controller.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105
  1. /*
  2. * System controller support for Armada 370 and XP platforms.
  3. *
  4. * Copyright (C) 2012 Marvell
  5. *
  6. * Lior Amsalem <alior@marvell.com>
  7. * Gregory CLEMENT <gregory.clement@free-electrons.com>
  8. * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
  9. *
  10. * This file is licensed under the terms of the GNU General Public
  11. * License version 2. This program is licensed "as is" without any
  12. * warranty of any kind, whether express or implied.
  13. *
  14. * The Armada 370 and Armada XP SoCs both have a range of
  15. * miscellaneous registers, that do not belong to a particular device,
  16. * but rather provide system-level features. This basic
  17. * system-controller driver provides a device tree binding for those
  18. * registers, and implements utility functions offering various
  19. * features related to those registers.
  20. *
  21. * For now, the feature set is limited to restarting the platform by a
  22. * soft-reset, but it might be extended in the future.
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/init.h>
  26. #include <linux/of_address.h>
  27. #include <linux/io.h>
  28. static void __iomem *system_controller_base;
  29. struct mvebu_system_controller {
  30. u32 rstoutn_mask_offset;
  31. u32 system_soft_reset_offset;
  32. u32 rstoutn_mask_reset_out_en;
  33. u32 system_soft_reset;
  34. };
  35. static struct mvebu_system_controller *mvebu_sc;
  36. const struct mvebu_system_controller armada_370_xp_system_controller = {
  37. .rstoutn_mask_offset = 0x60,
  38. .system_soft_reset_offset = 0x64,
  39. .rstoutn_mask_reset_out_en = 0x1,
  40. .system_soft_reset = 0x1,
  41. };
  42. const struct mvebu_system_controller orion_system_controller = {
  43. .rstoutn_mask_offset = 0x108,
  44. .system_soft_reset_offset = 0x10c,
  45. .rstoutn_mask_reset_out_en = 0x4,
  46. .system_soft_reset = 0x1,
  47. };
  48. static struct of_device_id of_system_controller_table[] = {
  49. {
  50. .compatible = "marvell,orion-system-controller",
  51. .data = (void *) &orion_system_controller,
  52. }, {
  53. .compatible = "marvell,armada-370-xp-system-controller",
  54. .data = (void *) &armada_370_xp_system_controller,
  55. },
  56. { /* end of list */ },
  57. };
  58. void mvebu_restart(char mode, const char *cmd)
  59. {
  60. if (!system_controller_base) {
  61. pr_err("Cannot restart, system-controller not available: check the device tree\n");
  62. } else {
  63. /*
  64. * Enable soft reset to assert RSTOUTn.
  65. */
  66. writel(mvebu_sc->rstoutn_mask_reset_out_en,
  67. system_controller_base +
  68. mvebu_sc->rstoutn_mask_offset);
  69. /*
  70. * Assert soft reset.
  71. */
  72. writel(mvebu_sc->system_soft_reset,
  73. system_controller_base +
  74. mvebu_sc->system_soft_reset_offset);
  75. }
  76. while (1)
  77. ;
  78. }
  79. static int __init mvebu_system_controller_init(void)
  80. {
  81. struct device_node *np;
  82. np = of_find_matching_node(NULL, of_system_controller_table);
  83. if (np) {
  84. const struct of_device_id *match =
  85. of_match_node(of_system_controller_table, np);
  86. BUG_ON(!match);
  87. system_controller_base = of_iomap(np, 0);
  88. mvebu_sc = (struct mvebu_system_controller *)match->data;
  89. }
  90. return 0;
  91. }
  92. arch_initcall(mvebu_system_controller_init);