ixp4xx-regs.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652
  1. /*
  2. * arch/arm/mach-ixp4xx/include/mach/ixp4xx-regs.h
  3. *
  4. * Register definitions for IXP4xx chipset. This file contains
  5. * register location and bit definitions only. Platform specific
  6. * definitions and helper function declarations are in platform.h
  7. * and machine-name.h.
  8. *
  9. * Copyright (C) 2002 Intel Corporation.
  10. * Copyright (C) 2003-2004 MontaVista Software, Inc.
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. *
  16. */
  17. #ifndef _ASM_ARM_IXP4XX_H_
  18. #define _ASM_ARM_IXP4XX_H_
  19. /*
  20. * IXP4xx Linux Memory Map:
  21. *
  22. * Phy Size Virt Description
  23. * =========================================================================
  24. *
  25. * 0x00000000 0x10000000(max) PAGE_OFFSET System RAM
  26. *
  27. * 0x48000000 0x04000000 ioremap'd PCI Memory Space
  28. *
  29. * 0x50000000 0x10000000 ioremap'd EXP BUS
  30. *
  31. * 0xC8000000 0x00013000 0xFEF00000 On-Chip Peripherals
  32. *
  33. * 0xC0000000 0x00001000 0xFEF13000 PCI CFG
  34. *
  35. * 0xC4000000 0x00001000 0xFEF14000 EXP CFG
  36. *
  37. * 0x60000000 0x00004000 0xFEF15000 QMgr
  38. */
  39. /*
  40. * Queue Manager
  41. */
  42. #define IXP4XX_QMGR_BASE_PHYS 0x60000000
  43. #define IXP4XX_QMGR_BASE_VIRT IOMEM(0xFEF15000)
  44. #define IXP4XX_QMGR_REGION_SIZE 0x00004000
  45. /*
  46. * Peripheral space, including debug UART. Must be section-aligned so that
  47. * it can be used with the low-level debug code.
  48. */
  49. #define IXP4XX_PERIPHERAL_BASE_PHYS 0xC8000000
  50. #define IXP4XX_PERIPHERAL_BASE_VIRT IOMEM(0xFEF00000)
  51. #define IXP4XX_PERIPHERAL_REGION_SIZE 0x00013000
  52. /*
  53. * PCI Config registers
  54. */
  55. #define IXP4XX_PCI_CFG_BASE_PHYS 0xC0000000
  56. #define IXP4XX_PCI_CFG_BASE_VIRT IOMEM(0xFEF13000)
  57. #define IXP4XX_PCI_CFG_REGION_SIZE 0x00001000
  58. /*
  59. * Expansion BUS Configuration registers
  60. */
  61. #define IXP4XX_EXP_CFG_BASE_PHYS 0xC4000000
  62. #define IXP4XX_EXP_CFG_BASE_VIRT 0xFEF14000
  63. #define IXP4XX_EXP_CFG_REGION_SIZE 0x00001000
  64. #define IXP4XX_EXP_CS0_OFFSET 0x00
  65. #define IXP4XX_EXP_CS1_OFFSET 0x04
  66. #define IXP4XX_EXP_CS2_OFFSET 0x08
  67. #define IXP4XX_EXP_CS3_OFFSET 0x0C
  68. #define IXP4XX_EXP_CS4_OFFSET 0x10
  69. #define IXP4XX_EXP_CS5_OFFSET 0x14
  70. #define IXP4XX_EXP_CS6_OFFSET 0x18
  71. #define IXP4XX_EXP_CS7_OFFSET 0x1C
  72. #define IXP4XX_EXP_CFG0_OFFSET 0x20
  73. #define IXP4XX_EXP_CFG1_OFFSET 0x24
  74. #define IXP4XX_EXP_CFG2_OFFSET 0x28
  75. #define IXP4XX_EXP_CFG3_OFFSET 0x2C
  76. /*
  77. * Expansion Bus Controller registers.
  78. */
  79. #define IXP4XX_EXP_REG(x) ((volatile u32 __iomem *)(IXP4XX_EXP_CFG_BASE_VIRT+(x)))
  80. #define IXP4XX_EXP_CS0 IXP4XX_EXP_REG(IXP4XX_EXP_CS0_OFFSET)
  81. #define IXP4XX_EXP_CS1 IXP4XX_EXP_REG(IXP4XX_EXP_CS1_OFFSET)
  82. #define IXP4XX_EXP_CS2 IXP4XX_EXP_REG(IXP4XX_EXP_CS2_OFFSET)
  83. #define IXP4XX_EXP_CS3 IXP4XX_EXP_REG(IXP4XX_EXP_CS3_OFFSET)
  84. #define IXP4XX_EXP_CS4 IXP4XX_EXP_REG(IXP4XX_EXP_CS4_OFFSET)
  85. #define IXP4XX_EXP_CS5 IXP4XX_EXP_REG(IXP4XX_EXP_CS5_OFFSET)
  86. #define IXP4XX_EXP_CS6 IXP4XX_EXP_REG(IXP4XX_EXP_CS6_OFFSET)
  87. #define IXP4XX_EXP_CS7 IXP4XX_EXP_REG(IXP4XX_EXP_CS7_OFFSET)
  88. #define IXP4XX_EXP_CFG0 IXP4XX_EXP_REG(IXP4XX_EXP_CFG0_OFFSET)
  89. #define IXP4XX_EXP_CFG1 IXP4XX_EXP_REG(IXP4XX_EXP_CFG1_OFFSET)
  90. #define IXP4XX_EXP_CFG2 IXP4XX_EXP_REG(IXP4XX_EXP_CFG2_OFFSET)
  91. #define IXP4XX_EXP_CFG3 IXP4XX_EXP_REG(IXP4XX_EXP_CFG3_OFFSET)
  92. /*
  93. * Peripheral Space Register Region Base Addresses
  94. */
  95. #define IXP4XX_UART1_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x0000)
  96. #define IXP4XX_UART2_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x1000)
  97. #define IXP4XX_PMU_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x2000)
  98. #define IXP4XX_INTC_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x3000)
  99. #define IXP4XX_GPIO_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x4000)
  100. #define IXP4XX_TIMER_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x5000)
  101. #define IXP4XX_NPEA_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x6000)
  102. #define IXP4XX_NPEB_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x7000)
  103. #define IXP4XX_NPEC_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x8000)
  104. #define IXP4XX_EthB_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x9000)
  105. #define IXP4XX_EthC_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0xA000)
  106. #define IXP4XX_USB_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0xB000)
  107. /* ixp46X only */
  108. #define IXP4XX_EthA_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0xC000)
  109. #define IXP4XX_EthB1_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0xD000)
  110. #define IXP4XX_EthB2_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0xE000)
  111. #define IXP4XX_EthB3_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0xF000)
  112. #define IXP4XX_TIMESYNC_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x10000)
  113. #define IXP4XX_I2C_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x11000)
  114. #define IXP4XX_SSP_BASE_PHYS (IXP4XX_PERIPHERAL_BASE_PHYS + 0x12000)
  115. #define IXP4XX_UART1_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x0000)
  116. #define IXP4XX_UART2_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x1000)
  117. #define IXP4XX_PMU_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x2000)
  118. #define IXP4XX_INTC_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x3000)
  119. #define IXP4XX_GPIO_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x4000)
  120. #define IXP4XX_TIMER_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x5000)
  121. #define IXP4XX_NPEA_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x6000)
  122. #define IXP4XX_NPEB_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x7000)
  123. #define IXP4XX_NPEC_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x8000)
  124. #define IXP4XX_EthB_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x9000)
  125. #define IXP4XX_EthC_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0xA000)
  126. #define IXP4XX_USB_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0xB000)
  127. /* ixp46X only */
  128. #define IXP4XX_EthA_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0xC000)
  129. #define IXP4XX_EthB1_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0xD000)
  130. #define IXP4XX_EthB2_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0xE000)
  131. #define IXP4XX_EthB3_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0xF000)
  132. #define IXP4XX_TIMESYNC_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x10000)
  133. #define IXP4XX_I2C_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x11000)
  134. #define IXP4XX_SSP_BASE_VIRT (IXP4XX_PERIPHERAL_BASE_VIRT + 0x12000)
  135. /*
  136. * Constants to make it easy to access Interrupt Controller registers
  137. */
  138. #define IXP4XX_ICPR_OFFSET 0x00 /* Interrupt Status */
  139. #define IXP4XX_ICMR_OFFSET 0x04 /* Interrupt Enable */
  140. #define IXP4XX_ICLR_OFFSET 0x08 /* Interrupt IRQ/FIQ Select */
  141. #define IXP4XX_ICIP_OFFSET 0x0C /* IRQ Status */
  142. #define IXP4XX_ICFP_OFFSET 0x10 /* FIQ Status */
  143. #define IXP4XX_ICHR_OFFSET 0x14 /* Interrupt Priority */
  144. #define IXP4XX_ICIH_OFFSET 0x18 /* IRQ Highest Pri Int */
  145. #define IXP4XX_ICFH_OFFSET 0x1C /* FIQ Highest Pri Int */
  146. /*
  147. * IXP465-only
  148. */
  149. #define IXP4XX_ICPR2_OFFSET 0x20 /* Interrupt Status 2 */
  150. #define IXP4XX_ICMR2_OFFSET 0x24 /* Interrupt Enable 2 */
  151. #define IXP4XX_ICLR2_OFFSET 0x28 /* Interrupt IRQ/FIQ Select 2 */
  152. #define IXP4XX_ICIP2_OFFSET 0x2C /* IRQ Status */
  153. #define IXP4XX_ICFP2_OFFSET 0x30 /* FIQ Status */
  154. #define IXP4XX_ICEEN_OFFSET 0x34 /* Error High Pri Enable */
  155. /*
  156. * Interrupt Controller Register Definitions.
  157. */
  158. #define IXP4XX_INTC_REG(x) ((volatile u32 *)(IXP4XX_INTC_BASE_VIRT+(x)))
  159. #define IXP4XX_ICPR IXP4XX_INTC_REG(IXP4XX_ICPR_OFFSET)
  160. #define IXP4XX_ICMR IXP4XX_INTC_REG(IXP4XX_ICMR_OFFSET)
  161. #define IXP4XX_ICLR IXP4XX_INTC_REG(IXP4XX_ICLR_OFFSET)
  162. #define IXP4XX_ICIP IXP4XX_INTC_REG(IXP4XX_ICIP_OFFSET)
  163. #define IXP4XX_ICFP IXP4XX_INTC_REG(IXP4XX_ICFP_OFFSET)
  164. #define IXP4XX_ICHR IXP4XX_INTC_REG(IXP4XX_ICHR_OFFSET)
  165. #define IXP4XX_ICIH IXP4XX_INTC_REG(IXP4XX_ICIH_OFFSET)
  166. #define IXP4XX_ICFH IXP4XX_INTC_REG(IXP4XX_ICFH_OFFSET)
  167. #define IXP4XX_ICPR2 IXP4XX_INTC_REG(IXP4XX_ICPR2_OFFSET)
  168. #define IXP4XX_ICMR2 IXP4XX_INTC_REG(IXP4XX_ICMR2_OFFSET)
  169. #define IXP4XX_ICLR2 IXP4XX_INTC_REG(IXP4XX_ICLR2_OFFSET)
  170. #define IXP4XX_ICIP2 IXP4XX_INTC_REG(IXP4XX_ICIP2_OFFSET)
  171. #define IXP4XX_ICFP2 IXP4XX_INTC_REG(IXP4XX_ICFP2_OFFSET)
  172. #define IXP4XX_ICEEN IXP4XX_INTC_REG(IXP4XX_ICEEN_OFFSET)
  173. /*
  174. * Constants to make it easy to access GPIO registers
  175. */
  176. #define IXP4XX_GPIO_GPOUTR_OFFSET 0x00
  177. #define IXP4XX_GPIO_GPOER_OFFSET 0x04
  178. #define IXP4XX_GPIO_GPINR_OFFSET 0x08
  179. #define IXP4XX_GPIO_GPISR_OFFSET 0x0C
  180. #define IXP4XX_GPIO_GPIT1R_OFFSET 0x10
  181. #define IXP4XX_GPIO_GPIT2R_OFFSET 0x14
  182. #define IXP4XX_GPIO_GPCLKR_OFFSET 0x18
  183. #define IXP4XX_GPIO_GPDBSELR_OFFSET 0x1C
  184. /*
  185. * GPIO Register Definitions.
  186. * [Only perform 32bit reads/writes]
  187. */
  188. #define IXP4XX_GPIO_REG(x) ((volatile u32 *)(IXP4XX_GPIO_BASE_VIRT+(x)))
  189. #define IXP4XX_GPIO_GPOUTR IXP4XX_GPIO_REG(IXP4XX_GPIO_GPOUTR_OFFSET)
  190. #define IXP4XX_GPIO_GPOER IXP4XX_GPIO_REG(IXP4XX_GPIO_GPOER_OFFSET)
  191. #define IXP4XX_GPIO_GPINR IXP4XX_GPIO_REG(IXP4XX_GPIO_GPINR_OFFSET)
  192. #define IXP4XX_GPIO_GPISR IXP4XX_GPIO_REG(IXP4XX_GPIO_GPISR_OFFSET)
  193. #define IXP4XX_GPIO_GPIT1R IXP4XX_GPIO_REG(IXP4XX_GPIO_GPIT1R_OFFSET)
  194. #define IXP4XX_GPIO_GPIT2R IXP4XX_GPIO_REG(IXP4XX_GPIO_GPIT2R_OFFSET)
  195. #define IXP4XX_GPIO_GPCLKR IXP4XX_GPIO_REG(IXP4XX_GPIO_GPCLKR_OFFSET)
  196. #define IXP4XX_GPIO_GPDBSELR IXP4XX_GPIO_REG(IXP4XX_GPIO_GPDBSELR_OFFSET)
  197. /*
  198. * GPIO register bit definitions
  199. */
  200. /* Interrupt styles
  201. */
  202. #define IXP4XX_GPIO_STYLE_ACTIVE_HIGH 0x0
  203. #define IXP4XX_GPIO_STYLE_ACTIVE_LOW 0x1
  204. #define IXP4XX_GPIO_STYLE_RISING_EDGE 0x2
  205. #define IXP4XX_GPIO_STYLE_FALLING_EDGE 0x3
  206. #define IXP4XX_GPIO_STYLE_TRANSITIONAL 0x4
  207. /*
  208. * Mask used to clear interrupt styles
  209. */
  210. #define IXP4XX_GPIO_STYLE_CLEAR 0x7
  211. #define IXP4XX_GPIO_STYLE_SIZE 3
  212. /*
  213. * Constants to make it easy to access Timer Control/Status registers
  214. */
  215. #define IXP4XX_OSTS_OFFSET 0x00 /* Continious TimeStamp */
  216. #define IXP4XX_OST1_OFFSET 0x04 /* Timer 1 Timestamp */
  217. #define IXP4XX_OSRT1_OFFSET 0x08 /* Timer 1 Reload */
  218. #define IXP4XX_OST2_OFFSET 0x0C /* Timer 2 Timestamp */
  219. #define IXP4XX_OSRT2_OFFSET 0x10 /* Timer 2 Reload */
  220. #define IXP4XX_OSWT_OFFSET 0x14 /* Watchdog Timer */
  221. #define IXP4XX_OSWE_OFFSET 0x18 /* Watchdog Enable */
  222. #define IXP4XX_OSWK_OFFSET 0x1C /* Watchdog Key */
  223. #define IXP4XX_OSST_OFFSET 0x20 /* Timer Status */
  224. /*
  225. * Operating System Timer Register Definitions.
  226. */
  227. #define IXP4XX_TIMER_REG(x) ((volatile u32 *)(IXP4XX_TIMER_BASE_VIRT+(x)))
  228. #define IXP4XX_OSTS IXP4XX_TIMER_REG(IXP4XX_OSTS_OFFSET)
  229. #define IXP4XX_OST1 IXP4XX_TIMER_REG(IXP4XX_OST1_OFFSET)
  230. #define IXP4XX_OSRT1 IXP4XX_TIMER_REG(IXP4XX_OSRT1_OFFSET)
  231. #define IXP4XX_OST2 IXP4XX_TIMER_REG(IXP4XX_OST2_OFFSET)
  232. #define IXP4XX_OSRT2 IXP4XX_TIMER_REG(IXP4XX_OSRT2_OFFSET)
  233. #define IXP4XX_OSWT IXP4XX_TIMER_REG(IXP4XX_OSWT_OFFSET)
  234. #define IXP4XX_OSWE IXP4XX_TIMER_REG(IXP4XX_OSWE_OFFSET)
  235. #define IXP4XX_OSWK IXP4XX_TIMER_REG(IXP4XX_OSWK_OFFSET)
  236. #define IXP4XX_OSST IXP4XX_TIMER_REG(IXP4XX_OSST_OFFSET)
  237. /*
  238. * Timer register values and bit definitions
  239. */
  240. #define IXP4XX_OST_ENABLE 0x00000001
  241. #define IXP4XX_OST_ONE_SHOT 0x00000002
  242. /* Low order bits of reload value ignored */
  243. #define IXP4XX_OST_RELOAD_MASK 0x00000003
  244. #define IXP4XX_OST_DISABLED 0x00000000
  245. #define IXP4XX_OSST_TIMER_1_PEND 0x00000001
  246. #define IXP4XX_OSST_TIMER_2_PEND 0x00000002
  247. #define IXP4XX_OSST_TIMER_TS_PEND 0x00000004
  248. #define IXP4XX_OSST_TIMER_WDOG_PEND 0x00000008
  249. #define IXP4XX_OSST_TIMER_WARM_RESET 0x00000010
  250. #define IXP4XX_WDT_KEY 0x0000482E
  251. #define IXP4XX_WDT_RESET_ENABLE 0x00000001
  252. #define IXP4XX_WDT_IRQ_ENABLE 0x00000002
  253. #define IXP4XX_WDT_COUNT_ENABLE 0x00000004
  254. /*
  255. * Constants to make it easy to access PCI Control/Status registers
  256. */
  257. #define PCI_NP_AD_OFFSET 0x00
  258. #define PCI_NP_CBE_OFFSET 0x04
  259. #define PCI_NP_WDATA_OFFSET 0x08
  260. #define PCI_NP_RDATA_OFFSET 0x0c
  261. #define PCI_CRP_AD_CBE_OFFSET 0x10
  262. #define PCI_CRP_WDATA_OFFSET 0x14
  263. #define PCI_CRP_RDATA_OFFSET 0x18
  264. #define PCI_CSR_OFFSET 0x1c
  265. #define PCI_ISR_OFFSET 0x20
  266. #define PCI_INTEN_OFFSET 0x24
  267. #define PCI_DMACTRL_OFFSET 0x28
  268. #define PCI_AHBMEMBASE_OFFSET 0x2c
  269. #define PCI_AHBIOBASE_OFFSET 0x30
  270. #define PCI_PCIMEMBASE_OFFSET 0x34
  271. #define PCI_AHBDOORBELL_OFFSET 0x38
  272. #define PCI_PCIDOORBELL_OFFSET 0x3C
  273. #define PCI_ATPDMA0_AHBADDR_OFFSET 0x40
  274. #define PCI_ATPDMA0_PCIADDR_OFFSET 0x44
  275. #define PCI_ATPDMA0_LENADDR_OFFSET 0x48
  276. #define PCI_ATPDMA1_AHBADDR_OFFSET 0x4C
  277. #define PCI_ATPDMA1_PCIADDR_OFFSET 0x50
  278. #define PCI_ATPDMA1_LENADDR_OFFSET 0x54
  279. /*
  280. * PCI Control/Status Registers
  281. */
  282. #define IXP4XX_PCI_CSR(x) ((volatile u32 *)(IXP4XX_PCI_CFG_BASE_VIRT+(x)))
  283. #define PCI_NP_AD IXP4XX_PCI_CSR(PCI_NP_AD_OFFSET)
  284. #define PCI_NP_CBE IXP4XX_PCI_CSR(PCI_NP_CBE_OFFSET)
  285. #define PCI_NP_WDATA IXP4XX_PCI_CSR(PCI_NP_WDATA_OFFSET)
  286. #define PCI_NP_RDATA IXP4XX_PCI_CSR(PCI_NP_RDATA_OFFSET)
  287. #define PCI_CRP_AD_CBE IXP4XX_PCI_CSR(PCI_CRP_AD_CBE_OFFSET)
  288. #define PCI_CRP_WDATA IXP4XX_PCI_CSR(PCI_CRP_WDATA_OFFSET)
  289. #define PCI_CRP_RDATA IXP4XX_PCI_CSR(PCI_CRP_RDATA_OFFSET)
  290. #define PCI_CSR IXP4XX_PCI_CSR(PCI_CSR_OFFSET)
  291. #define PCI_ISR IXP4XX_PCI_CSR(PCI_ISR_OFFSET)
  292. #define PCI_INTEN IXP4XX_PCI_CSR(PCI_INTEN_OFFSET)
  293. #define PCI_DMACTRL IXP4XX_PCI_CSR(PCI_DMACTRL_OFFSET)
  294. #define PCI_AHBMEMBASE IXP4XX_PCI_CSR(PCI_AHBMEMBASE_OFFSET)
  295. #define PCI_AHBIOBASE IXP4XX_PCI_CSR(PCI_AHBIOBASE_OFFSET)
  296. #define PCI_PCIMEMBASE IXP4XX_PCI_CSR(PCI_PCIMEMBASE_OFFSET)
  297. #define PCI_AHBDOORBELL IXP4XX_PCI_CSR(PCI_AHBDOORBELL_OFFSET)
  298. #define PCI_PCIDOORBELL IXP4XX_PCI_CSR(PCI_PCIDOORBELL_OFFSET)
  299. #define PCI_ATPDMA0_AHBADDR IXP4XX_PCI_CSR(PCI_ATPDMA0_AHBADDR_OFFSET)
  300. #define PCI_ATPDMA0_PCIADDR IXP4XX_PCI_CSR(PCI_ATPDMA0_PCIADDR_OFFSET)
  301. #define PCI_ATPDMA0_LENADDR IXP4XX_PCI_CSR(PCI_ATPDMA0_LENADDR_OFFSET)
  302. #define PCI_ATPDMA1_AHBADDR IXP4XX_PCI_CSR(PCI_ATPDMA1_AHBADDR_OFFSET)
  303. #define PCI_ATPDMA1_PCIADDR IXP4XX_PCI_CSR(PCI_ATPDMA1_PCIADDR_OFFSET)
  304. #define PCI_ATPDMA1_LENADDR IXP4XX_PCI_CSR(PCI_ATPDMA1_LENADDR_OFFSET)
  305. /*
  306. * PCI register values and bit definitions
  307. */
  308. /* CSR bit definitions */
  309. #define PCI_CSR_HOST 0x00000001
  310. #define PCI_CSR_ARBEN 0x00000002
  311. #define PCI_CSR_ADS 0x00000004
  312. #define PCI_CSR_PDS 0x00000008
  313. #define PCI_CSR_ABE 0x00000010
  314. #define PCI_CSR_DBT 0x00000020
  315. #define PCI_CSR_ASE 0x00000100
  316. #define PCI_CSR_IC 0x00008000
  317. /* ISR (Interrupt status) Register bit definitions */
  318. #define PCI_ISR_PSE 0x00000001
  319. #define PCI_ISR_PFE 0x00000002
  320. #define PCI_ISR_PPE 0x00000004
  321. #define PCI_ISR_AHBE 0x00000008
  322. #define PCI_ISR_APDC 0x00000010
  323. #define PCI_ISR_PADC 0x00000020
  324. #define PCI_ISR_ADB 0x00000040
  325. #define PCI_ISR_PDB 0x00000080
  326. /* INTEN (Interrupt Enable) Register bit definitions */
  327. #define PCI_INTEN_PSE 0x00000001
  328. #define PCI_INTEN_PFE 0x00000002
  329. #define PCI_INTEN_PPE 0x00000004
  330. #define PCI_INTEN_AHBE 0x00000008
  331. #define PCI_INTEN_APDC 0x00000010
  332. #define PCI_INTEN_PADC 0x00000020
  333. #define PCI_INTEN_ADB 0x00000040
  334. #define PCI_INTEN_PDB 0x00000080
  335. /*
  336. * Shift value for byte enable on NP cmd/byte enable register
  337. */
  338. #define IXP4XX_PCI_NP_CBE_BESL 4
  339. /*
  340. * PCI commands supported by NP access unit
  341. */
  342. #define NP_CMD_IOREAD 0x2
  343. #define NP_CMD_IOWRITE 0x3
  344. #define NP_CMD_CONFIGREAD 0xa
  345. #define NP_CMD_CONFIGWRITE 0xb
  346. #define NP_CMD_MEMREAD 0x6
  347. #define NP_CMD_MEMWRITE 0x7
  348. /*
  349. * Constants for CRP access into local config space
  350. */
  351. #define CRP_AD_CBE_BESL 20
  352. #define CRP_AD_CBE_WRITE 0x00010000
  353. /*
  354. * USB Device Controller
  355. *
  356. * These are used by the USB gadget driver, so they don't follow the
  357. * IXP4XX_ naming convetions.
  358. *
  359. */
  360. # define IXP4XX_USB_REG(x) (*((volatile u32 *)(x)))
  361. /* UDC Undocumented - Reserved1 */
  362. #define UDC_RES1 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0004)
  363. /* UDC Undocumented - Reserved2 */
  364. #define UDC_RES2 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0008)
  365. /* UDC Undocumented - Reserved3 */
  366. #define UDC_RES3 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x000C)
  367. /* UDC Control Register */
  368. #define UDCCR IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0000)
  369. /* UDC Endpoint 0 Control/Status Register */
  370. #define UDCCS0 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0010)
  371. /* UDC Endpoint 1 (IN) Control/Status Register */
  372. #define UDCCS1 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0014)
  373. /* UDC Endpoint 2 (OUT) Control/Status Register */
  374. #define UDCCS2 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0018)
  375. /* UDC Endpoint 3 (IN) Control/Status Register */
  376. #define UDCCS3 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x001C)
  377. /* UDC Endpoint 4 (OUT) Control/Status Register */
  378. #define UDCCS4 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0020)
  379. /* UDC Endpoint 5 (Interrupt) Control/Status Register */
  380. #define UDCCS5 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0024)
  381. /* UDC Endpoint 6 (IN) Control/Status Register */
  382. #define UDCCS6 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0028)
  383. /* UDC Endpoint 7 (OUT) Control/Status Register */
  384. #define UDCCS7 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x002C)
  385. /* UDC Endpoint 8 (IN) Control/Status Register */
  386. #define UDCCS8 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0030)
  387. /* UDC Endpoint 9 (OUT) Control/Status Register */
  388. #define UDCCS9 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0034)
  389. /* UDC Endpoint 10 (Interrupt) Control/Status Register */
  390. #define UDCCS10 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0038)
  391. /* UDC Endpoint 11 (IN) Control/Status Register */
  392. #define UDCCS11 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x003C)
  393. /* UDC Endpoint 12 (OUT) Control/Status Register */
  394. #define UDCCS12 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0040)
  395. /* UDC Endpoint 13 (IN) Control/Status Register */
  396. #define UDCCS13 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0044)
  397. /* UDC Endpoint 14 (OUT) Control/Status Register */
  398. #define UDCCS14 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0048)
  399. /* UDC Endpoint 15 (Interrupt) Control/Status Register */
  400. #define UDCCS15 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x004C)
  401. /* UDC Frame Number Register High */
  402. #define UFNRH IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0060)
  403. /* UDC Frame Number Register Low */
  404. #define UFNRL IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0064)
  405. /* UDC Byte Count Reg 2 */
  406. #define UBCR2 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0068)
  407. /* UDC Byte Count Reg 4 */
  408. #define UBCR4 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x006c)
  409. /* UDC Byte Count Reg 7 */
  410. #define UBCR7 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0070)
  411. /* UDC Byte Count Reg 9 */
  412. #define UBCR9 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0074)
  413. /* UDC Byte Count Reg 12 */
  414. #define UBCR12 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0078)
  415. /* UDC Byte Count Reg 14 */
  416. #define UBCR14 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x007c)
  417. /* UDC Endpoint 0 Data Register */
  418. #define UDDR0 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0080)
  419. /* UDC Endpoint 1 Data Register */
  420. #define UDDR1 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0100)
  421. /* UDC Endpoint 2 Data Register */
  422. #define UDDR2 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0180)
  423. /* UDC Endpoint 3 Data Register */
  424. #define UDDR3 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0200)
  425. /* UDC Endpoint 4 Data Register */
  426. #define UDDR4 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0400)
  427. /* UDC Endpoint 5 Data Register */
  428. #define UDDR5 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x00A0)
  429. /* UDC Endpoint 6 Data Register */
  430. #define UDDR6 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0600)
  431. /* UDC Endpoint 7 Data Register */
  432. #define UDDR7 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0680)
  433. /* UDC Endpoint 8 Data Register */
  434. #define UDDR8 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0700)
  435. /* UDC Endpoint 9 Data Register */
  436. #define UDDR9 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0900)
  437. /* UDC Endpoint 10 Data Register */
  438. #define UDDR10 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x00C0)
  439. /* UDC Endpoint 11 Data Register */
  440. #define UDDR11 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0B00)
  441. /* UDC Endpoint 12 Data Register */
  442. #define UDDR12 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0B80)
  443. /* UDC Endpoint 13 Data Register */
  444. #define UDDR13 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0C00)
  445. /* UDC Endpoint 14 Data Register */
  446. #define UDDR14 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0E00)
  447. /* UDC Endpoint 15 Data Register */
  448. #define UDDR15 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x00E0)
  449. /* UDC Interrupt Control Register 0 */
  450. #define UICR0 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0050)
  451. /* UDC Interrupt Control Register 1 */
  452. #define UICR1 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0054)
  453. /* UDC Status Interrupt Register 0 */
  454. #define USIR0 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x0058)
  455. /* UDC Status Interrupt Register 1 */
  456. #define USIR1 IXP4XX_USB_REG(IXP4XX_USB_BASE_VIRT+0x005C)
  457. #define UDCCR_UDE (1 << 0) /* UDC enable */
  458. #define UDCCR_UDA (1 << 1) /* UDC active */
  459. #define UDCCR_RSM (1 << 2) /* Device resume */
  460. #define UDCCR_RESIR (1 << 3) /* Resume interrupt request */
  461. #define UDCCR_SUSIR (1 << 4) /* Suspend interrupt request */
  462. #define UDCCR_SRM (1 << 5) /* Suspend/resume interrupt mask */
  463. #define UDCCR_RSTIR (1 << 6) /* Reset interrupt request */
  464. #define UDCCR_REM (1 << 7) /* Reset interrupt mask */
  465. #define UDCCS0_OPR (1 << 0) /* OUT packet ready */
  466. #define UDCCS0_IPR (1 << 1) /* IN packet ready */
  467. #define UDCCS0_FTF (1 << 2) /* Flush Tx FIFO */
  468. #define UDCCS0_DRWF (1 << 3) /* Device remote wakeup feature */
  469. #define UDCCS0_SST (1 << 4) /* Sent stall */
  470. #define UDCCS0_FST (1 << 5) /* Force stall */
  471. #define UDCCS0_RNE (1 << 6) /* Receive FIFO no empty */
  472. #define UDCCS0_SA (1 << 7) /* Setup active */
  473. #define UDCCS_BI_TFS (1 << 0) /* Transmit FIFO service */
  474. #define UDCCS_BI_TPC (1 << 1) /* Transmit packet complete */
  475. #define UDCCS_BI_FTF (1 << 2) /* Flush Tx FIFO */
  476. #define UDCCS_BI_TUR (1 << 3) /* Transmit FIFO underrun */
  477. #define UDCCS_BI_SST (1 << 4) /* Sent stall */
  478. #define UDCCS_BI_FST (1 << 5) /* Force stall */
  479. #define UDCCS_BI_TSP (1 << 7) /* Transmit short packet */
  480. #define UDCCS_BO_RFS (1 << 0) /* Receive FIFO service */
  481. #define UDCCS_BO_RPC (1 << 1) /* Receive packet complete */
  482. #define UDCCS_BO_DME (1 << 3) /* DMA enable */
  483. #define UDCCS_BO_SST (1 << 4) /* Sent stall */
  484. #define UDCCS_BO_FST (1 << 5) /* Force stall */
  485. #define UDCCS_BO_RNE (1 << 6) /* Receive FIFO not empty */
  486. #define UDCCS_BO_RSP (1 << 7) /* Receive short packet */
  487. #define UDCCS_II_TFS (1 << 0) /* Transmit FIFO service */
  488. #define UDCCS_II_TPC (1 << 1) /* Transmit packet complete */
  489. #define UDCCS_II_FTF (1 << 2) /* Flush Tx FIFO */
  490. #define UDCCS_II_TUR (1 << 3) /* Transmit FIFO underrun */
  491. #define UDCCS_II_TSP (1 << 7) /* Transmit short packet */
  492. #define UDCCS_IO_RFS (1 << 0) /* Receive FIFO service */
  493. #define UDCCS_IO_RPC (1 << 1) /* Receive packet complete */
  494. #define UDCCS_IO_ROF (1 << 3) /* Receive overflow */
  495. #define UDCCS_IO_DME (1 << 3) /* DMA enable */
  496. #define UDCCS_IO_RNE (1 << 6) /* Receive FIFO not empty */
  497. #define UDCCS_IO_RSP (1 << 7) /* Receive short packet */
  498. #define UDCCS_INT_TFS (1 << 0) /* Transmit FIFO service */
  499. #define UDCCS_INT_TPC (1 << 1) /* Transmit packet complete */
  500. #define UDCCS_INT_FTF (1 << 2) /* Flush Tx FIFO */
  501. #define UDCCS_INT_TUR (1 << 3) /* Transmit FIFO underrun */
  502. #define UDCCS_INT_SST (1 << 4) /* Sent stall */
  503. #define UDCCS_INT_FST (1 << 5) /* Force stall */
  504. #define UDCCS_INT_TSP (1 << 7) /* Transmit short packet */
  505. #define UICR0_IM0 (1 << 0) /* Interrupt mask ep 0 */
  506. #define UICR0_IM1 (1 << 1) /* Interrupt mask ep 1 */
  507. #define UICR0_IM2 (1 << 2) /* Interrupt mask ep 2 */
  508. #define UICR0_IM3 (1 << 3) /* Interrupt mask ep 3 */
  509. #define UICR0_IM4 (1 << 4) /* Interrupt mask ep 4 */
  510. #define UICR0_IM5 (1 << 5) /* Interrupt mask ep 5 */
  511. #define UICR0_IM6 (1 << 6) /* Interrupt mask ep 6 */
  512. #define UICR0_IM7 (1 << 7) /* Interrupt mask ep 7 */
  513. #define UICR1_IM8 (1 << 0) /* Interrupt mask ep 8 */
  514. #define UICR1_IM9 (1 << 1) /* Interrupt mask ep 9 */
  515. #define UICR1_IM10 (1 << 2) /* Interrupt mask ep 10 */
  516. #define UICR1_IM11 (1 << 3) /* Interrupt mask ep 11 */
  517. #define UICR1_IM12 (1 << 4) /* Interrupt mask ep 12 */
  518. #define UICR1_IM13 (1 << 5) /* Interrupt mask ep 13 */
  519. #define UICR1_IM14 (1 << 6) /* Interrupt mask ep 14 */
  520. #define UICR1_IM15 (1 << 7) /* Interrupt mask ep 15 */
  521. #define USIR0_IR0 (1 << 0) /* Interrupt request ep 0 */
  522. #define USIR0_IR1 (1 << 1) /* Interrupt request ep 1 */
  523. #define USIR0_IR2 (1 << 2) /* Interrupt request ep 2 */
  524. #define USIR0_IR3 (1 << 3) /* Interrupt request ep 3 */
  525. #define USIR0_IR4 (1 << 4) /* Interrupt request ep 4 */
  526. #define USIR0_IR5 (1 << 5) /* Interrupt request ep 5 */
  527. #define USIR0_IR6 (1 << 6) /* Interrupt request ep 6 */
  528. #define USIR0_IR7 (1 << 7) /* Interrupt request ep 7 */
  529. #define USIR1_IR8 (1 << 0) /* Interrupt request ep 8 */
  530. #define USIR1_IR9 (1 << 1) /* Interrupt request ep 9 */
  531. #define USIR1_IR10 (1 << 2) /* Interrupt request ep 10 */
  532. #define USIR1_IR11 (1 << 3) /* Interrupt request ep 11 */
  533. #define USIR1_IR12 (1 << 4) /* Interrupt request ep 12 */
  534. #define USIR1_IR13 (1 << 5) /* Interrupt request ep 13 */
  535. #define USIR1_IR14 (1 << 6) /* Interrupt request ep 14 */
  536. #define USIR1_IR15 (1 << 7) /* Interrupt request ep 15 */
  537. #define DCMD_LENGTH 0x01fff /* length mask (max = 8K - 1) */
  538. /* "fuse" bits of IXP_EXP_CFG2 */
  539. /* All IXP4xx CPUs */
  540. #define IXP4XX_FEATURE_RCOMP (1 << 0)
  541. #define IXP4XX_FEATURE_USB_DEVICE (1 << 1)
  542. #define IXP4XX_FEATURE_HASH (1 << 2)
  543. #define IXP4XX_FEATURE_AES (1 << 3)
  544. #define IXP4XX_FEATURE_DES (1 << 4)
  545. #define IXP4XX_FEATURE_HDLC (1 << 5)
  546. #define IXP4XX_FEATURE_AAL (1 << 6)
  547. #define IXP4XX_FEATURE_HSS (1 << 7)
  548. #define IXP4XX_FEATURE_UTOPIA (1 << 8)
  549. #define IXP4XX_FEATURE_NPEB_ETH0 (1 << 9)
  550. #define IXP4XX_FEATURE_NPEC_ETH (1 << 10)
  551. #define IXP4XX_FEATURE_RESET_NPEA (1 << 11)
  552. #define IXP4XX_FEATURE_RESET_NPEB (1 << 12)
  553. #define IXP4XX_FEATURE_RESET_NPEC (1 << 13)
  554. #define IXP4XX_FEATURE_PCI (1 << 14)
  555. #define IXP4XX_FEATURE_UTOPIA_PHY_LIMIT (3 << 16)
  556. #define IXP4XX_FEATURE_XSCALE_MAX_FREQ (3 << 22)
  557. #define IXP42X_FEATURE_MASK (IXP4XX_FEATURE_RCOMP | \
  558. IXP4XX_FEATURE_USB_DEVICE | \
  559. IXP4XX_FEATURE_HASH | \
  560. IXP4XX_FEATURE_AES | \
  561. IXP4XX_FEATURE_DES | \
  562. IXP4XX_FEATURE_HDLC | \
  563. IXP4XX_FEATURE_AAL | \
  564. IXP4XX_FEATURE_HSS | \
  565. IXP4XX_FEATURE_UTOPIA | \
  566. IXP4XX_FEATURE_NPEB_ETH0 | \
  567. IXP4XX_FEATURE_NPEC_ETH | \
  568. IXP4XX_FEATURE_RESET_NPEA | \
  569. IXP4XX_FEATURE_RESET_NPEB | \
  570. IXP4XX_FEATURE_RESET_NPEC | \
  571. IXP4XX_FEATURE_PCI | \
  572. IXP4XX_FEATURE_UTOPIA_PHY_LIMIT | \
  573. IXP4XX_FEATURE_XSCALE_MAX_FREQ)
  574. /* IXP43x/46x CPUs */
  575. #define IXP4XX_FEATURE_ECC_TIMESYNC (1 << 15)
  576. #define IXP4XX_FEATURE_USB_HOST (1 << 18)
  577. #define IXP4XX_FEATURE_NPEA_ETH (1 << 19)
  578. #define IXP43X_FEATURE_MASK (IXP42X_FEATURE_MASK | \
  579. IXP4XX_FEATURE_ECC_TIMESYNC | \
  580. IXP4XX_FEATURE_USB_HOST | \
  581. IXP4XX_FEATURE_NPEA_ETH)
  582. /* IXP46x CPU (including IXP455) only */
  583. #define IXP4XX_FEATURE_NPEB_ETH_1_TO_3 (1 << 20)
  584. #define IXP4XX_FEATURE_RSA (1 << 21)
  585. #define IXP46X_FEATURE_MASK (IXP43X_FEATURE_MASK | \
  586. IXP4XX_FEATURE_NPEB_ETH_1_TO_3 | \
  587. IXP4XX_FEATURE_RSA)
  588. #endif