regs-pmu.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. /*
  2. * Copyright (c) 2010-2012 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * EXYNOS - Power management unit definition
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #ifndef __ASM_ARCH_REGS_PMU_H
  12. #define __ASM_ARCH_REGS_PMU_H __FILE__
  13. #include <mach/map.h>
  14. #define S5P_PMUREG(x) (S5P_VA_PMU + (x))
  15. #define S5P_SYSREG(x) (S3C_VA_SYS + (x))
  16. #define S5P_CENTRAL_SEQ_CONFIGURATION S5P_PMUREG(0x0200)
  17. #define S5P_CENTRAL_LOWPWR_CFG (1 << 16)
  18. #define S5P_CENTRAL_SEQ_OPTION S5P_PMUREG(0x0208)
  19. #define S5P_USE_STANDBY_WFI0 (1 << 16)
  20. #define S5P_USE_STANDBY_WFI1 (1 << 17)
  21. #define S5P_USE_STANDBYWFI_ISP_ARM (1 << 18)
  22. #define S5P_USE_STANDBY_WFE0 (1 << 24)
  23. #define S5P_USE_STANDBY_WFE1 (1 << 25)
  24. #define S5P_USE_STANDBYWFE_ISP_ARM (1 << 26)
  25. #define S5P_SWRESET S5P_PMUREG(0x0400)
  26. #define EXYNOS_SWRESET S5P_PMUREG(0x0400)
  27. #define EXYNOS5440_SWRESET S5P_PMUREG(0x00C4)
  28. #define S5P_WAKEUP_STAT S5P_PMUREG(0x0600)
  29. #define S5P_EINT_WAKEUP_MASK S5P_PMUREG(0x0604)
  30. #define S5P_WAKEUP_MASK S5P_PMUREG(0x0608)
  31. #define S5P_HDMI_PHY_CONTROL S5P_PMUREG(0x0700)
  32. #define S5P_HDMI_PHY_ENABLE (1 << 0)
  33. #define S5P_DAC_PHY_CONTROL S5P_PMUREG(0x070C)
  34. #define S5P_DAC_PHY_ENABLE (1 << 0)
  35. #define S5P_MIPI_DPHY_CONTROL(n) S5P_PMUREG(0x0710 + (n) * 4)
  36. #define S5P_MIPI_DPHY_ENABLE (1 << 0)
  37. #define S5P_MIPI_DPHY_SRESETN (1 << 1)
  38. #define S5P_MIPI_DPHY_MRESETN (1 << 2)
  39. #define S5P_INFORM0 S5P_PMUREG(0x0800)
  40. #define S5P_INFORM1 S5P_PMUREG(0x0804)
  41. #define S5P_INFORM2 S5P_PMUREG(0x0808)
  42. #define S5P_INFORM3 S5P_PMUREG(0x080C)
  43. #define S5P_INFORM4 S5P_PMUREG(0x0810)
  44. #define S5P_INFORM5 S5P_PMUREG(0x0814)
  45. #define S5P_INFORM6 S5P_PMUREG(0x0818)
  46. #define S5P_INFORM7 S5P_PMUREG(0x081C)
  47. #define S5P_ARM_CORE0_LOWPWR S5P_PMUREG(0x1000)
  48. #define S5P_DIS_IRQ_CORE0 S5P_PMUREG(0x1004)
  49. #define S5P_DIS_IRQ_CENTRAL0 S5P_PMUREG(0x1008)
  50. #define S5P_ARM_CORE1_LOWPWR S5P_PMUREG(0x1010)
  51. #define S5P_DIS_IRQ_CORE1 S5P_PMUREG(0x1014)
  52. #define S5P_DIS_IRQ_CENTRAL1 S5P_PMUREG(0x1018)
  53. #define S5P_ARM_COMMON_LOWPWR S5P_PMUREG(0x1080)
  54. #define S5P_L2_0_LOWPWR S5P_PMUREG(0x10C0)
  55. #define S5P_L2_1_LOWPWR S5P_PMUREG(0x10C4)
  56. #define S5P_CMU_ACLKSTOP_LOWPWR S5P_PMUREG(0x1100)
  57. #define S5P_CMU_SCLKSTOP_LOWPWR S5P_PMUREG(0x1104)
  58. #define S5P_CMU_RESET_LOWPWR S5P_PMUREG(0x110C)
  59. #define S5P_APLL_SYSCLK_LOWPWR S5P_PMUREG(0x1120)
  60. #define S5P_MPLL_SYSCLK_LOWPWR S5P_PMUREG(0x1124)
  61. #define S5P_VPLL_SYSCLK_LOWPWR S5P_PMUREG(0x1128)
  62. #define S5P_EPLL_SYSCLK_LOWPWR S5P_PMUREG(0x112C)
  63. #define S5P_CMU_CLKSTOP_GPS_ALIVE_LOWPWR S5P_PMUREG(0x1138)
  64. #define S5P_CMU_RESET_GPSALIVE_LOWPWR S5P_PMUREG(0x113C)
  65. #define S5P_CMU_CLKSTOP_CAM_LOWPWR S5P_PMUREG(0x1140)
  66. #define S5P_CMU_CLKSTOP_TV_LOWPWR S5P_PMUREG(0x1144)
  67. #define S5P_CMU_CLKSTOP_MFC_LOWPWR S5P_PMUREG(0x1148)
  68. #define S5P_CMU_CLKSTOP_G3D_LOWPWR S5P_PMUREG(0x114C)
  69. #define S5P_CMU_CLKSTOP_LCD0_LOWPWR S5P_PMUREG(0x1150)
  70. #define S5P_CMU_CLKSTOP_MAUDIO_LOWPWR S5P_PMUREG(0x1158)
  71. #define S5P_CMU_CLKSTOP_GPS_LOWPWR S5P_PMUREG(0x115C)
  72. #define S5P_CMU_RESET_CAM_LOWPWR S5P_PMUREG(0x1160)
  73. #define S5P_CMU_RESET_TV_LOWPWR S5P_PMUREG(0x1164)
  74. #define S5P_CMU_RESET_MFC_LOWPWR S5P_PMUREG(0x1168)
  75. #define S5P_CMU_RESET_G3D_LOWPWR S5P_PMUREG(0x116C)
  76. #define S5P_CMU_RESET_LCD0_LOWPWR S5P_PMUREG(0x1170)
  77. #define S5P_CMU_RESET_MAUDIO_LOWPWR S5P_PMUREG(0x1178)
  78. #define S5P_CMU_RESET_GPS_LOWPWR S5P_PMUREG(0x117C)
  79. #define S5P_TOP_BUS_LOWPWR S5P_PMUREG(0x1180)
  80. #define S5P_TOP_RETENTION_LOWPWR S5P_PMUREG(0x1184)
  81. #define S5P_TOP_PWR_LOWPWR S5P_PMUREG(0x1188)
  82. #define S5P_LOGIC_RESET_LOWPWR S5P_PMUREG(0x11A0)
  83. #define S5P_ONENAND_MEM_LOWPWR S5P_PMUREG(0x11C0)
  84. #define S5P_G2D_ACP_MEM_LOWPWR S5P_PMUREG(0x11C8)
  85. #define S5P_USBOTG_MEM_LOWPWR S5P_PMUREG(0x11CC)
  86. #define S5P_HSMMC_MEM_LOWPWR S5P_PMUREG(0x11D0)
  87. #define S5P_CSSYS_MEM_LOWPWR S5P_PMUREG(0x11D4)
  88. #define S5P_SECSS_MEM_LOWPWR S5P_PMUREG(0x11D8)
  89. #define S5P_PAD_RETENTION_DRAM_LOWPWR S5P_PMUREG(0x1200)
  90. #define S5P_PAD_RETENTION_MAUDIO_LOWPWR S5P_PMUREG(0x1204)
  91. #define S5P_PAD_RETENTION_GPIO_LOWPWR S5P_PMUREG(0x1220)
  92. #define S5P_PAD_RETENTION_UART_LOWPWR S5P_PMUREG(0x1224)
  93. #define S5P_PAD_RETENTION_MMCA_LOWPWR S5P_PMUREG(0x1228)
  94. #define S5P_PAD_RETENTION_MMCB_LOWPWR S5P_PMUREG(0x122C)
  95. #define S5P_PAD_RETENTION_EBIA_LOWPWR S5P_PMUREG(0x1230)
  96. #define S5P_PAD_RETENTION_EBIB_LOWPWR S5P_PMUREG(0x1234)
  97. #define S5P_PAD_RETENTION_ISOLATION_LOWPWR S5P_PMUREG(0x1240)
  98. #define S5P_PAD_RETENTION_ALV_SEL_LOWPWR S5P_PMUREG(0x1260)
  99. #define S5P_XUSBXTI_LOWPWR S5P_PMUREG(0x1280)
  100. #define S5P_XXTI_LOWPWR S5P_PMUREG(0x1284)
  101. #define S5P_EXT_REGULATOR_LOWPWR S5P_PMUREG(0x12C0)
  102. #define S5P_GPIO_MODE_LOWPWR S5P_PMUREG(0x1300)
  103. #define S5P_GPIO_MODE_MAUDIO_LOWPWR S5P_PMUREG(0x1340)
  104. #define S5P_CAM_LOWPWR S5P_PMUREG(0x1380)
  105. #define S5P_TV_LOWPWR S5P_PMUREG(0x1384)
  106. #define S5P_MFC_LOWPWR S5P_PMUREG(0x1388)
  107. #define S5P_G3D_LOWPWR S5P_PMUREG(0x138C)
  108. #define S5P_LCD0_LOWPWR S5P_PMUREG(0x1390)
  109. #define S5P_MAUDIO_LOWPWR S5P_PMUREG(0x1398)
  110. #define S5P_GPS_LOWPWR S5P_PMUREG(0x139C)
  111. #define S5P_GPS_ALIVE_LOWPWR S5P_PMUREG(0x13A0)
  112. #define S5P_ARM_CORE0_CONFIGURATION S5P_PMUREG(0x2000)
  113. #define S5P_ARM_CORE0_OPTION S5P_PMUREG(0x2008)
  114. #define S5P_ARM_CORE1_CONFIGURATION S5P_PMUREG(0x2080)
  115. #define S5P_ARM_CORE1_STATUS S5P_PMUREG(0x2084)
  116. #define S5P_ARM_CORE1_OPTION S5P_PMUREG(0x2088)
  117. #define S5P_ARM_COMMON_OPTION S5P_PMUREG(0x2408)
  118. #define S5P_TOP_PWR_OPTION S5P_PMUREG(0x2C48)
  119. #define S5P_CAM_OPTION S5P_PMUREG(0x3C08)
  120. #define S5P_TV_OPTION S5P_PMUREG(0x3C28)
  121. #define S5P_MFC_OPTION S5P_PMUREG(0x3C48)
  122. #define S5P_G3D_OPTION S5P_PMUREG(0x3C68)
  123. #define S5P_LCD0_OPTION S5P_PMUREG(0x3C88)
  124. #define S5P_LCD1_OPTION S5P_PMUREG(0x3CA8)
  125. #define S5P_MAUDIO_OPTION S5P_PMUREG(0x3CC8)
  126. #define S5P_GPS_OPTION S5P_PMUREG(0x3CE8)
  127. #define S5P_GPS_ALIVE_OPTION S5P_PMUREG(0x3D08)
  128. #define S5P_PAD_RET_MAUDIO_OPTION S5P_PMUREG(0x3028)
  129. #define S5P_PAD_RET_GPIO_OPTION S5P_PMUREG(0x3108)
  130. #define S5P_PAD_RET_UART_OPTION S5P_PMUREG(0x3128)
  131. #define S5P_PAD_RET_MMCA_OPTION S5P_PMUREG(0x3148)
  132. #define S5P_PAD_RET_MMCB_OPTION S5P_PMUREG(0x3168)
  133. #define S5P_PAD_RET_EBIA_OPTION S5P_PMUREG(0x3188)
  134. #define S5P_PAD_RET_EBIB_OPTION S5P_PMUREG(0x31A8)
  135. #define S5P_PMU_CAM_CONF S5P_PMUREG(0x3C00)
  136. #define S5P_PMU_TV_CONF S5P_PMUREG(0x3C20)
  137. #define S5P_PMU_MFC_CONF S5P_PMUREG(0x3C40)
  138. #define S5P_PMU_G3D_CONF S5P_PMUREG(0x3C60)
  139. #define S5P_PMU_LCD0_CONF S5P_PMUREG(0x3C80)
  140. #define S5P_PMU_GPS_CONF S5P_PMUREG(0x3CE0)
  141. #define S5P_PMU_SATA_PHY_CONTROL_EN 0x1
  142. #define S5P_CORE_LOCAL_PWR_EN 0x3
  143. #define S5P_INT_LOCAL_PWR_EN 0x7
  144. #define S5P_CHECK_SLEEP 0x00000BAD
  145. /* Only for EXYNOS4210 */
  146. #define S5P_USBDEVICE_PHY_CONTROL S5P_PMUREG(0x0704)
  147. #define S5P_USBDEVICE_PHY_ENABLE (1 << 0)
  148. #define S5P_USBHOST_PHY_CONTROL S5P_PMUREG(0x0708)
  149. #define S5P_USBHOST_PHY_ENABLE (1 << 0)
  150. #define S5P_PMU_SATA_PHY_CONTROL S5P_PMUREG(0x0720)
  151. #define S5P_CMU_CLKSTOP_LCD1_LOWPWR S5P_PMUREG(0x1154)
  152. #define S5P_CMU_RESET_LCD1_LOWPWR S5P_PMUREG(0x1174)
  153. #define S5P_MODIMIF_MEM_LOWPWR S5P_PMUREG(0x11C4)
  154. #define S5P_PCIE_MEM_LOWPWR S5P_PMUREG(0x11E0)
  155. #define S5P_SATA_MEM_LOWPWR S5P_PMUREG(0x11E4)
  156. #define S5P_LCD1_LOWPWR S5P_PMUREG(0x1394)
  157. #define S5P_PMU_LCD1_CONF S5P_PMUREG(0x3CA0)
  158. /* Only for EXYNOS4x12 */
  159. #define S5P_ISP_ARM_LOWPWR S5P_PMUREG(0x1050)
  160. #define S5P_DIS_IRQ_ISP_ARM_LOCAL_LOWPWR S5P_PMUREG(0x1054)
  161. #define S5P_DIS_IRQ_ISP_ARM_CENTRAL_LOWPWR S5P_PMUREG(0x1058)
  162. #define S5P_CMU_ACLKSTOP_COREBLK_LOWPWR S5P_PMUREG(0x1110)
  163. #define S5P_CMU_SCLKSTOP_COREBLK_LOWPWR S5P_PMUREG(0x1114)
  164. #define S5P_CMU_RESET_COREBLK_LOWPWR S5P_PMUREG(0x111C)
  165. #define S5P_MPLLUSER_SYSCLK_LOWPWR S5P_PMUREG(0x1130)
  166. #define S5P_CMU_CLKSTOP_ISP_LOWPWR S5P_PMUREG(0x1154)
  167. #define S5P_CMU_RESET_ISP_LOWPWR S5P_PMUREG(0x1174)
  168. #define S5P_TOP_BUS_COREBLK_LOWPWR S5P_PMUREG(0x1190)
  169. #define S5P_TOP_RETENTION_COREBLK_LOWPWR S5P_PMUREG(0x1194)
  170. #define S5P_TOP_PWR_COREBLK_LOWPWR S5P_PMUREG(0x1198)
  171. #define S5P_OSCCLK_GATE_LOWPWR S5P_PMUREG(0x11A4)
  172. #define S5P_LOGIC_RESET_COREBLK_LOWPWR S5P_PMUREG(0x11B0)
  173. #define S5P_OSCCLK_GATE_COREBLK_LOWPWR S5P_PMUREG(0x11B4)
  174. #define S5P_HSI_MEM_LOWPWR S5P_PMUREG(0x11C4)
  175. #define S5P_ROTATOR_MEM_LOWPWR S5P_PMUREG(0x11DC)
  176. #define S5P_PAD_RETENTION_GPIO_COREBLK_LOWPWR S5P_PMUREG(0x123C)
  177. #define S5P_PAD_ISOLATION_COREBLK_LOWPWR S5P_PMUREG(0x1250)
  178. #define S5P_GPIO_MODE_COREBLK_LOWPWR S5P_PMUREG(0x1320)
  179. #define S5P_TOP_ASB_RESET_LOWPWR S5P_PMUREG(0x1344)
  180. #define S5P_TOP_ASB_ISOLATION_LOWPWR S5P_PMUREG(0x1348)
  181. #define S5P_ISP_LOWPWR S5P_PMUREG(0x1394)
  182. #define S5P_DRAM_FREQ_DOWN_LOWPWR S5P_PMUREG(0x13B0)
  183. #define S5P_DDRPHY_DLLOFF_LOWPWR S5P_PMUREG(0x13B4)
  184. #define S5P_CMU_SYSCLK_ISP_LOWPWR S5P_PMUREG(0x13B8)
  185. #define S5P_CMU_SYSCLK_GPS_LOWPWR S5P_PMUREG(0x13BC)
  186. #define S5P_LPDDR_PHY_DLL_LOCK_LOWPWR S5P_PMUREG(0x13C0)
  187. #define S5P_ARM_L2_0_OPTION S5P_PMUREG(0x2608)
  188. #define S5P_ARM_L2_1_OPTION S5P_PMUREG(0x2628)
  189. #define S5P_ONENAND_MEM_OPTION S5P_PMUREG(0x2E08)
  190. #define S5P_HSI_MEM_OPTION S5P_PMUREG(0x2E28)
  191. #define S5P_G2D_ACP_MEM_OPTION S5P_PMUREG(0x2E48)
  192. #define S5P_USBOTG_MEM_OPTION S5P_PMUREG(0x2E68)
  193. #define S5P_HSMMC_MEM_OPTION S5P_PMUREG(0x2E88)
  194. #define S5P_CSSYS_MEM_OPTION S5P_PMUREG(0x2EA8)
  195. #define S5P_SECSS_MEM_OPTION S5P_PMUREG(0x2EC8)
  196. #define S5P_ROTATOR_MEM_OPTION S5P_PMUREG(0x2F48)
  197. /* Only for EXYNOS4412 */
  198. #define S5P_ARM_CORE2_LOWPWR S5P_PMUREG(0x1020)
  199. #define S5P_DIS_IRQ_CORE2 S5P_PMUREG(0x1024)
  200. #define S5P_DIS_IRQ_CENTRAL2 S5P_PMUREG(0x1028)
  201. #define S5P_ARM_CORE3_LOWPWR S5P_PMUREG(0x1030)
  202. #define S5P_DIS_IRQ_CORE3 S5P_PMUREG(0x1034)
  203. #define S5P_DIS_IRQ_CENTRAL3 S5P_PMUREG(0x1038)
  204. /* For EXYNOS5 */
  205. #define EXYNOS5_SYS_I2C_CFG S5P_SYSREG(0x0234)
  206. #define EXYNOS5_AUTO_WDTRESET_DISABLE S5P_PMUREG(0x0408)
  207. #define EXYNOS5_MASK_WDTRESET_REQUEST S5P_PMUREG(0x040C)
  208. #define EXYNOS5_SYS_WDTRESET (1 << 20)
  209. #define EXYNOS5_ARM_CORE0_SYS_PWR_REG S5P_PMUREG(0x1000)
  210. #define EXYNOS5_DIS_IRQ_ARM_CORE0_LOCAL_SYS_PWR_REG S5P_PMUREG(0x1004)
  211. #define EXYNOS5_DIS_IRQ_ARM_CORE0_CENTRAL_SYS_PWR_REG S5P_PMUREG(0x1008)
  212. #define EXYNOS5_ARM_CORE1_SYS_PWR_REG S5P_PMUREG(0x1010)
  213. #define EXYNOS5_DIS_IRQ_ARM_CORE1_LOCAL_SYS_PWR_REG S5P_PMUREG(0x1014)
  214. #define EXYNOS5_DIS_IRQ_ARM_CORE1_CENTRAL_SYS_PWR_REG S5P_PMUREG(0x1018)
  215. #define EXYNOS5_FSYS_ARM_SYS_PWR_REG S5P_PMUREG(0x1040)
  216. #define EXYNOS5_DIS_IRQ_FSYS_ARM_CENTRAL_SYS_PWR_REG S5P_PMUREG(0x1048)
  217. #define EXYNOS5_ISP_ARM_SYS_PWR_REG S5P_PMUREG(0x1050)
  218. #define EXYNOS5_DIS_IRQ_ISP_ARM_LOCAL_SYS_PWR_REG S5P_PMUREG(0x1054)
  219. #define EXYNOS5_DIS_IRQ_ISP_ARM_CENTRAL_SYS_PWR_REG S5P_PMUREG(0x1058)
  220. #define EXYNOS5_ARM_COMMON_SYS_PWR_REG S5P_PMUREG(0x1080)
  221. #define EXYNOS5_ARM_L2_SYS_PWR_REG S5P_PMUREG(0x10C0)
  222. #define EXYNOS5_CMU_ACLKSTOP_SYS_PWR_REG S5P_PMUREG(0x1100)
  223. #define EXYNOS5_CMU_SCLKSTOP_SYS_PWR_REG S5P_PMUREG(0x1104)
  224. #define EXYNOS5_CMU_RESET_SYS_PWR_REG S5P_PMUREG(0x110C)
  225. #define EXYNOS5_CMU_ACLKSTOP_SYSMEM_SYS_PWR_REG S5P_PMUREG(0x1120)
  226. #define EXYNOS5_CMU_SCLKSTOP_SYSMEM_SYS_PWR_REG S5P_PMUREG(0x1124)
  227. #define EXYNOS5_CMU_RESET_SYSMEM_SYS_PWR_REG S5P_PMUREG(0x112C)
  228. #define EXYNOS5_DRAM_FREQ_DOWN_SYS_PWR_REG S5P_PMUREG(0x1130)
  229. #define EXYNOS5_DDRPHY_DLLOFF_SYS_PWR_REG S5P_PMUREG(0x1134)
  230. #define EXYNOS5_DDRPHY_DLLLOCK_SYS_PWR_REG S5P_PMUREG(0x1138)
  231. #define EXYNOS5_APLL_SYSCLK_SYS_PWR_REG S5P_PMUREG(0x1140)
  232. #define EXYNOS5_MPLL_SYSCLK_SYS_PWR_REG S5P_PMUREG(0x1144)
  233. #define EXYNOS5_VPLL_SYSCLK_SYS_PWR_REG S5P_PMUREG(0x1148)
  234. #define EXYNOS5_EPLL_SYSCLK_SYS_PWR_REG S5P_PMUREG(0x114C)
  235. #define EXYNOS5_BPLL_SYSCLK_SYS_PWR_REG S5P_PMUREG(0x1150)
  236. #define EXYNOS5_CPLL_SYSCLK_SYS_PWR_REG S5P_PMUREG(0x1154)
  237. #define EXYNOS5_MPLLUSER_SYSCLK_SYS_PWR_REG S5P_PMUREG(0x1164)
  238. #define EXYNOS5_BPLLUSER_SYSCLK_SYS_PWR_REG S5P_PMUREG(0x1170)
  239. #define EXYNOS5_TOP_BUS_SYS_PWR_REG S5P_PMUREG(0x1180)
  240. #define EXYNOS5_TOP_RETENTION_SYS_PWR_REG S5P_PMUREG(0x1184)
  241. #define EXYNOS5_TOP_PWR_SYS_PWR_REG S5P_PMUREG(0x1188)
  242. #define EXYNOS5_TOP_BUS_SYSMEM_SYS_PWR_REG S5P_PMUREG(0x1190)
  243. #define EXYNOS5_TOP_RETENTION_SYSMEM_SYS_PWR_REG S5P_PMUREG(0x1194)
  244. #define EXYNOS5_TOP_PWR_SYSMEM_SYS_PWR_REG S5P_PMUREG(0x1198)
  245. #define EXYNOS5_LOGIC_RESET_SYS_PWR_REG S5P_PMUREG(0x11A0)
  246. #define EXYNOS5_OSCCLK_GATE_SYS_PWR_REG S5P_PMUREG(0x11A4)
  247. #define EXYNOS5_LOGIC_RESET_SYSMEM_SYS_PWR_REG S5P_PMUREG(0x11B0)
  248. #define EXYNOS5_OSCCLK_GATE_SYSMEM_SYS_PWR_REG S5P_PMUREG(0x11B4)
  249. #define EXYNOS5_USBOTG_MEM_SYS_PWR_REG S5P_PMUREG(0x11C0)
  250. #define EXYNOS5_G2D_MEM_SYS_PWR_REG S5P_PMUREG(0x11C8)
  251. #define EXYNOS5_USBDRD_MEM_SYS_PWR_REG S5P_PMUREG(0x11CC)
  252. #define EXYNOS5_SDMMC_MEM_SYS_PWR_REG S5P_PMUREG(0x11D0)
  253. #define EXYNOS5_CSSYS_MEM_SYS_PWR_REG S5P_PMUREG(0x11D4)
  254. #define EXYNOS5_SECSS_MEM_SYS_PWR_REG S5P_PMUREG(0x11D8)
  255. #define EXYNOS5_ROTATOR_MEM_SYS_PWR_REG S5P_PMUREG(0x11DC)
  256. #define EXYNOS5_INTRAM_MEM_SYS_PWR_REG S5P_PMUREG(0x11E0)
  257. #define EXYNOS5_INTROM_MEM_SYS_PWR_REG S5P_PMUREG(0x11E4)
  258. #define EXYNOS5_JPEG_MEM_SYS_PWR_REG S5P_PMUREG(0x11E8)
  259. #define EXYNOS5_HSI_MEM_SYS_PWR_REG S5P_PMUREG(0x11EC)
  260. #define EXYNOS5_MCUIOP_MEM_SYS_PWR_REG S5P_PMUREG(0x11F4)
  261. #define EXYNOS5_SATA_MEM_SYS_PWR_REG S5P_PMUREG(0x11FC)
  262. #define EXYNOS5_PAD_RETENTION_DRAM_SYS_PWR_REG S5P_PMUREG(0x1200)
  263. #define EXYNOS5_PAD_RETENTION_MAU_SYS_PWR_REG S5P_PMUREG(0x1204)
  264. #define EXYNOS5_PAD_RETENTION_EFNAND_SYS_PWR_REG S5P_PMUREG(0x1208)
  265. #define EXYNOS5_PAD_RETENTION_GPIO_SYS_PWR_REG S5P_PMUREG(0x1220)
  266. #define EXYNOS5_PAD_RETENTION_UART_SYS_PWR_REG S5P_PMUREG(0x1224)
  267. #define EXYNOS5_PAD_RETENTION_MMCA_SYS_PWR_REG S5P_PMUREG(0x1228)
  268. #define EXYNOS5_PAD_RETENTION_MMCB_SYS_PWR_REG S5P_PMUREG(0x122C)
  269. #define EXYNOS5_PAD_RETENTION_EBIA_SYS_PWR_REG S5P_PMUREG(0x1230)
  270. #define EXYNOS5_PAD_RETENTION_EBIB_SYS_PWR_REG S5P_PMUREG(0x1234)
  271. #define EXYNOS5_PAD_RETENTION_SPI_SYS_PWR_REG S5P_PMUREG(0x1238)
  272. #define EXYNOS5_PAD_RETENTION_GPIO_SYSMEM_SYS_PWR_REG S5P_PMUREG(0x123C)
  273. #define EXYNOS5_PAD_ISOLATION_SYS_PWR_REG S5P_PMUREG(0x1240)
  274. #define EXYNOS5_PAD_ISOLATION_SYSMEM_SYS_PWR_REG S5P_PMUREG(0x1250)
  275. #define EXYNOS5_PAD_ALV_SEL_SYS_PWR_REG S5P_PMUREG(0x1260)
  276. #define EXYNOS5_XUSBXTI_SYS_PWR_REG S5P_PMUREG(0x1280)
  277. #define EXYNOS5_XXTI_SYS_PWR_REG S5P_PMUREG(0x1284)
  278. #define EXYNOS5_EXT_REGULATOR_SYS_PWR_REG S5P_PMUREG(0x12C0)
  279. #define EXYNOS5_GPIO_MODE_SYS_PWR_REG S5P_PMUREG(0x1300)
  280. #define EXYNOS5_GPIO_MODE_SYSMEM_SYS_PWR_REG S5P_PMUREG(0x1320)
  281. #define EXYNOS5_GPIO_MODE_MAU_SYS_PWR_REG S5P_PMUREG(0x1340)
  282. #define EXYNOS5_TOP_ASB_RESET_SYS_PWR_REG S5P_PMUREG(0x1344)
  283. #define EXYNOS5_TOP_ASB_ISOLATION_SYS_PWR_REG S5P_PMUREG(0x1348)
  284. #define EXYNOS5_GSCL_SYS_PWR_REG S5P_PMUREG(0x1400)
  285. #define EXYNOS5_ISP_SYS_PWR_REG S5P_PMUREG(0x1404)
  286. #define EXYNOS5_MFC_SYS_PWR_REG S5P_PMUREG(0x1408)
  287. #define EXYNOS5_G3D_SYS_PWR_REG S5P_PMUREG(0x140C)
  288. #define EXYNOS5_DISP1_SYS_PWR_REG S5P_PMUREG(0x1414)
  289. #define EXYNOS5_MAU_SYS_PWR_REG S5P_PMUREG(0x1418)
  290. #define EXYNOS5_CMU_CLKSTOP_GSCL_SYS_PWR_REG S5P_PMUREG(0x1480)
  291. #define EXYNOS5_CMU_CLKSTOP_ISP_SYS_PWR_REG S5P_PMUREG(0x1484)
  292. #define EXYNOS5_CMU_CLKSTOP_MFC_SYS_PWR_REG S5P_PMUREG(0x1488)
  293. #define EXYNOS5_CMU_CLKSTOP_G3D_SYS_PWR_REG S5P_PMUREG(0x148C)
  294. #define EXYNOS5_CMU_CLKSTOP_DISP1_SYS_PWR_REG S5P_PMUREG(0x1494)
  295. #define EXYNOS5_CMU_CLKSTOP_MAU_SYS_PWR_REG S5P_PMUREG(0x1498)
  296. #define EXYNOS5_CMU_SYSCLK_GSCL_SYS_PWR_REG S5P_PMUREG(0x14C0)
  297. #define EXYNOS5_CMU_SYSCLK_ISP_SYS_PWR_REG S5P_PMUREG(0x14C4)
  298. #define EXYNOS5_CMU_SYSCLK_MFC_SYS_PWR_REG S5P_PMUREG(0x14C8)
  299. #define EXYNOS5_CMU_SYSCLK_G3D_SYS_PWR_REG S5P_PMUREG(0x14CC)
  300. #define EXYNOS5_CMU_SYSCLK_DISP1_SYS_PWR_REG S5P_PMUREG(0x14D4)
  301. #define EXYNOS5_CMU_SYSCLK_MAU_SYS_PWR_REG S5P_PMUREG(0x14D8)
  302. #define EXYNOS5_CMU_RESET_GSCL_SYS_PWR_REG S5P_PMUREG(0x1580)
  303. #define EXYNOS5_CMU_RESET_ISP_SYS_PWR_REG S5P_PMUREG(0x1584)
  304. #define EXYNOS5_CMU_RESET_MFC_SYS_PWR_REG S5P_PMUREG(0x1588)
  305. #define EXYNOS5_CMU_RESET_G3D_SYS_PWR_REG S5P_PMUREG(0x158C)
  306. #define EXYNOS5_CMU_RESET_DISP1_SYS_PWR_REG S5P_PMUREG(0x1594)
  307. #define EXYNOS5_CMU_RESET_MAU_SYS_PWR_REG S5P_PMUREG(0x1598)
  308. #define EXYNOS5_ARM_CORE0_OPTION S5P_PMUREG(0x2008)
  309. #define EXYNOS5_ARM_CORE1_OPTION S5P_PMUREG(0x2088)
  310. #define EXYNOS5_FSYS_ARM_OPTION S5P_PMUREG(0x2208)
  311. #define EXYNOS5_ISP_ARM_OPTION S5P_PMUREG(0x2288)
  312. #define EXYNOS5_ARM_COMMON_OPTION S5P_PMUREG(0x2408)
  313. #define EXYNOS5_TOP_PWR_OPTION S5P_PMUREG(0x2C48)
  314. #define EXYNOS5_TOP_PWR_SYSMEM_OPTION S5P_PMUREG(0x2CC8)
  315. #define EXYNOS5_JPEG_MEM_OPTION S5P_PMUREG(0x2F48)
  316. #define EXYNOS5_GSCL_STATUS S5P_PMUREG(0x4004)
  317. #define EXYNOS5_ISP_STATUS S5P_PMUREG(0x4024)
  318. #define EXYNOS5_GSCL_OPTION S5P_PMUREG(0x4008)
  319. #define EXYNOS5_ISP_OPTION S5P_PMUREG(0x4028)
  320. #define EXYNOS5_MFC_OPTION S5P_PMUREG(0x4048)
  321. #define EXYNOS5_G3D_CONFIGURATION S5P_PMUREG(0x4060)
  322. #define EXYNOS5_G3D_STATUS S5P_PMUREG(0x4064)
  323. #define EXYNOS5_G3D_OPTION S5P_PMUREG(0x4068)
  324. #define EXYNOS5_DISP1_OPTION S5P_PMUREG(0x40A8)
  325. #define EXYNOS5_MAU_OPTION S5P_PMUREG(0x40C8)
  326. #define EXYNOS5_USE_SC_FEEDBACK (1 << 1)
  327. #define EXYNOS5_USE_SC_COUNTER (1 << 0)
  328. #define EXYNOS5_MANUAL_L2RSTDISABLE_CONTROL (1 << 2)
  329. #define EXYNOS5_SKIP_DEACTIVATE_ACEACP_IN_PWDN (1 << 7)
  330. #define EXYNOS5_OPTION_USE_STANDBYWFE (1 << 24)
  331. #define EXYNOS5_OPTION_USE_STANDBYWFI (1 << 16)
  332. #define EXYNOS5_OPTION_USE_RETENTION (1 << 4)
  333. #endif /* __ASM_ARCH_REGS_PMU_H */