clock-exynos4210.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188
  1. /*
  2. * Copyright (c) 2011-2012 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * EXYNOS4210 - Clock support
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/err.h>
  13. #include <linux/clk.h>
  14. #include <linux/io.h>
  15. #include <linux/syscore_ops.h>
  16. #include <plat/cpu-freq.h>
  17. #include <plat/clock.h>
  18. #include <plat/cpu.h>
  19. #include <plat/pll.h>
  20. #include <plat/s5p-clock.h>
  21. #include <plat/clock-clksrc.h>
  22. #include <plat/pm.h>
  23. #include <mach/hardware.h>
  24. #include <mach/map.h>
  25. #include <mach/regs-clock.h>
  26. #include <mach/sysmmu.h>
  27. #include "common.h"
  28. #include "clock-exynos4.h"
  29. #ifdef CONFIG_PM_SLEEP
  30. static struct sleep_save exynos4210_clock_save[] = {
  31. SAVE_ITEM(EXYNOS4_CLKSRC_IMAGE),
  32. SAVE_ITEM(EXYNOS4_CLKDIV_IMAGE),
  33. SAVE_ITEM(EXYNOS4210_CLKSRC_LCD1),
  34. SAVE_ITEM(EXYNOS4210_CLKDIV_LCD1),
  35. SAVE_ITEM(EXYNOS4210_CLKSRC_MASK_LCD1),
  36. SAVE_ITEM(EXYNOS4210_CLKGATE_IP_IMAGE),
  37. SAVE_ITEM(EXYNOS4210_CLKGATE_IP_LCD1),
  38. SAVE_ITEM(EXYNOS4210_CLKGATE_IP_PERIR),
  39. };
  40. #endif
  41. static struct clksrc_clk *sysclks[] = {
  42. /* nothing here yet */
  43. };
  44. static struct clksrc_clk exynos4210_clk_mout_g2d0 = {
  45. .clk = {
  46. .name = "mout_g2d0",
  47. },
  48. .sources = &exynos4_clkset_mout_g2d0,
  49. .reg_src = { .reg = EXYNOS4_CLKSRC_IMAGE, .shift = 0, .size = 1 },
  50. };
  51. static struct clksrc_clk exynos4210_clk_mout_g2d1 = {
  52. .clk = {
  53. .name = "mout_g2d1",
  54. },
  55. .sources = &exynos4_clkset_mout_g2d1,
  56. .reg_src = { .reg = EXYNOS4_CLKSRC_IMAGE, .shift = 4, .size = 1 },
  57. };
  58. static struct clk *exynos4210_clkset_mout_g2d_list[] = {
  59. [0] = &exynos4210_clk_mout_g2d0.clk,
  60. [1] = &exynos4210_clk_mout_g2d1.clk,
  61. };
  62. static struct clksrc_sources exynos4210_clkset_mout_g2d = {
  63. .sources = exynos4210_clkset_mout_g2d_list,
  64. .nr_sources = ARRAY_SIZE(exynos4210_clkset_mout_g2d_list),
  65. };
  66. static int exynos4_clksrc_mask_lcd1_ctrl(struct clk *clk, int enable)
  67. {
  68. return s5p_gatectrl(EXYNOS4210_CLKSRC_MASK_LCD1, clk, enable);
  69. }
  70. static struct clksrc_clk clksrcs[] = {
  71. {
  72. .clk = {
  73. .name = "sclk_sata",
  74. .id = -1,
  75. .enable = exynos4_clksrc_mask_fsys_ctrl,
  76. .ctrlbit = (1 << 24),
  77. },
  78. .sources = &exynos4_clkset_mout_corebus,
  79. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 24, .size = 1 },
  80. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS0, .shift = 20, .size = 4 },
  81. }, {
  82. .clk = {
  83. .name = "sclk_fimd",
  84. .devname = "exynos4-fb.1",
  85. .enable = exynos4_clksrc_mask_lcd1_ctrl,
  86. .ctrlbit = (1 << 0),
  87. },
  88. .sources = &exynos4_clkset_group,
  89. .reg_src = { .reg = EXYNOS4210_CLKSRC_LCD1, .shift = 0, .size = 4 },
  90. .reg_div = { .reg = EXYNOS4210_CLKDIV_LCD1, .shift = 0, .size = 4 },
  91. }, {
  92. .clk = {
  93. .name = "sclk_fimg2d",
  94. },
  95. .sources = &exynos4210_clkset_mout_g2d,
  96. .reg_src = { .reg = EXYNOS4_CLKSRC_IMAGE, .shift = 8, .size = 1 },
  97. .reg_div = { .reg = EXYNOS4_CLKDIV_IMAGE, .shift = 0, .size = 4 },
  98. },
  99. };
  100. static struct clk init_clocks_off[] = {
  101. {
  102. .name = "sataphy",
  103. .id = -1,
  104. .parent = &exynos4_clk_aclk_133.clk,
  105. .enable = exynos4_clk_ip_fsys_ctrl,
  106. .ctrlbit = (1 << 3),
  107. }, {
  108. .name = "sata",
  109. .id = -1,
  110. .parent = &exynos4_clk_aclk_133.clk,
  111. .enable = exynos4_clk_ip_fsys_ctrl,
  112. .ctrlbit = (1 << 10),
  113. }, {
  114. .name = "fimd",
  115. .devname = "exynos4-fb.1",
  116. .enable = exynos4_clk_ip_lcd1_ctrl,
  117. .ctrlbit = (1 << 0),
  118. }, {
  119. .name = SYSMMU_CLOCK_NAME,
  120. .devname = SYSMMU_CLOCK_DEVNAME(2d, 14),
  121. .enable = exynos4_clk_ip_image_ctrl,
  122. .ctrlbit = (1 << 3),
  123. }, {
  124. .name = SYSMMU_CLOCK_NAME,
  125. .devname = SYSMMU_CLOCK_DEVNAME(fimd1, 11),
  126. .enable = exynos4_clk_ip_lcd1_ctrl,
  127. .ctrlbit = (1 << 4),
  128. }, {
  129. .name = "fimg2d",
  130. .enable = exynos4_clk_ip_image_ctrl,
  131. .ctrlbit = (1 << 0),
  132. },
  133. };
  134. #ifdef CONFIG_PM_SLEEP
  135. static int exynos4210_clock_suspend(void)
  136. {
  137. s3c_pm_do_save(exynos4210_clock_save, ARRAY_SIZE(exynos4210_clock_save));
  138. return 0;
  139. }
  140. static void exynos4210_clock_resume(void)
  141. {
  142. s3c_pm_do_restore_core(exynos4210_clock_save, ARRAY_SIZE(exynos4210_clock_save));
  143. }
  144. #else
  145. #define exynos4210_clock_suspend NULL
  146. #define exynos4210_clock_resume NULL
  147. #endif
  148. static struct syscore_ops exynos4210_clock_syscore_ops = {
  149. .suspend = exynos4210_clock_suspend,
  150. .resume = exynos4210_clock_resume,
  151. };
  152. void __init exynos4210_register_clocks(void)
  153. {
  154. int ptr;
  155. exynos4_clk_mout_mpll.reg_src.reg = EXYNOS4_CLKSRC_CPU;
  156. exynos4_clk_mout_mpll.reg_src.shift = 8;
  157. exynos4_clk_mout_mpll.reg_src.size = 1;
  158. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  159. s3c_register_clksrc(sysclks[ptr], 1);
  160. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  161. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  162. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  163. register_syscore_ops(&exynos4210_clock_syscore_ops);
  164. }