common.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462
  1. /*
  2. * arch/arm/mach-dove/common.c
  3. *
  4. * Core functions for Marvell Dove 88AP510 System On Chip
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/delay.h>
  12. #include <linux/init.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/pci.h>
  15. #include <linux/clk-provider.h>
  16. #include <linux/clk/mvebu.h>
  17. #include <linux/ata_platform.h>
  18. #include <linux/gpio.h>
  19. #include <linux/of.h>
  20. #include <linux/of_platform.h>
  21. #include <asm/page.h>
  22. #include <asm/setup.h>
  23. #include <asm/timex.h>
  24. #include <asm/hardware/cache-tauros2.h>
  25. #include <asm/mach/map.h>
  26. #include <asm/mach/time.h>
  27. #include <asm/mach/pci.h>
  28. #include <mach/dove.h>
  29. #include <mach/pm.h>
  30. #include <mach/bridge-regs.h>
  31. #include <asm/mach/arch.h>
  32. #include <linux/irq.h>
  33. #include <plat/time.h>
  34. #include <linux/platform_data/usb-ehci-orion.h>
  35. #include <linux/platform_data/dma-mv_xor.h>
  36. #include <plat/irq.h>
  37. #include <plat/common.h>
  38. #include <plat/addr-map.h>
  39. #include "common.h"
  40. /*****************************************************************************
  41. * I/O Address Mapping
  42. ****************************************************************************/
  43. static struct map_desc dove_io_desc[] __initdata = {
  44. {
  45. .virtual = (unsigned long) DOVE_SB_REGS_VIRT_BASE,
  46. .pfn = __phys_to_pfn(DOVE_SB_REGS_PHYS_BASE),
  47. .length = DOVE_SB_REGS_SIZE,
  48. .type = MT_DEVICE,
  49. }, {
  50. .virtual = (unsigned long) DOVE_NB_REGS_VIRT_BASE,
  51. .pfn = __phys_to_pfn(DOVE_NB_REGS_PHYS_BASE),
  52. .length = DOVE_NB_REGS_SIZE,
  53. .type = MT_DEVICE,
  54. },
  55. };
  56. void __init dove_map_io(void)
  57. {
  58. iotable_init(dove_io_desc, ARRAY_SIZE(dove_io_desc));
  59. }
  60. /*****************************************************************************
  61. * CLK tree
  62. ****************************************************************************/
  63. static int dove_tclk;
  64. static DEFINE_SPINLOCK(gating_lock);
  65. static struct clk *tclk;
  66. static struct clk __init *dove_register_gate(const char *name,
  67. const char *parent, u8 bit_idx)
  68. {
  69. return clk_register_gate(NULL, name, parent, 0,
  70. (void __iomem *)CLOCK_GATING_CONTROL,
  71. bit_idx, 0, &gating_lock);
  72. }
  73. static void __init dove_clk_init(void)
  74. {
  75. struct clk *usb0, *usb1, *sata, *pex0, *pex1, *sdio0, *sdio1;
  76. struct clk *nand, *camera, *i2s0, *i2s1, *crypto, *ac97, *pdma;
  77. struct clk *xor0, *xor1, *ge, *gephy;
  78. tclk = clk_register_fixed_rate(NULL, "tclk", NULL, CLK_IS_ROOT,
  79. dove_tclk);
  80. usb0 = dove_register_gate("usb0", "tclk", CLOCK_GATING_BIT_USB0);
  81. usb1 = dove_register_gate("usb1", "tclk", CLOCK_GATING_BIT_USB1);
  82. sata = dove_register_gate("sata", "tclk", CLOCK_GATING_BIT_SATA);
  83. pex0 = dove_register_gate("pex0", "tclk", CLOCK_GATING_BIT_PCIE0);
  84. pex1 = dove_register_gate("pex1", "tclk", CLOCK_GATING_BIT_PCIE1);
  85. sdio0 = dove_register_gate("sdio0", "tclk", CLOCK_GATING_BIT_SDIO0);
  86. sdio1 = dove_register_gate("sdio1", "tclk", CLOCK_GATING_BIT_SDIO1);
  87. nand = dove_register_gate("nand", "tclk", CLOCK_GATING_BIT_NAND);
  88. camera = dove_register_gate("camera", "tclk", CLOCK_GATING_BIT_CAMERA);
  89. i2s0 = dove_register_gate("i2s0", "tclk", CLOCK_GATING_BIT_I2S0);
  90. i2s1 = dove_register_gate("i2s1", "tclk", CLOCK_GATING_BIT_I2S1);
  91. crypto = dove_register_gate("crypto", "tclk", CLOCK_GATING_BIT_CRYPTO);
  92. ac97 = dove_register_gate("ac97", "tclk", CLOCK_GATING_BIT_AC97);
  93. pdma = dove_register_gate("pdma", "tclk", CLOCK_GATING_BIT_PDMA);
  94. xor0 = dove_register_gate("xor0", "tclk", CLOCK_GATING_BIT_XOR0);
  95. xor1 = dove_register_gate("xor1", "tclk", CLOCK_GATING_BIT_XOR1);
  96. gephy = dove_register_gate("gephy", "tclk", CLOCK_GATING_BIT_GIGA_PHY);
  97. ge = dove_register_gate("ge", "gephy", CLOCK_GATING_BIT_GBE);
  98. orion_clkdev_add(NULL, "orion_spi.0", tclk);
  99. orion_clkdev_add(NULL, "orion_spi.1", tclk);
  100. orion_clkdev_add(NULL, "orion_wdt", tclk);
  101. orion_clkdev_add(NULL, "mv64xxx_i2c.0", tclk);
  102. orion_clkdev_add(NULL, "orion-ehci.0", usb0);
  103. orion_clkdev_add(NULL, "orion-ehci.1", usb1);
  104. orion_clkdev_add(NULL, "mv643xx_eth_port.0", ge);
  105. orion_clkdev_add(NULL, "sata_mv.0", sata);
  106. orion_clkdev_add("0", "pcie", pex0);
  107. orion_clkdev_add("1", "pcie", pex1);
  108. orion_clkdev_add(NULL, "sdhci-dove.0", sdio0);
  109. orion_clkdev_add(NULL, "sdhci-dove.1", sdio1);
  110. orion_clkdev_add(NULL, "orion_nand", nand);
  111. orion_clkdev_add(NULL, "cafe1000-ccic.0", camera);
  112. orion_clkdev_add(NULL, "kirkwood-i2s.0", i2s0);
  113. orion_clkdev_add(NULL, "kirkwood-i2s.1", i2s1);
  114. orion_clkdev_add(NULL, "mv_crypto", crypto);
  115. orion_clkdev_add(NULL, "dove-ac97", ac97);
  116. orion_clkdev_add(NULL, "dove-pdma", pdma);
  117. orion_clkdev_add(NULL, MV_XOR_NAME ".0", xor0);
  118. orion_clkdev_add(NULL, MV_XOR_NAME ".1", xor1);
  119. }
  120. /*****************************************************************************
  121. * EHCI0
  122. ****************************************************************************/
  123. void __init dove_ehci0_init(void)
  124. {
  125. orion_ehci_init(DOVE_USB0_PHYS_BASE, IRQ_DOVE_USB0, EHCI_PHY_NA);
  126. }
  127. /*****************************************************************************
  128. * EHCI1
  129. ****************************************************************************/
  130. void __init dove_ehci1_init(void)
  131. {
  132. orion_ehci_1_init(DOVE_USB1_PHYS_BASE, IRQ_DOVE_USB1);
  133. }
  134. /*****************************************************************************
  135. * GE00
  136. ****************************************************************************/
  137. void __init dove_ge00_init(struct mv643xx_eth_platform_data *eth_data)
  138. {
  139. orion_ge00_init(eth_data, DOVE_GE00_PHYS_BASE,
  140. IRQ_DOVE_GE00_SUM, IRQ_DOVE_GE00_ERR,
  141. 1600);
  142. }
  143. /*****************************************************************************
  144. * SoC RTC
  145. ****************************************************************************/
  146. void __init dove_rtc_init(void)
  147. {
  148. orion_rtc_init(DOVE_RTC_PHYS_BASE, IRQ_DOVE_RTC);
  149. }
  150. /*****************************************************************************
  151. * SATA
  152. ****************************************************************************/
  153. void __init dove_sata_init(struct mv_sata_platform_data *sata_data)
  154. {
  155. orion_sata_init(sata_data, DOVE_SATA_PHYS_BASE, IRQ_DOVE_SATA);
  156. }
  157. /*****************************************************************************
  158. * UART0
  159. ****************************************************************************/
  160. void __init dove_uart0_init(void)
  161. {
  162. orion_uart0_init(DOVE_UART0_VIRT_BASE, DOVE_UART0_PHYS_BASE,
  163. IRQ_DOVE_UART_0, tclk);
  164. }
  165. /*****************************************************************************
  166. * UART1
  167. ****************************************************************************/
  168. void __init dove_uart1_init(void)
  169. {
  170. orion_uart1_init(DOVE_UART1_VIRT_BASE, DOVE_UART1_PHYS_BASE,
  171. IRQ_DOVE_UART_1, tclk);
  172. }
  173. /*****************************************************************************
  174. * UART2
  175. ****************************************************************************/
  176. void __init dove_uart2_init(void)
  177. {
  178. orion_uart2_init(DOVE_UART2_VIRT_BASE, DOVE_UART2_PHYS_BASE,
  179. IRQ_DOVE_UART_2, tclk);
  180. }
  181. /*****************************************************************************
  182. * UART3
  183. ****************************************************************************/
  184. void __init dove_uart3_init(void)
  185. {
  186. orion_uart3_init(DOVE_UART3_VIRT_BASE, DOVE_UART3_PHYS_BASE,
  187. IRQ_DOVE_UART_3, tclk);
  188. }
  189. /*****************************************************************************
  190. * SPI
  191. ****************************************************************************/
  192. void __init dove_spi0_init(void)
  193. {
  194. orion_spi_init(DOVE_SPI0_PHYS_BASE);
  195. }
  196. void __init dove_spi1_init(void)
  197. {
  198. orion_spi_1_init(DOVE_SPI1_PHYS_BASE);
  199. }
  200. /*****************************************************************************
  201. * I2C
  202. ****************************************************************************/
  203. void __init dove_i2c_init(void)
  204. {
  205. orion_i2c_init(DOVE_I2C_PHYS_BASE, IRQ_DOVE_I2C, 10);
  206. }
  207. /*****************************************************************************
  208. * Time handling
  209. ****************************************************************************/
  210. void __init dove_init_early(void)
  211. {
  212. orion_time_set_base(TIMER_VIRT_BASE);
  213. }
  214. static int __init dove_find_tclk(void)
  215. {
  216. return 166666667;
  217. }
  218. static void __init dove_timer_init(void)
  219. {
  220. dove_tclk = dove_find_tclk();
  221. orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  222. IRQ_DOVE_BRIDGE, dove_tclk);
  223. }
  224. struct sys_timer dove_timer = {
  225. .init = dove_timer_init,
  226. };
  227. /*****************************************************************************
  228. * Cryptographic Engines and Security Accelerator (CESA)
  229. ****************************************************************************/
  230. void __init dove_crypto_init(void)
  231. {
  232. orion_crypto_init(DOVE_CRYPT_PHYS_BASE, DOVE_CESA_PHYS_BASE,
  233. DOVE_CESA_SIZE, IRQ_DOVE_CRYPTO);
  234. }
  235. /*****************************************************************************
  236. * XOR 0
  237. ****************************************************************************/
  238. void __init dove_xor0_init(void)
  239. {
  240. orion_xor0_init(DOVE_XOR0_PHYS_BASE, DOVE_XOR0_HIGH_PHYS_BASE,
  241. IRQ_DOVE_XOR_00, IRQ_DOVE_XOR_01);
  242. }
  243. /*****************************************************************************
  244. * XOR 1
  245. ****************************************************************************/
  246. void __init dove_xor1_init(void)
  247. {
  248. orion_xor1_init(DOVE_XOR1_PHYS_BASE, DOVE_XOR1_HIGH_PHYS_BASE,
  249. IRQ_DOVE_XOR_10, IRQ_DOVE_XOR_11);
  250. }
  251. /*****************************************************************************
  252. * SDIO
  253. ****************************************************************************/
  254. static u64 sdio_dmamask = DMA_BIT_MASK(32);
  255. static struct resource dove_sdio0_resources[] = {
  256. {
  257. .start = DOVE_SDIO0_PHYS_BASE,
  258. .end = DOVE_SDIO0_PHYS_BASE + 0xff,
  259. .flags = IORESOURCE_MEM,
  260. }, {
  261. .start = IRQ_DOVE_SDIO0,
  262. .end = IRQ_DOVE_SDIO0,
  263. .flags = IORESOURCE_IRQ,
  264. },
  265. };
  266. static struct platform_device dove_sdio0 = {
  267. .name = "sdhci-dove",
  268. .id = 0,
  269. .dev = {
  270. .dma_mask = &sdio_dmamask,
  271. .coherent_dma_mask = DMA_BIT_MASK(32),
  272. },
  273. .resource = dove_sdio0_resources,
  274. .num_resources = ARRAY_SIZE(dove_sdio0_resources),
  275. };
  276. void __init dove_sdio0_init(void)
  277. {
  278. platform_device_register(&dove_sdio0);
  279. }
  280. static struct resource dove_sdio1_resources[] = {
  281. {
  282. .start = DOVE_SDIO1_PHYS_BASE,
  283. .end = DOVE_SDIO1_PHYS_BASE + 0xff,
  284. .flags = IORESOURCE_MEM,
  285. }, {
  286. .start = IRQ_DOVE_SDIO1,
  287. .end = IRQ_DOVE_SDIO1,
  288. .flags = IORESOURCE_IRQ,
  289. },
  290. };
  291. static struct platform_device dove_sdio1 = {
  292. .name = "sdhci-dove",
  293. .id = 1,
  294. .dev = {
  295. .dma_mask = &sdio_dmamask,
  296. .coherent_dma_mask = DMA_BIT_MASK(32),
  297. },
  298. .resource = dove_sdio1_resources,
  299. .num_resources = ARRAY_SIZE(dove_sdio1_resources),
  300. };
  301. void __init dove_sdio1_init(void)
  302. {
  303. platform_device_register(&dove_sdio1);
  304. }
  305. void __init dove_init(void)
  306. {
  307. pr_info("Dove 88AP510 SoC, TCLK = %d MHz.\n",
  308. (dove_tclk + 499999) / 1000000);
  309. #ifdef CONFIG_CACHE_TAUROS2
  310. tauros2_init(0);
  311. #endif
  312. dove_setup_cpu_mbus();
  313. /* Setup root of clk tree */
  314. dove_clk_init();
  315. /* internal devices that every board has */
  316. dove_rtc_init();
  317. dove_xor0_init();
  318. dove_xor1_init();
  319. }
  320. void dove_restart(char mode, const char *cmd)
  321. {
  322. /*
  323. * Enable soft reset to assert RSTOUTn.
  324. */
  325. writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);
  326. /*
  327. * Assert soft reset.
  328. */
  329. writel(SOFT_RESET, SYSTEM_SOFT_RESET);
  330. while (1)
  331. ;
  332. }
  333. #if defined(CONFIG_MACH_DOVE_DT)
  334. /*
  335. * There are still devices that doesn't even know about DT,
  336. * get clock gates here and add a clock lookup.
  337. */
  338. static void __init dove_legacy_clk_init(void)
  339. {
  340. struct device_node *np = of_find_compatible_node(NULL, NULL,
  341. "marvell,dove-gating-clock");
  342. struct of_phandle_args clkspec;
  343. clkspec.np = np;
  344. clkspec.args_count = 1;
  345. clkspec.args[0] = CLOCK_GATING_BIT_USB0;
  346. orion_clkdev_add(NULL, "orion-ehci.0",
  347. of_clk_get_from_provider(&clkspec));
  348. clkspec.args[0] = CLOCK_GATING_BIT_USB1;
  349. orion_clkdev_add(NULL, "orion-ehci.1",
  350. of_clk_get_from_provider(&clkspec));
  351. clkspec.args[0] = CLOCK_GATING_BIT_GBE;
  352. orion_clkdev_add(NULL, "mv643xx_eth_port.0",
  353. of_clk_get_from_provider(&clkspec));
  354. clkspec.args[0] = CLOCK_GATING_BIT_PCIE0;
  355. orion_clkdev_add("0", "pcie",
  356. of_clk_get_from_provider(&clkspec));
  357. clkspec.args[0] = CLOCK_GATING_BIT_PCIE1;
  358. orion_clkdev_add("1", "pcie",
  359. of_clk_get_from_provider(&clkspec));
  360. }
  361. static void __init dove_of_clk_init(void)
  362. {
  363. mvebu_clocks_init();
  364. dove_legacy_clk_init();
  365. }
  366. static struct mv643xx_eth_platform_data dove_dt_ge00_data = {
  367. .phy_addr = MV643XX_ETH_PHY_ADDR_DEFAULT,
  368. };
  369. static void __init dove_dt_init(void)
  370. {
  371. pr_info("Dove 88AP510 SoC, TCLK = %d MHz.\n",
  372. (dove_tclk + 499999) / 1000000);
  373. #ifdef CONFIG_CACHE_TAUROS2
  374. tauros2_init(0);
  375. #endif
  376. dove_setup_cpu_mbus();
  377. /* Setup root of clk tree */
  378. dove_of_clk_init();
  379. /* Internal devices not ported to DT yet */
  380. dove_rtc_init();
  381. dove_ge00_init(&dove_dt_ge00_data);
  382. dove_ehci0_init();
  383. dove_ehci1_init();
  384. dove_pcie_init(1, 1);
  385. of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
  386. }
  387. static const char * const dove_dt_board_compat[] = {
  388. "marvell,dove",
  389. NULL
  390. };
  391. DT_MACHINE_START(DOVE_DT, "Marvell Dove (Flattened Device Tree)")
  392. .map_io = dove_map_io,
  393. .init_early = dove_init_early,
  394. .init_irq = orion_dt_init_irq,
  395. .timer = &dove_timer,
  396. .init_machine = dove_dt_init,
  397. .restart = dove_restart,
  398. .dt_compat = dove_dt_board_compat,
  399. MACHINE_END
  400. #endif